US20060216899A1 - Silicide process utilizing pre-amorphization implant and second spacer - Google Patents
Silicide process utilizing pre-amorphization implant and second spacer Download PDFInfo
- Publication number
- US20060216899A1 US20060216899A1 US10/907,126 US90712605A US2006216899A1 US 20060216899 A1 US20060216899 A1 US 20060216899A1 US 90712605 A US90712605 A US 90712605A US 2006216899 A1 US2006216899 A1 US 2006216899A1
- Authority
- US
- United States
- Prior art keywords
- spacer
- layer
- substrate
- forming
- amorphized
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P30/204—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- H10P30/208—
-
- H10P30/222—
Definitions
- the present relates generally to semiconductor device fabrication. More particularly, the present invention relates to a silicide process utilizing pre-amorphization implant (PAI) and a second spacer.
- PAI pre-amorphization implant
- silicide such as titanium silicide (TiSi 2 ) is a typical contact material used to reduce contact resistance. It is also known that TiSi 2 exists as a C49 phase or as a C54 phase. When using the general processing conditions for forming TiSi 2 , the less desirable, higher-resistivity C49 phase is formed first. In order to obtain the lower-resistivity C54 phase, a second high-temperature annealing step is required. Besides, the titanium silicide process is flawed because each titanium atom consumes two silicon atoms to form the titanium silicide.
- FIGS. 1-4 are schematic, cross-sectional diagrams showing the typical nickel silicide process.
- a gate 12 is formed on a substrate 10 with a gate oxide layer 14 interposed therebetween.
- An offset lining oxide layer 16 is typically formed on the sidewalls of the gate 12 and extends to the main surface of the substrate 10 .
- a pair of silicon nitride spacers 18 is formed on the offset lining oxide layer 16 .
- Source/drain extension regions 22 are formed under the silicon nitride spacers 18 . After the formation of the silicon nitride spacers 18 , dopants are implanted into the substrate 10 to form source/drain regions 24 .
- a pre-amorphization implant (PAI) 30 is carried out to form an amorphized layer 32 .
- PAI is accomplished by implanting an amorphizing substance such as Ge into the substrate 10 at a tilt angle.
- the amorphized layer 32 overlaps with the silicon nitride spacer 18 .
- a blanket nickel layer 42 is then sputtered onto the substrate 10 .
- the nickel layer 42 reacts with the substrate 10 and the gate 12 to form nickel silicide layer 52 .
- the un-reacted metal is then removed from the wafer surface by wet etching.
- the primary object of the present invention is to provide an improved method for fabricating a metal-oxide-semiconductor transistor device to solve the above-mentioned problems.
- one aspect of this invention discloses a method of making a transistor device having silicided source/drain.
- a gate electrode is formed on a substrate with a gate insulating layer therebetween.
- a liner is then deposited on sidewalls of the gate electrode.
- Source/drain extensions are implanted into the substrate.
- a first spacer is then formed on the liner. Deep source/drain are implanted into the substrate.
- a second spacer is formed at the foot of the first spacer.
- a tilt-angle pre-amorphization implant (PAI) is conducted to form an amorphized layer next to the second spacer.
- a metal layer is then sputtered on the amorphized layer. The metal layer reacts with the amorphized layer to form a metal silicide layer thereto.
- PAI tilt-angle pre-amorphization implant
- Another aspect of the present invention discloses a method of making a transistor device having silicided source/drain, comprising the following steps:
- PAI pre-amorphization implant
- FIGS. 1-4 are schematic, cross-sectional diagrams showing the nickel silicide process according to the prior art method.
- FIGS. 5-10 are schematic, cross-sectional diagrams showing one preferred embodiment of the present invention.
- FIGS. 11-15 are schematic, cross-sectional diagrams showing the improved silicide process according to another preferred embodiment of the present invention.
- the present invention is directed to a silicide process utilizing pre-amorphization implant (PAI) and a second spacer.
- PAI pre-amorphization implant
- the advantages include: (1) the extension dopant deactivation is minimized since less area of the extension region is amorphized, thus the device performance can be improved; (2) the second spacer can avoid the nickel silicide piping effect.
- FIGS. 5-10 are schematic, cross-sectional diagrams showing the improved nickel silicide process according to one preferred embodiment of the present invention.
- a gate electrode 12 is formed over a substrate 10 such as a P type silicon substrate, with a gate oxide layer 14 therebetween.
- a lining layer 15 is then deposited over the top surface and sidewalls of the gate electrode 12 , and on the exposed surface of the substrate 10 .
- the thickness of the lining layer 15 typically ranges between 50 angstroms and 400 angstroms, but not limited thereto.
- An ion implantation process is carried out to implant dopant species such as phosphorus, arsenic or antimony into the substrate 10 so as to form shallow junction source/drain extension regions 22 .
- a layer of silicon nitride (not shown) is deposited on the lining layer 15 .
- An anisotropic dry etching is then carried out to etch the silicon nitride layer and the lining layer 15 , thereby forming a pair of silicon nitride spacers 18 and L-shaped liner layer 16 on the sidewalls of the gate electrode 12 .
- a high-dosage ion implantation is conducted to form deep source/drain regions 24 in the substrate 10 .
- a second spacer 28 is formed at the foot of the silicon nitride spacers 18 .
- the second spacer 28 may be made of dielectric materials such as silicon oxide or silicon nitride.
- a wet pre-clean process is conducted to remove unwanted substances such as particles or native oxide from the substrate surface.
- the L-shaped liner layer 16 is shielded from the wet pre-clean corrosion by the second spacer 28 .
- the PAI process is conducted to form an amorphized layer 36 .
- the PAI process is accomplished by implanting an amorphizing substance such as Ge, Xe or Ar into the substrate 10 at a tilt angle (i.e., the direction of the incident amorphizing ion beam is not normal to the main surface of the substrate or wafer).
- an amorphizing substance such as Ge, Xe or Ar
- the wet pre-clean may be carried out after the PAI process.
- the front ends 36 a of the amorphized layer 36 are withdrawn from the source/drain extension regions 22 that are directly under the silicon nitride spacers 18 , and thus become farther from the channel region 80 between the source/drain extension regions 22 . Due to the second spacer 28 , the amorphized layer 36 substantially does not overlap with the silicon nitride spacers 18 .
- a metal layer 42 such as nickel, platinum, palladium, molybdenum or any alloy thereof is then blanket sputtered onto the substrate 10 .
- the metal layer 42 reacts with the substrate 10 and the gate electrode 12 to form silicide layer 52 such as nickel silicide (NiSi).
- the un-reacted metal is then removed from the wafer surface by wet etching.
- FIGS. 11-15 are schematic, cross-sectional diagrams showing the improved nickel silicide process according to another preferred embodiment of the present invention.
- a gate electrode 12 is formed over a substrate 10 such as a P type silicon substrate, with a gate oxide layer 14 therebetween.
- a lining layer is then deposited over the top surface and sidewalls of the gate electrode 12 , and on the exposed surface of the substrate 10 .
- An ion implantation process is carried out to implant dopant species such as phosphorus, arsenic or antimony into the substrate 10 so as to form shallow junction source/drain extension regions 22 .
- a layer of silicon nitride (not shown) is deposited on the lining layer.
- An anisotropic dry etching is then carried out to etch the silicon nitride layer and the lining layer, thereby forming a pair of silicon nitride spacers 18 and L-shaped liner layer 16 on the sidewalls of the gate electrode 12 .
- a high-dosage ion implantation is conducted to form deep source/drain regions 24 in the substrate 10 .
- a PAI process is conducted to form an amorphized layer 38 .
- the PAI process is accomplished by implanting an amorphizing substance such as Ge, Xe or Ar into the substrate 10 .
- an amorphizing substance such as Ge, Xe or Ar
- the direction of the incident amorphizing ion beam is normal to the main surface of the substrate or wafer.
- a second spacer 28 is formed at the bottom of the silicon nitride spacers 18 .
- the second spacer 28 may be made of dielectric materials such as silicon oxide or silicon nitride.
- a wet pre-clean process is conducted to remove unwanted substances such as particles or native oxide from the substrate surface.
- the L-shaped liner layer 16 is shielded from the wet pre-clean corrosion by the second spacer 28 .
- a metal layer 42 such as nickel, platinum, palladium, molybdenum or any alloy thereof is then blanket sputtered onto the substrate 10 .
- the metal layer 42 reacts with the substrate 10 and the gate electrode 12 to form silicide layer 52 such as nickel silicide (NiSi).
- silicide layer 52 such as nickel silicide (NiSi).
- NiSi nickel silicide
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A gate electrode is formed on a substrate with a gate insulating layer therebetween. A liner is then deposited on sidewalls of the gate electrode. Source/drain extensions are implanted into the substrate. A first spacer is then formed on the liner. Deep source/drain are implanted into the substrate. A second spacer is formed at the foot of the first spacer. A tilt-angle pre-amorphization implant (PAI) is conducted to form an amorphized layer next to the second spacer. A metal layer is then sputtered on the amorphized layer. The metal layer reacts with the amorphized layer to form a metal silicide layer thereto.
Description
- 1. Field of the Invention
- The present relates generally to semiconductor device fabrication. More particularly, the present invention relates to a silicide process utilizing pre-amorphization implant (PAI) and a second spacer.
- 2. Description of the Prior Art
- As known in the art, silicide such as titanium silicide (TiSi2) is a typical contact material used to reduce contact resistance. It is also known that TiSi2 exists as a C49 phase or as a C54 phase. When using the general processing conditions for forming TiSi2, the less desirable, higher-resistivity C49 phase is formed first. In order to obtain the lower-resistivity C54 phase, a second high-temperature annealing step is required. Besides, the titanium silicide process is flawed because each titanium atom consumes two silicon atoms to form the titanium silicide.
- To cope with the difficulties arose due to the use of titanium silicide, nickel (Ni) has been used to replace titanium in the silicide process.
FIGS. 1-4 are schematic, cross-sectional diagrams showing the typical nickel silicide process. As shown inFIG. 1 , agate 12 is formed on asubstrate 10 with agate oxide layer 14 interposed therebetween. An offsetlining oxide layer 16 is typically formed on the sidewalls of thegate 12 and extends to the main surface of thesubstrate 10. A pair ofsilicon nitride spacers 18 is formed on the offsetlining oxide layer 16. Source/drain extension regions 22 are formed under thesilicon nitride spacers 18. After the formation of thesilicon nitride spacers 18, dopants are implanted into thesubstrate 10 to form source/drain regions 24. - Subsequently, as shown in
FIG. 2 , a pre-amorphization implant (PAI) 30 is carried out to form anamorphized layer 32. PAI is accomplished by implanting an amorphizing substance such as Ge into thesubstrate 10 at a tilt angle. Theamorphized layer 32 overlaps with thesilicon nitride spacer 18. - As shown in
FIG. 3 , ablanket nickel layer 42 is then sputtered onto thesubstrate 10. Finally, as shown inFIG. 4 , thenickel layer 42 reacts with thesubstrate 10 and thegate 12 to formnickel silicide layer 52. The un-reacted metal is then removed from the wafer surface by wet etching. - However, it has been discovered that species such as Ge implanted into the
substrate 10 during the PAI process easily deactivate the dopants within the source/drain extension regions 22 (extension dopant deactivation), hence degrading the transistor performance. Further, a wet pre-clean process is ordinarily performed before silicidation. The offsetlining oxide layer 16 is easily attacked by the wet pre-clean agent, thus causing so-called nickel silicide piping effect. - In light of the above, there is a need to provide an improved method to fabricate a transistor with silicided source and drain without deteriorating the performance of the transistor.
- The primary object of the present invention is to provide an improved method for fabricating a metal-oxide-semiconductor transistor device to solve the above-mentioned problems.
- According to the claimed invention, one aspect of this invention discloses a method of making a transistor device having silicided source/drain. A gate electrode is formed on a substrate with a gate insulating layer therebetween. A liner is then deposited on sidewalls of the gate electrode. Source/drain extensions are implanted into the substrate. A first spacer is then formed on the liner. Deep source/drain are implanted into the substrate. A second spacer is formed at the foot of the first spacer. A tilt-angle pre-amorphization implant (PAI) is conducted to form an amorphized layer next to the second spacer. A metal layer is then sputtered on the amorphized layer. The metal layer reacts with the amorphized layer to form a metal silicide layer thereto.
- Another aspect of the present invention discloses a method of making a transistor device having silicided source/drain, comprising the following steps:
- (1) forming a gate electrode on a substrate with a gate insulating layer therebetween;
- (2) forming a liner on sidewalls of the gate electrode;
- (3) implanting a source/drain extensions into the substrate;
- (4) forming a first spacer on the liner;
- (5) implanting a source/drain into the substrate;
- (6) performing a pre-amorphization implant (PAI) to form an amorphized layer next to the first spacer, wherein the PAI is carried out at an incident implant direction that is normal to a main surface of the substrate;
- (7) forming a second spacer at the foot of the first spacer;
- (8) forming a metal layer on the amorphized layer; and
- (9) reacting the metal layer with the amorphized layer to form a metal silicide layer thereto.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIGS. 1-4 are schematic, cross-sectional diagrams showing the nickel silicide process according to the prior art method. -
FIGS. 5-10 are schematic, cross-sectional diagrams showing one preferred embodiment of the present invention. -
FIGS. 11-15 are schematic, cross-sectional diagrams showing the improved silicide process according to another preferred embodiment of the present invention. - The present invention is directed to a silicide process utilizing pre-amorphization implant (PAI) and a second spacer. The advantages include: (1) the extension dopant deactivation is minimized since less area of the extension region is amorphized, thus the device performance can be improved; (2) the second spacer can avoid the nickel silicide piping effect.
-
FIGS. 5-10 are schematic, cross-sectional diagrams showing the improved nickel silicide process according to one preferred embodiment of the present invention. As shown inFIG. 5 , agate electrode 12 is formed over asubstrate 10 such as a P type silicon substrate, with agate oxide layer 14 therebetween. - As shown in
FIG. 6 , alining layer 15, preferably a silicon dioxide layer, is then deposited over the top surface and sidewalls of thegate electrode 12, and on the exposed surface of thesubstrate 10. The thickness of thelining layer 15 typically ranges between 50 angstroms and 400 angstroms, but not limited thereto. An ion implantation process is carried out to implant dopant species such as phosphorus, arsenic or antimony into thesubstrate 10 so as to form shallow junction source/drain extension regions 22. - As shown in
FIG. 7 , a layer of silicon nitride (not shown) is deposited on thelining layer 15. An anisotropic dry etching is then carried out to etch the silicon nitride layer and thelining layer 15, thereby forming a pair ofsilicon nitride spacers 18 and L-shapedliner layer 16 on the sidewalls of thegate electrode 12. Subsequently, a high-dosage ion implantation is conducted to form deep source/drain regions 24 in thesubstrate 10. - As shown in
FIG. 8 , before conducting the pre-amorphization implant (PAI) process and the wet pre-clean process prior to the silicidation process, asecond spacer 28 is formed at the foot of thesilicon nitride spacers 18. Thesecond spacer 28 may be made of dielectric materials such as silicon oxide or silicon nitride. Thereafter, a wet pre-clean process is conducted to remove unwanted substances such as particles or native oxide from the substrate surface. At this phase, the L-shapedliner layer 16 is shielded from the wet pre-clean corrosion by thesecond spacer 28. After the wet pre-clean process, the PAI process is conducted to form anamorphized layer 36. The PAI process is accomplished by implanting an amorphizing substance such as Ge, Xe or Ar into thesubstrate 10 at a tilt angle (i.e., the direction of the incident amorphizing ion beam is not normal to the main surface of the substrate or wafer). In another case, the wet pre-clean may be carried out after the PAI process. - As specifically indicated in
FIG. 8 , comparing with the prior art, the front ends 36 a of theamorphized layer 36 are withdrawn from the source/drain extension regions 22 that are directly under thesilicon nitride spacers 18, and thus become farther from thechannel region 80 between the source/drain extension regions 22. Due to thesecond spacer 28, theamorphized layer 36 substantially does not overlap with thesilicon nitride spacers 18. - As shown in
FIG. 9 , ametal layer 42 such as nickel, platinum, palladium, molybdenum or any alloy thereof is then blanket sputtered onto thesubstrate 10. As shown inFIG. 10 , themetal layer 42 reacts with thesubstrate 10 and thegate electrode 12 to formsilicide layer 52 such as nickel silicide (NiSi). The un-reacted metal is then removed from the wafer surface by wet etching. -
FIGS. 11-15 are schematic, cross-sectional diagrams showing the improved nickel silicide process according to another preferred embodiment of the present invention. As shown inFIG. 11 , agate electrode 12 is formed over asubstrate 10 such as a P type silicon substrate, with agate oxide layer 14 therebetween. A lining layer is then deposited over the top surface and sidewalls of thegate electrode 12, and on the exposed surface of thesubstrate 10. An ion implantation process is carried out to implant dopant species such as phosphorus, arsenic or antimony into thesubstrate 10 so as to form shallow junction source/drain extension regions 22. - A layer of silicon nitride (not shown) is deposited on the lining layer. An anisotropic dry etching is then carried out to etch the silicon nitride layer and the lining layer, thereby forming a pair of
silicon nitride spacers 18 and L-shapedliner layer 16 on the sidewalls of thegate electrode 12. Subsequently, a high-dosage ion implantation is conducted to form deep source/drain regions 24 in thesubstrate 10. - As shown in
FIG. 12 , a PAI process is conducted to form anamorphized layer 38. The PAI process is accomplished by implanting an amorphizing substance such as Ge, Xe or Ar into thesubstrate 10. According to this embodiment, the direction of the incident amorphizing ion beam is normal to the main surface of the substrate or wafer. - After conducting the PAI process, as shown in
FIG. 13 , asecond spacer 28 is formed at the bottom of thesilicon nitride spacers 18. Thesecond spacer 28 may be made of dielectric materials such as silicon oxide or silicon nitride. Thereafter, a wet pre-clean process is conducted to remove unwanted substances such as particles or native oxide from the substrate surface. At this phase, the L-shapedliner layer 16 is shielded from the wet pre-clean corrosion by thesecond spacer 28. - As shown in
FIG. 14 , ametal layer 42 such as nickel, platinum, palladium, molybdenum or any alloy thereof is then blanket sputtered onto thesubstrate 10. - Finally, as shown in
FIG. 15 , themetal layer 42 reacts with thesubstrate 10 and thegate electrode 12 to formsilicide layer 52 such as nickel silicide (NiSi). The un-reacted metal is then removed from the wafer surface by wet etching. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (10)
1. A method of making a transistor device having silicided source/drain, comprising:
forming a gate electrode on a substrate with a gate insulating layer therebetween;
forming a liner on sidewalls of the gate electrode;
implanting a source/drain extensions into the substrate;
forming a first spacer on the liner;
implanting a source/drain into the substrate;
forming a second spacer at the foot of the first spacer;
performing a tilt-angle pre-amorphization implant (PAI) to form an amorphized layer next to the second spacer;
forming a metal layer on the amorphized layer; and
reacting the metal layer with the amorphized layer to form a metal silicide layer thereto.
2. The method according to claim 1 wherein the gate insulating layer comprises silicon oxide.
3. The method according to claim 1 wherein the liner is a silicon oxide layer.
4. The method according to claim 1 wherein the first spacer is a silicon nitride spacer.
5. The method according to claim 1 wherein the second spacer is a silicon oxide spacer.
6. The method according to claim 1 wherein the metal layer comprises nickel, platinum, palladium, molybdenum, or any alloy thereof.
7. A method of making a transistor device having silicided source/drain, comprising:
forming a gate electrode on a substrate with a gate insulating layer therebetween;
forming a liner on sidewalls of the gate electrode;
implanting a source/drain extensions into the substrate;
forming a first spacer on the liner;
implanting a source/drain into the substrate;
performing a pre-amorphization implant (PAI) to form an amorphized layer next to the first spacer, wherein the PAI is carried out at an incident implant direction that is normal to a main surface of the substrate;
forming a second spacer at the foot of the first spacer;
forming a metal layer on the amorphized layer; and
reacting the metal layer with the amorphized layer to form a metal silicide layer thereto.
8. The method according to claim 7 wherein the metal layer comprises nickel, platinum, palladium, molybdenum, or any alloy thereof.
9. The method according to claim 7 wherein the first spacer is a silicon nitride spacer.
10. The method according to claim 7 wherein the second spacer is a silicon oxide spacer.
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/907,126 US7105412B1 (en) | 2005-03-22 | 2005-03-22 | Silicide process utilizing pre-amorphization implant and second spacer |
| US11/456,091 US7378323B2 (en) | 2005-03-22 | 2006-07-07 | Silicide process utilizing pre-amorphization implant and second spacer |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/907,126 US7105412B1 (en) | 2005-03-22 | 2005-03-22 | Silicide process utilizing pre-amorphization implant and second spacer |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/456,091 Division US7378323B2 (en) | 2005-03-22 | 2006-07-07 | Silicide process utilizing pre-amorphization implant and second spacer |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US7105412B1 US7105412B1 (en) | 2006-09-12 |
| US20060216899A1 true US20060216899A1 (en) | 2006-09-28 |
Family
ID=36951750
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/907,126 Expired - Lifetime US7105412B1 (en) | 2005-03-22 | 2005-03-22 | Silicide process utilizing pre-amorphization implant and second spacer |
| US11/456,091 Expired - Lifetime US7378323B2 (en) | 2005-03-22 | 2006-07-07 | Silicide process utilizing pre-amorphization implant and second spacer |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/456,091 Expired - Lifetime US7378323B2 (en) | 2005-03-22 | 2006-07-07 | Silicide process utilizing pre-amorphization implant and second spacer |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US7105412B1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7410876B1 (en) * | 2007-04-05 | 2008-08-12 | Freescale Semiconductor, Inc. | Methodology to reduce SOI floating-body effect |
| US20090176344A1 (en) * | 2006-05-16 | 2009-07-09 | Cheng-Yao Lo | MOS Devices with Corner Spacers |
| WO2020009742A1 (en) * | 2018-07-05 | 2020-01-09 | Applied Materials, Inc. | Silicide film nucleation |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7553763B2 (en) * | 2005-08-09 | 2009-06-30 | United Microelectronics Corp. | Salicide process utilizing a cluster ion implantation process |
| DE102008026213B3 (en) * | 2008-05-30 | 2009-09-24 | Advanced Micro Devices, Inc., Sunnyvale | Transistor e.g. n-channel metal oxide semiconductor transistor, manufacturing method, involves forming non-electrode material at side wall that is turned towards drain side of transistor |
| JP5239548B2 (en) * | 2008-06-25 | 2013-07-17 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
| CN101710586B (en) * | 2009-01-09 | 2011-12-28 | 深超光电(深圳)有限公司 | Storage capacitor for improving aperture opening ratio and manufacturing method thereof |
| CN102693916B (en) * | 2011-03-25 | 2015-01-14 | 中国科学院微电子研究所 | Method for Improving Thermal Stability of MOSFETs Nickel-Based Silicide |
| CN103187251B (en) * | 2011-12-31 | 2015-11-25 | 中芯国际集成电路制造(上海)有限公司 | The formation method of transistor |
| CN108807276A (en) * | 2017-05-05 | 2018-11-13 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
| FR3097076B1 (en) * | 2019-06-05 | 2023-08-18 | St Microelectronics Crolles 2 Sas | Contact sockets for electronic component |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5885886A (en) * | 1996-12-26 | 1999-03-23 | Lg Semicon Co., Ltd. | Method for manufacturing semiconductor device |
| US6943085B2 (en) * | 2003-09-04 | 2005-09-13 | United Microelectronics Corp. | Method of manufacturing metal-oxide-semiconductor transistor |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1489647A3 (en) * | 2003-06-20 | 2007-08-29 | STMicroelectronics S.A. | Method of manufacturing a silicide |
| US6897118B1 (en) * | 2004-02-11 | 2005-05-24 | Chartered Semiconductor Manufacturing Ltd. | Method of multiple pulse laser annealing to activate ultra-shallow junctions |
-
2005
- 2005-03-22 US US10/907,126 patent/US7105412B1/en not_active Expired - Lifetime
-
2006
- 2006-07-07 US US11/456,091 patent/US7378323B2/en not_active Expired - Lifetime
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5885886A (en) * | 1996-12-26 | 1999-03-23 | Lg Semicon Co., Ltd. | Method for manufacturing semiconductor device |
| US6943085B2 (en) * | 2003-09-04 | 2005-09-13 | United Microelectronics Corp. | Method of manufacturing metal-oxide-semiconductor transistor |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090176344A1 (en) * | 2006-05-16 | 2009-07-09 | Cheng-Yao Lo | MOS Devices with Corner Spacers |
| US7772051B2 (en) * | 2006-05-16 | 2010-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with corner spacers |
| US7410876B1 (en) * | 2007-04-05 | 2008-08-12 | Freescale Semiconductor, Inc. | Methodology to reduce SOI floating-body effect |
| WO2020009742A1 (en) * | 2018-07-05 | 2020-01-09 | Applied Materials, Inc. | Silicide film nucleation |
Also Published As
| Publication number | Publication date |
|---|---|
| US20060252213A1 (en) | 2006-11-09 |
| US7105412B1 (en) | 2006-09-12 |
| US7378323B2 (en) | 2008-05-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7759742B2 (en) | Metal oxide semiconductor transistor | |
| US6451693B1 (en) | Double silicide formation in polysicon gate without silicide in source/drain extensions | |
| US6500720B2 (en) | Method of manufacturing semiconductor device | |
| KR100396692B1 (en) | Method for Manufacturing of Semiconductor device | |
| US7553763B2 (en) | Salicide process utilizing a cluster ion implantation process | |
| US7105412B1 (en) | Silicide process utilizing pre-amorphization implant and second spacer | |
| US8344465B2 (en) | Semiconductor device | |
| US6383906B1 (en) | Method of forming junction-leakage free metal salicide in a semiconductor wafer with ultra-low silicon consumption | |
| US6156615A (en) | Method for decreasing the contact resistance of silicide contacts by retrograde implantation of source/drain regions | |
| US6740570B2 (en) | Method for forming a self-aligned silicide of a metal oxide semiconductor | |
| US7563700B2 (en) | Method for improving self-aligned silicide extendibility with spacer recess using an aggregated spacer recess etch (ASRE) integration | |
| JP2000208437A (en) | Method of forming silicide layer | |
| US20060003534A1 (en) | Salicide process using bi-metal layer and method of fabricating semiconductor device using the same | |
| US6559018B1 (en) | Silicon implant in a salicided cobalt layer to reduce cobalt-silicon agglomeration | |
| US20070059878A1 (en) | Salicide process | |
| US7785972B2 (en) | Method for fabricating semiconductor MOS device | |
| JP3362722B2 (en) | Method for manufacturing semiconductor device | |
| US7531459B2 (en) | Methods of forming self-aligned silicide layers using multiple thermal processes | |
| US20090146223A1 (en) | Process and method to lower contact resistance | |
| CN100431105C (en) | Self-aligned metal silicide process | |
| US20090258238A1 (en) | Silicide formation utilizing ni-doped cobalt deposition source | |
| KR20030013882A (en) | Method for manufacturing a silicide layer of semiconductor device | |
| KR20000010018A (en) | Manufacturing method of semiconductor device | |
| KR100192537B1 (en) | Method of manufacturing semiconductor device | |
| JP3233214B2 (en) | Method for manufacturing semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHEN, MING-TSUNG;REEL/FRAME:015805/0755 Effective date: 20050320 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |