[go: up one dir, main page]

US20060108912A1 - Protected substrate structure for a field emission dispaly device - Google Patents

Protected substrate structure for a field emission dispaly device Download PDF

Info

Publication number
US20060108912A1
US20060108912A1 US11/326,266 US32626605A US2006108912A1 US 20060108912 A1 US20060108912 A1 US 20060108912A1 US 32626605 A US32626605 A US 32626605A US 2006108912 A1 US2006108912 A1 US 2006108912A1
Authority
US
United States
Prior art keywords
display device
field emission
emission display
barrier layer
faceplate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/326,266
Inventor
Bob MacKey
Duane Haven
Arthur Learn
John Porter
Theodore Fahlen
Shiyou Pei
William Cummings
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Canon Inc
Original Assignee
Candescent Technologies Inc
Candescent Intellectual Property Services Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/087,785 external-priority patent/US6215241B1/en
Assigned to CANDESCENT TECHNOLOGIES CORPORATION reassignment CANDESCENT TECHNOLOGIES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CUMMINGS, WILLIAM J., PEI, SHIYOU, HAVEN, DUANE A., LEARN, ARTHUR J., MACKEY, BOB L., PORTER, JOHN D., FAHLEN, THEODORE S.
Application filed by Candescent Technologies Inc, Candescent Intellectual Property Services Inc filed Critical Candescent Technologies Inc
Priority to US11/326,266 priority Critical patent/US20060108912A1/en
Assigned to CANDESCENT INTELLECTUAL PROPERTY SERVICES, INC., CANDESCENT TECHNOLOGIES CORPORATION reassignment CANDESCENT INTELLECTUAL PROPERTY SERVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CANDSCENT TECHNOLOGIES CORPORATION
Publication of US20060108912A1 publication Critical patent/US20060108912A1/en
Assigned to CANON KABUSHIKI KAISHA reassignment CANON KABUSHIKI KAISHA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CANDESCENT INTELLECTUAL PROPERTY SERVICES, INC.
Assigned to CANON KABUSHIKI KAISHA reassignment CANON KABUSHIKI KAISHA NUNC PRO TUNC ASSIGNMENT (SEE DOCUMENT FOR DETAILS). Assignors: CANDESCENT TECHNOLOGIES CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J29/00Details of cathode-ray tubes or of electron-beam tubes of the types covered by group H01J31/00
    • H01J29/94Selection of substances for gas fillings; Means for obtaining or maintaining the desired pressure within the tube, e.g. by gettering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J1/00Details of electrodes, of magnetic control means, of screens, or of the mounting or spacing thereof, common to two or more basic types of discharge tubes or lamps
    • H01J1/02Main electrodes
    • H01J1/30Cold cathodes, e.g. field-emissive cathode
    • H01J1/304Field-emissive cathodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J29/00Details of cathode-ray tubes or of electron-beam tubes of the types covered by group H01J31/00
    • H01J29/02Electrodes; Screens; Mounting, supporting, spacing or insulating thereof
    • H01J29/06Screens for shielding; Masks interposed in the electron stream
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J29/00Details of cathode-ray tubes or of electron-beam tubes of the types covered by group H01J31/00
    • H01J29/02Electrodes; Screens; Mounting, supporting, spacing or insulating thereof
    • H01J29/08Electrodes intimately associated with a screen on or from which an image or pattern is formed, picked-up, converted or stored, e.g. backing-plates for storage tubes or collecting secondary electrons
    • H01J29/085Anode plates, e.g. for screens of flat panel displays
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2201/00Electrodes common to discharge tubes
    • H01J2201/02Arrangements for eliminating deleterious effects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2329/00Electron emission display panels, e.g. field emission display panels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2329/00Electron emission display panels, e.g. field emission display panels
    • H01J2329/86Vessels
    • H01J2329/8625Spacing members
    • H01J2329/863Spacing members characterised by the form or structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2329/00Electron emission display panels, e.g. field emission display panels
    • H01J2329/86Vessels
    • H01J2329/8625Spacing members
    • H01J2329/8645Spacing members with coatings on the lateral surfaces thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2329/00Electron emission display panels, e.g. field emission display panels
    • H01J2329/86Vessels
    • H01J2329/8625Spacing members
    • H01J2329/8665Spacer holding means

Definitions

  • the present claimed invention relates to the field of flat panel displays. More particularly, the present claimed invention relates to the “black matrix” of a flat panel display screen structure.
  • Sub-pixel regions on the faceplate of a flat panel display are typically separated by an opaque mesh-like structure commonly referred to as a matrix or “black matrix”.
  • black matrix By separating sub-pixel regions, the black matrix prevents electrons directed at one sub-pixel from being overlapping another sub-pixel. In so doing, a conventional black matrix helps maintain color purity in a flat panel display.
  • the black matrix is also used as a base on which to locate structures such as, for example, support walls.
  • the black matrix is three dimensional (i.e. it extends above the level of the light emitting phosphors), then the black matrix can prevent some of the electrons back scattered from the phosphors of one sub-pixel from impinging on another, thereby improving color purity.
  • Polyimide material may be used to form the matrix. It is known that polyimide material contains numerous components such as nitrogen, hydrogen, carbon, and oxygen. While contained within the polyimide material, these aforementioned constituents do not negatively affect the vacuum environment of the flat panel display. Unfortunately, conventional polyimide matrices and the constituents thereof do not always remain confined within the polyimide material. That is, under certain conditions, the polyimide constituents, and combinations thereof, are released from the polyimide material of the matrix. As a result, the vacuum environment of the flat panel display is compromised.
  • Polyimide (or other black matrix material) constituent contamination occurs in various ways.
  • thermally treating or heating a conventional polyimide matrix can cause low molecular weight components (fragments, monomers or groups of monomers) of the polyimide material to migrate to the surface of the matrix. These low molecular weight components can then move out of the matrix and onto the faceplate. When energetic electrons strike the contaminant-coated faceplate, polymerization of the contaminants can occur. This polymerization, in turn, results in the formation of a dark coating on the faceplate. The dark coating reduces brightness of the display thereby degrading overall performance of the flat panel display.
  • conventional polyimide matrices In addition to thermally induced contamination, conventional polyimide matrices also suffer from electron stimulated desorption of contaminants. That is, during operation, a cathode portion of the flat panel display emits electrons which are directed towards sub-pixel regions on the faceplate. However, some of these emitted electrons will eventually strike the matrix. This electron bombardment of the conventional polyimide matrix results in electron-stimulated desorption of contaminants (i.e. constituents or decomposition products of the polyimide matrix). These emitted contaminants arising from the polyimide matrix are then deleteriously introduced into the vacuum environment of the flat panel display. The contaminants emitted into the vacuum environment degrade the vacuum, can induce sputtering, and may also coat the surface of the field emitters.
  • contaminants i.e. constituents or decomposition products of the polyimide matrix
  • conventional polyimide matrices also suffer from X-ray stimulated desorption of contaminants. That is, during operation, X-rays (i.e. high energy photons) are generated by, for example, electrons striking the phosphors. Some of these generated X-rays will eventually strike the matrix. Such X-ray bombardment of the conventional polyimide matrix results in X-ray stimulated desorption of contaminants (i.e. constituents or decomposition products of the polyimide matrix). As described above, these emitted contaminants arising from the polyimide matrix are then deleteriously introduced into the vacuum environment of the flat panel display. Like electron stimulated contaminants, these constituents degrade the vacuum, can induce sputtering, and may also coat the surface of the field emitters.
  • X-rays i.e. high energy photons
  • contaminants i.e. constituents or decomposition products of the polyimide matrix
  • the faceplate of a field emission cathode ray tube requires a conductive anode electrode to carry the current used to illuminate the display.
  • a conductive black matrix structure also provides a uniform potential surface, reducing the likelihood of electrical arcing.
  • conventional polyimide matrices are not conductive. Therefore, local charging of the black matrix surface may occur and arcing may be induced between the cathode and a conventional matrix structure.
  • a field emission display device electrons are emitted from field emitters located at a cathode portion of the field emission display device. These emitted electrons are then accelerated, using a potential field, towards phosphor containing wells. Upon being impinged by the electrons, the phosphors within the phosphor containing wells generate light.
  • a conventional faceplate is subject to degradation when bombarded by electrons which ultimately impinge the faceplate. It is thought that the bombarding electrons break chemical bonds in the faceplate. The breakage of the chemical bonds then causes the faceplate to be light absorbing and, hence, is deleterious to the operation of the field emission display device.
  • electron bombardment of the faceplate may also cause conventional faceplates to outgas constituents thereof.
  • inexpensive high-sodium glass for the faceplate.
  • electron bombardment of such inexpensive high-sodium glass causes unwanted migration of contaminants (e.g. sodium) from the faceplate into the active region of the field emission display device. Such migration of contaminants can result in harmful contamination of sensitive device elements (e.g. field emitters).
  • electron bombardment can also degrade the cathode substrate structure of the field emission display device. This degradation is due to electron bombardment by electrons originating from electron emitting structures wherein the electrons are in some way deflected against the cathode substrate structure.
  • inexpensive high-sodium glass for the cathode substrate structure.
  • electron bombardment of such inexpensive high-sodium glass causes unwanted migration of contaminants (e.g. sodium) from the cathode substrate structure into the active region of the field emission display device. Such migration of contaminants can result in harmful contamination of sensitive device elements (e.g. field emitters).
  • the present invention provides in one embodiment, a method and apparatus for preventing electron bombardment and subsequent degradation of a faceplate of a field emission display device.
  • the present invention further provides in one embodiment, a method and apparatus for preventing electron bombardment and subsequent degradation of a cathode substrate structure of a field emission display device.
  • the present invention further provides in one embodiment, a method and apparatus which prevents the migration of contaminants from a substrate structure (e.g. the faceplate or the cathode substrate structure) into the active region of the field emission display device.
  • the present invention recites a faceplate of a field emission display device wherein the faceplate of the field emission display device is adapted to have phosphor containing wells disposed above one side thereof.
  • the present embodiment is further comprised of a barrier layer which is disposed over the one side of said faceplate which is adapted to have phosphor containing wells disposed thereabove.
  • the barrier layer of the present embodiment is adapted to prevent degradation of the faceplate.
  • the barrier layer of the present embodiment is adapted to prevent degradation of the faceplate due to electron bombardment by electrons directed towards the phosphor containing wells.
  • the present invention includes a cathode substrate structure having a barrier layer disposed thereon.
  • the barrier layer of the present embodiment is adapted to prevent degradation of the cathode substrate structure.
  • the barrier layer of the present embodiment is adapted to prevent degradation of the cathode substrate structure due to electron bombardment by electrons originating from field emitters of the field emission display device.
  • FIG. 1A is a perspective view of a faceplate of a flat panel display device having a matrix structure disposed thereon in accordance with one embodiment of the present claimed invention.
  • FIG. 1B is a perspective view of a support structure of a flat panel display device wherein the support structure is to be encapsulated in accordance with one embodiment of the present claimed invention.
  • FIG. 1C is a side sectional view of a focus structure of a flat panel display device wherein the focus structure is to be encapsulated in accordance with one embodiment of the present claimed invention.
  • FIG. 2 is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 3 is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a multi-layer contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 4 is a side sectional view of a contaminant prevention structure disposed covering a matrix structure and the sub-pixel regions of a faceplate in accordance with one embodiment of the present claimed invention.
  • FIG. 5A is a side sectional view of the faceplate and matrix structure of FIG. 2 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 5B is a side sectional view of the faceplate and matrix structure of FIG. 3 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 5C is a side sectional view of the faceplate and matrix structure of FIG. 4 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6A is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6B is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a plurality of layers of porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6C is a side sectional view of the faceplate and matrix structure of FIG. 6B having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 7A is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a layer of porous material and a layer of non-porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 7B is a side sectional view of the faceplate and matrix structure of FIG. 7A having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 8 is a side sectional view of the faceplate and matrix structure wherein the matrix structure has a dye/pigment-containing contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 9 is a side sectional view of a protected faceplate structure in which is shown a faceplate having a barrier layer disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 10 is a side sectional view of a protected cathode substrate structure in which is shown a cathode substrate having a barrier layer disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 11 is a flow chart of steps performed to provide a protected substrate structure in accordance with one embodiment of the present claimed invention.
  • FIG. 1A shows a perspective view of a faceplate 100 of a flat panel display device having a matrix structure 102 coupled thereto.
  • matrix structure 102 is located on faceplate 100 such that the row and columns of matrix structure 102 separate adjacent sub-pixel regions, typically shown as 104 .
  • matrix structure 102 is formed of polyimide material.
  • matrix structure 102 is formed of polyimide material in the present embodiment, the present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination.
  • the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide.
  • matrix structure 102 is a “multi-level” matrix structure. That is, the rows of matrix structure 102 have a different height than the columns of matrix structure 102 .
  • Such a multi-level matrix structure is shown in the embodiment of FIG. 1A in order to more clearly show sub-pixel regions 104 .
  • the present invention is, however, well suited to use with a matrix structure which is not multi-level.
  • the matrix structure of the present invention is sometimes referred to as a black matrix, it will be understood that the term “black” refers to the opaque characteristic of the matrix structure. That is, the present invention is also well suited to having a color other than black.
  • the present invention is also well suited for use with various other physical components of a flat panel display device.
  • some embodiments of the present invention refer to a matrix structure for defining pixel and/or sub-pixel regions of the flat panel display, the present invention is also well suited to an embodiment in which the pixel/sub-pixel defining structure is not a “matrix” structure. Therefore, for purposes of the present application, the term matrix structure refers to a pixel and/or sub-pixel defining structure and not to a particular physical shape of the structure.
  • FIG. 1B a perspective view of a support structure 150 adapted to be encapsulated by a contaminant prevention structure in accordance with one embodiment of the present claimed invention is shown.
  • support structure 150 is encapsulated by a contaminant prevention structure. That is, the contaminant prevention structure has a physical structure such that contaminants originating within support structure 150 are confined within support structure 150 . Thus, the contaminant prevention structure prevents contaminants which are generated within support structure 150 from migrating outside of support structure 150 .
  • support structure 150 In addition to confining contaminants within support structure 150 , the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • support structure 150 is a wall in the embodiment of FIG. 1B
  • the present invention is also well suited to an embodiment in which the support structure is comprised, for example, of pins, balls, columns, or various other supporting structures.
  • focus structure 160 is encapsulated by a contaminant prevention structure. That is, the contaminant prevention structure has a physical structure such that contaminants originating within focus structure 160 are confined within focus structure 160 . Thus, the contaminant prevention structure prevents contaminants which are generated within focus structure 160 from migrating outside of focus structure 160 .
  • the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • focus structure 160 is a waffle-like structure in the embodiment of FIG. 1C
  • the present invention is also well suited to an embodiment in which the focus structure has a different shape.
  • FIG. 2 a side sectional view of faceplate 100 and matrix structure 102 taken along line A-A of FIG. 1A is shown.
  • the side sectional view only a portion of matrix structure 102 is shown for purposes of clarity. It will be understood, however, that the following steps are performed over a much larger portion of matrix structure 102 and are not limited only to those portion of matrix structure 102 shown in FIG. 2 . Additionally, the following steps used in the formation of the present invention are also well suited to an approach in which a preliminary bake-out step is used to initially purge some of the contaminants from the matrix. In a bake-out step, the polyimide matrix is heated prior to placing the polyimide matrix in the sealed vacuum environment of the flat panel display.
  • a contaminant prevention structure 106 is disposed covering matrix structure 102 .
  • contaminant prevention structure 106 is comprised of a layer of substantially non-porous material. That is, matrix structure 102 has a physical structure such that contaminants originating within matrix structure 102 are confined within matrix structure 102 . Thus, contaminant prevention structure 106 prevents contaminants which are generated within matrix structure 102 from migrating outside of matrix structure 102 .
  • the material comprising contaminant prevention structure 106 of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • arrow 108 depicts the path of a contaminant generated within matrix structure 102 .
  • contaminants include species such as, for example, N 2 , H 2 , CH 4 , CO, CO 2 , O 2 , and H 2 O.
  • contaminant prevention structure 106 prevents contaminants from being emitted from matrix structure 102 .
  • contaminant prevention structure 106 is comprised of a substantially non-porous material.
  • the substantially non-porous material of contaminant prevention structure 106 is selected from the group consisting of: silicon oxide, a metal film, an inorganic solid, and the like.
  • the present embodiment is also well suited to the use of material such as aluminum, beryllium, and chemical vapor deposited silicon oxide for non-porous prevention structure 106 .
  • the present invention is well suited to an embodiment in which the material of non-porous prevention structure 106 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • the substantially non-porous material is deposited over matrix structure 102 by chemical vapor deposition (CVD), evaporation, sputtering, or other means, to a thickness of approximately 50-500 nanometers.
  • CVD chemical vapor deposition
  • evaporation evaporation
  • sputtering evaporation
  • other means evaporation
  • sputtering evaporation
  • other means evaporation
  • the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102 .
  • the present invention is also well suited to varying the thickness of contaminant prevention structure 106 to greater than or less than the thickness range listed above.
  • contaminant prevention structure 106 has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100 .
  • contaminant prevention structure 106 is comprised of a layer of silicon dioxide deposited covering matrix 102 by CVD, evaporation, sputtering, or other means, to a thickness of approximately 100-500 nanometers.
  • the contaminant prevention structure prevents penetration therethrough by electrons
  • the contaminant prevention structure does not hermetically seal the underlying component.
  • silicon dioxide is specifically recited as the barrier layer material in the present embodiment
  • the present invention (including each of the above-listed embodiments, and each of the below listed embodiments is also well suited to the use of Al 2 O 3 , CrOx, ZnO, Si 3 N 4 , SiO 2 , TaO 5 , Tin Oxide, ITO, ZrO 2 , Y 2 O 3 , TiO 2 , and MgO and combinations thereof as the barrier layer material.
  • a multi-layer contaminant prevention structure is disposed covering matrix structure 102 .
  • the multi-layer contaminant prevention structure is comprised of a plurality of layers, 106 and 110 , of substantially non-porous material. That is, matrix structure 102 has a physical structure such that contaminants originating within matrix structure 102 are confined within matrix structure 102 .
  • the present multi-layer contaminant prevention structure prevents contaminants which are generated within matrix structure 102 from migrating outside of matrix structure 102 .
  • layers 106 and 110 comprising the multi-layer contaminant prevention structure of the present invention do not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • arrow 108 depicts the path of a contaminant generated within matrix structure 102 .
  • contaminants include species such as, for example, N 2 , H 2 , CH 4 , CO, CO 2 , O 2 , and H 2 O.
  • the present multi-layer contaminant prevention structure prevents contaminants from being emitted from matrix structure 102 .
  • multi-layer contaminant prevention structure is comprised of a plurality of layers of substantially non-porous material.
  • at least one of the substantially non-porous layers of material, 106 and 110 , of the multi-layer contaminant prevention structure is selected from the group consisting of: silicon dioxide; a metal film; an inorganic solid, Al 2 O 3 , CrOx, ZnO, Si 3 N 4 , SiO 2 , TaO 5 , Tin Oxide, ITO, ZrO 2 , Y 2 O 3 , TiO 2 , and MgO and combinations thereof and the like.
  • the present embodiment is also well suited to the use of material such as aluminum, beryllium, and chemical vapor deposited silicon oxide for at least one of the substantially non-porous layers of material 106 and 110 .
  • the present invention is well suited to an embodiment in which at least one of the non-porous layers of material 106 and 110 is comprised of a solid with a melting point of greater than approximately 500 degrees Celsius.
  • at least one of layers 106 and 110 is deposited over matrix structure 102 by chemical vapor deposition (CVD), evaporation, sputtering, or other means.
  • the multi-layer contaminant prevention structure has a total thickness of approximately 50-500 nanometers.
  • the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102 .
  • the present invention is also well suited to varying the total thickness of the multi-layer contaminant prevention structure to greater than or less than the thickness range listed above.
  • the present invention is also well suited to varying the number of layers of substantially non-porous material which comprise the multi-layer contaminant prevention structure.
  • the multi-layer contaminant prevention structure has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100 .
  • the multi-layer contaminant prevention structure includes a layer of silicon dioxide deposited covering matrix 102 by CVD to a thickness of approximately 100-500 nanometers.
  • a contaminant prevention structure 112 is disposed covering matrix structure 102 and the sub-pixel regions 114 of faceplate 100 .
  • the substantially non-porous material is a transparent material such as silicon dioxide or indium tin oxide which is deposited over matrix structure 102 and sub-pixel regions 114 by chemical vapor deposition (CVD), evaporation, sputtering, or other means, to a thickness of approximately 50-500 nanometers.
  • CVD chemical vapor deposition
  • evaporation evaporation, sputtering, or other means
  • the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102 and which do not adversely affect the formation or operation of the flat panel display.
  • the present invention is also well suited to varying the thickness of contaminant prevention structure 112 to greater than or less than the thickness range listed above.
  • the contaminant prevention structure 112 has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100 .
  • the present embodiment confines thermally generated contaminants within matrix structure 102 , and further prevents contaminants from being formed by electron stimulated desorption. That is, the present embodiment substantially eliminates a major deleterious condition associated with electron bombardment of matrix structure 102 .
  • conductive coating 116 is disposed covering a contaminant prevention structure 106 .
  • the present embodiment depicts the embodiment of FIG. 2 , having conductive coating 116 disposed thereover.
  • conductive coating is preferably comprised of a low atomic number material.
  • a low atomic number material refers to a material comprised of elements having atomic numbers of less than 18. Additionally, a low atomic number material will reduce the electron scattering compared to a high atomic number material.
  • conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich.
  • conductive coating 116 is comprised of a carbon-based conductive material.
  • the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116 .
  • the present invention allows for improved control over the final depth of conductive coating 116 .
  • deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over contaminant prevention structure 106 .
  • the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • the top surface of matrix structure 102 is physically closer to the field emitter than is faceplate 100 .
  • the present embodiment provides a constant potential surface.
  • the present embodiment reduces the possibility of potential arcing.
  • the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5A ) is maintained.
  • the conductive encapsulating layer can be made more electrically or thermally conductive than the aluminum layer over the phosphor by making it thicker or of a more conductive material, thereby enabling the encapsulating material to readily prevent localized voltage spikes by carrying off high electrical currents of potential arcs and to better physically withstand any arcs that may occur.
  • the conductive coating can be a single layer (as in FIG. 2 ) on the black matrix and need not be a double layer as drawn.
  • conductive coating 116 is disposed covering layers 106 and 110 of a multi-layer contaminant prevention structure.
  • the present embodiment depicts the embodiment of FIG. 3 , having conductive coating 116 disposed thereover.
  • conductive coating is preferably comprised of a low atomic number material, or a material comprised predominantly of low atomic number elements.
  • a low atomic number material refers to a material comprised of elements having atomic numbers of less than 18 .
  • conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich.
  • conductive coating 116 is comprised of a carbon-based conductive material.
  • the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116 .
  • the present invention allows for improved control over the final depth of conductive coating 116 .
  • deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over layers 106 and 110 of the multi-layer contaminant prevention structure.
  • the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As a result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5B ) is maintained.
  • conductive coating 116 is disposed over contaminant prevention structure 112 .
  • the present embodiment depicts the embodiment of FIG. 4 , having conductive coating 116 disposed thereover.
  • conductive coating is preferably comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 116 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116 .
  • the present invention allows for improved control over the final depth of conductive coating 116 .
  • deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over contaminant prevention structure 112 .
  • the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5C ) is maintained.
  • the present invention eliminates deleterious browning and outgassing associated with prior art polyimide based black matrix structures. Additionally, by preventing contaminants from being emitted by the matrix structure, the present invention prevents coating of the field emitters by the released contaminants. Additionally, by reducing the number and energy of electrons striking the polyimide, electron desorption of contaminants is reduced. As a result, the present invention extends the life of the field emitters. As yet an additional advantage, the contaminant prevention structure of the present invention also protects the matrix structure from potential damage during subsequent processing steps, and electrical arcs.
  • matrix structure 102 is formed of polyimide material in the present embodiment.
  • the present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination.
  • the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide.
  • the present invention is also well suited for use with various other physical components such as, for example, support structures and/or focus structures.
  • a contaminant prevention structure 602 is disposed covering matrix structure 102 and the sub-pixel regions 114 of faceplate 100 .
  • contaminant prevention structure 602 extends into sub-pixel or pixel regions 114 , the presence of the transparent porous or non-porous material in sub-pixel or pixel regions 114 does not adversely affect the formation or operation of the flat panel display. It will be understood, however, that the present invention is well suited to an embodiment in which the porous material of contaminant prevention structure 602 does not extend into sub pixel regions 114 .
  • contaminant prevention structure 106 is comprised of a layer of porous material.
  • the porous material comprising contaminant prevention structure 602 prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102 . Additionally, the material comprising contaminant prevention structure 602 of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display. It will be understood that such contaminants include species such as, for example, N 2 , H 2 , CH 4 , CO, CO 2 , O 2 , and H 2 O.
  • contaminant prevention structure 602 is comprised of a porous material.
  • the porous material of contaminant prevention structure 602 is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide. It will be understood, however, that the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, diamond, and the like. Moreover, the present invention is well suited to an embodiment in which the material of porous contaminant prevention structure 602 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • the porous material is silicon dioxide which is deposited over matrix structure 102 by atmospheric pressure physical vapor deposition (APPVD) to a thickness of approximately 30-1,000 nanometers.
  • APSVD atmospheric pressure physical vapor deposition
  • the present invention is well suited to the use of various other porous materials which are suited to preventing electron and/or X-ray penetration therethrough by electrons and/or X-rays generated in the flat panel display.
  • the present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like.
  • the present invention is also well suited to varying the thickness of contaminant prevention structure 602 to greater than or less than the thickness range listed above. More specifically, at 6 keV, the vast majority of electrons will not penetrate farther than 600 nanometers into silicon dioxide. At 10 keV, the vast majority of electrons will not penetrate farther than 1,000 nanometers into silicon dioxide. Therefore, in the present embodiment, the depth of the porous material comprising contaminant prevention structure 602 is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • a multi-layer contaminant prevention structure is disposed covering matrix structure 102 .
  • the multi-layer contaminant prevention structure is comprised of a plurality of layers, 602 and 604 , of porous material.
  • the present embodiment prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102 .
  • the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display.
  • multi-layer contaminant prevention structure is comprised of a plurality of layers of porous material.
  • at least one of the layers of porous material, 602 and 604 , of the multi-layer contaminant prevention structure is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide.
  • colloidal silica silicon oxide
  • silicon oxide silicon oxide
  • chemical vapor deposited silicon oxide silicon oxide
  • the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, graphite, aluminum, diamond, and the like.
  • the present invention is well suited to an embodiment in which at least one of the layers of porous material 602 and 604 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • the porous material of at least one of layers 602 and 604 is silicon dioxide which is deposited over matrix structure 102 by atmospheric pressure physical vapor deposition (APPVD) to a thickness of approximately 30-1,000 nanometers.
  • APSVD atmospheric pressure physical vapor deposition
  • the present invention is well suited to the use of various other porous materials which are suited to preventing electron and/or X-ray penetration therethrough by electrons and/or X-rays generated in the flat panel display.
  • the present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like.
  • the present invention is also well suited to varying the thickness of contaminant prevention structure to greater than or less than the thickness range listed above.
  • the combined depth of the layers of porous material 602 and 604 comprising the contaminant prevention structure is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • conductive coating 606 is disposed over a contaminant prevention structure.
  • the present embodiment depicts the embodiment of FIG. 6B having conductive coating 606 disposed thereover.
  • the present invention is, however, well suited to an embodiment in which conductive coating 606 is disposed over, for example, the embodiment of FIG. 6A .
  • conductive coating is preferably comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 606 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 606 is comprised of a carbon-based conductive material.
  • the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 606 .
  • the present invention allows for improved control over the final depth of conductive coating 606 .
  • conductive coating 606 is deposited to a depth of 100-500 nanometers.
  • the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 6C ) is maintained.
  • a multi-layer contaminant prevention structure is disposed covering matrix structure 102 .
  • the multi-layer contaminant prevention structure is comprised of a plurality of layers, 702 and 704 .
  • layer 702 is comprised of a porous material
  • layer 704 is comprised of a layer of substantially non-porous material.
  • the present embodiment prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102 . This embodiment further confines thermally generated contaminants within matrix structure 102 .
  • the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display.
  • the multi-layer contaminant prevention structure is comprised of a plurality of layers of material.
  • porous material, 702 of the multi-layer contaminant prevention structure is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide. It will be understood, however, that the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, diamond, and the like. Moreover, the present invention is well suited to an embodiment in which at least one of the layers of material 702 and 704 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • the plurality of layers of material are defined as follows.
  • Layer 702 is comprised of a layer of indium tin oxide which is deposited to a depth of approximately 100-1,000 nanometers.
  • Layer 704 is comprised of a silicon oxide which is deposited over matrix structure 102 to a thickness of approximately 30-1,000 nanometers. It will be understood, however, that the present invention is well suited to the use of various other porous and non-porous materials. The present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like.
  • the present invention is also well suited to varying the thickness of the contaminant prevention structure to greater than or less than the thickness range listed above.
  • the combined depth of the layers of material 702 and 704 comprising the contaminant prevention structure is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • FIG. 7B another embodiment of the present invention is shown in which a conductive coating 706 is disposed over a contaminant prevention structure.
  • the present embodiment depicts the embodiment of FIG. 7A having conductive coating 706 disposed thereover.
  • layer 702 is comprised of a layer of indium tin oxide which is deposited to a depth of approximately 100-1,000 nanometers.
  • Layer 704 is comprised of a silicon oxide which is deposited over matrix structure 102 to a thickness of approximately 30-1,000 nanometers.
  • Layer 706 of this embodiment is comprised of a layer of aluminum which is deposited to a depth of approximately 30-200 nanometers.
  • the conductive coating is preferably comprised of a low atomic number material.
  • conductive coating 606 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich.
  • conductive coating 606 is comprised of a carbon-based conductive material.
  • the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 606 .
  • the present invention allows for improved control over the final depth of conductive coating 606 .
  • deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings (e.g. aluminum) over the contaminant prevention structure.
  • the contaminant structure is comprised of two distinct layers of material 702 and 704 .
  • the contaminant prevention structure is comprised of a layer of porous material (e.g. layer 704 of silicon oxide) having non-porous material (e.g. the indium tin oxide of layer 702 ) impregnated therein.
  • the present invention is also well suited to an embodiment in which a layer of substantially porous material has substantially non-porous material impregnated therein.
  • the layer of substantially porous material is deposited as is described above in detail.
  • substantially non-porous material is impregnated within the layer of substantially non-porous material by, for example, sputtering, physical vapor deposition, and the like.
  • present embodiment is also well suited to having a conductive coating disposed thereover as is describe above in great detail.
  • matrix structure 102 is formed of polyimide material in the present embodiment.
  • the present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination.
  • the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide.
  • the present invention is also well suited for use with various other physical components such as, for example, support structures and/or focus structures.
  • contaminant prevention structure 802 is disposed over matrix structure 102 and into sub-pixel regions 114 .
  • Contaminant prevention structure 802 further includes a selectively light absorbing components (e.g. a dye or pigment) typically shown as 804 .
  • contaminant prevention structure 802 is comprised of silicon oxide doped with dye/pigment material.
  • the present embodiment provides a color filter which enhances display contrast by reducing reflected ambient light.
  • the present embodiment is well suited to having the dye/pigment disposed only in those portions of contaminant prevention structure 802 which reside above sub-pixel regions 114 .
  • the present embodiment is also well suited to having the dye/pigment disposed in the entire contaminant prevention structure 802 .
  • the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 7B ) is maintained.
  • the present invention provides a matrix structure which does not deleteriously outgas when subjected to thermal variations.
  • the present invention also provides an embodiment in which a matrix structure meets the above-listed need and which reduces unwanted electron stimulated desorption of contaminants.
  • the present invention provides a matrix structure which meets both of the above needs and which also achieves electrical robustness in the faceplate by providing a constant potential surface which reduces the possibility of potential arcing.
  • the conductive matrix structure of the present invention is applicable in numerous types of flat panel displays.
  • a faceplate 100 has a barrier layer 902 disposed over one side thereof.
  • matrix structure 102 defines phosphor containing well (also referred to as sub-pixel regions) which are shown as areas 114 .
  • phosphor containing well also referred to as sub-pixel regions
  • a potential field a potential field
  • barrier layer 902 prevents degradation of faceplate 100 by electron bombardment.
  • barrier layer 902 is comprised of a substantially transparent, electron-damage resistant material.
  • barrier layer 902 is deposited over faceplate 100 as one of the initial process steps performed in the formation of the field emission display device. That is, barrier layer 902 of the present embodiment is disposed above faceplate 100 prior to the formation of matrix 102 , and prior to the formation of phosphor containing wells 114 .
  • the present invention is also well suited to varying the order in which the barrier layer and the various other features of the field emission display are fabricated.
  • barrier layer 902 has a thickness sufficient to prevent substantial penetration of electrons through barrier layer 902 such that the electrons do not impinge faceplate 100 .
  • barrier layer 902 is comprised of silicon dioxide having a thickness of approximately 100 nanometers.
  • the present invention is well suited to the use of various other materials and/or to various (e.g. greater or lesser) thicknesses of material.
  • the combination of material or materials and the thickness thereof provides a barrier layer which does not significantly reduce the transmission of light through the faceplate, and which protects the faceplate from electron bombardment induced degradation.
  • barrier layer 902 prevents the migration of contaminants from faceplate 100 into the field emission display device.
  • faceplate 100 is no longer a potentially substantial source of contaminants which can damage sensitive features of the field emission display device.
  • barrier layer 902 enables use of a desirable and inexpensive high-sodium glass substrate as faceplate 100 .
  • the present embodiment prevents the migration of sodium from faceplate 100 into the field emission display device.
  • barrier layer 902 in addition to preventing substantial impingement of electrons against faceplate 100 , and in addition to preventing the migration of contaminants from faceplate 100 into the field emission display device, barrier layer 902 is also electrically conductive. In so doing, barrier layer 902 can be used to bleed excess charge from faceplate 100 .
  • a cathode substrate 1001 has a barrier layer 1002 disposed over one side thereof.
  • field emitters typically shown as 1004
  • field emitters 1004 are shown disposed above cathode substrate 1001 and between focus structure 160 .
  • electrons are emitted from field emitters 1004 .
  • These emitted electrons are then accelerated, using a potential field, towards phosphor containing wells, not shown.
  • the phosphors within phosphor containing wells generate light.
  • barrier layer 1002 prevents degradation of cathode substrate 1001 by electron bombardment.
  • barrier layer 1002 is comprised of a substantially transparent, electron-damage resistant material.
  • barrier layer 1002 is deposited over cathode substrate 1001 as one of the initial process steps performed in the formation of the field emission display device. That is, barrier layer 1002 of the present embodiment is disposed above cathode substrate 1001 prior to the formation of matrix field emitters 1004 , and prior to the formation of focus structure 160 .
  • the present invention is also well suited to varying the order in which the barrier layer and the various other features of the field emission display are fabricated.
  • barrier layer 1002 has a thickness sufficient to prevent substantial penetration of electrons through barrier layer 1002 such that the electrons do not impinge cathode substrate 1001 .
  • barrier layer 1002 is comprised of silicon dioxide having a thickness of approximately 100 nanometers. Although such a specific type of material and thickness of material is recited in the present embodiment, the present invention is well suited to the use of various other materials and/or to various (e.g. greater or lesser) thicknesses of material.
  • barrier layer 1002 prevents the migration of contaminants from cathode substrate 1001 into the field emission display device.
  • cathode substrate 1001 is no longer a potentially substantial source of contaminants which can damage sensitive features of the field emission display device.
  • barrier layer 1002 enables use of a desirable and inexpensive high-sodium glass substrate as cathode substrate 1001 .
  • barrier layer 1002 is also electrically conductive. In so doing, barrier layer 1002 can be used to bleed excess charge from cathode substrate 1001 .
  • the present embodiment recites a method for protecting a substrate structure of a field emission display device.
  • the present invention comprises at step 1102 , providing a substrate structure of a field emission display device.
  • a substrate structure includes, for example, faceplate 100 of FIG. 9 or cathode substrate 1001 of FIG. 10 .
  • the present invention enables the use of a high-sodium glass substrate structure for the field emission display device in one embodiment.
  • barrier layer 1002 is comprised of a substantially transparent, electron-damage resistant material (e.g. silicon dioxide, Al 2 O 3 , CrOx, ZnO, Si 3 N 4 , SiO 2 , TaO 5 , Tin Oxide, ITO, ZrO 2 , Y 2 O 3 , TiO 2 , and MgO and combinations thereof) having a thickness (e.g. 100 nanometers) sufficient to prevent substantial penetration of electrons therethrough.
  • the barrier layer prevents the migration of contaminants from the substrate into the active region.
  • the barrier layer is conductive such that it can be used to bleed excess charge from the substrate structure.

Landscapes

  • Cathode-Ray Tubes And Fluorescent Screens For Display (AREA)

Abstract

A protected faceplate structure of a field emission display device is disclosed in one embodiment. Specifically, in one embodiment, the present invention recites a faceplate of a field emission display device wherein the faceplate of the field emission display device is adapted to have phosphor containing wells disposed above one side thereof. The present embodiment is further comprised of a barrier layer which is disposed over the one side of said faceplate which is adapted to have phosphor containing wells disposed thereabove. The barrier layer of the present embodiment is adapted to prevent degradation of the faceplate. Specifically, the barrier layer of the present embodiment is adapted to prevent degradation of the faceplate due to electron bombardment by electrons directed towards the phosphor containing wells.

Description

    CROSS REFERENCE TO RELATED APPLICATION
  • This Application is a Continuation-in-Part of co-pending, commonly-owned U.S. patent application Ser. No. 09/087,785, filed May 29, 1998, by Learn et al., and entitled “ENCAPSULATED FLAT PANEL DISPLAY COMPONENTS”.
  • FIELD OF THE INVENTION
  • The present claimed invention relates to the field of flat panel displays. More particularly, the present claimed invention relates to the “black matrix” of a flat panel display screen structure.
  • BACKGROUND ART
  • Sub-pixel regions on the faceplate of a flat panel display are typically separated by an opaque mesh-like structure commonly referred to as a matrix or “black matrix”. By separating sub-pixel regions, the black matrix prevents electrons directed at one sub-pixel from being overlapping another sub-pixel. In so doing, a conventional black matrix helps maintain color purity in a flat panel display. In addition, the black matrix is also used as a base on which to locate structures such as, for example, support walls. In addition, if the black matrix is three dimensional (i.e. it extends above the level of the light emitting phosphors), then the black matrix can prevent some of the electrons back scattered from the phosphors of one sub-pixel from impinging on another, thereby improving color purity.
  • Polyimide material may be used to form the matrix. It is known that polyimide material contains numerous components such as nitrogen, hydrogen, carbon, and oxygen. While contained within the polyimide material, these aforementioned constituents do not negatively affect the vacuum environment of the flat panel display. Unfortunately, conventional polyimide matrices and the constituents thereof do not always remain confined within the polyimide material. That is, under certain conditions, the polyimide constituents, and combinations thereof, are released from the polyimide material of the matrix. As a result, the vacuum environment of the flat panel display is compromised.
  • Polyimide (or other black matrix material) constituent contamination occurs in various ways. As an example, thermally treating or heating a conventional polyimide matrix can cause low molecular weight components (fragments, monomers or groups of monomers) of the polyimide material to migrate to the surface of the matrix. These low molecular weight components can then move out of the matrix and onto the faceplate. When energetic electrons strike the contaminant-coated faceplate, polymerization of the contaminants can occur. This polymerization, in turn, results in the formation of a dark coating on the faceplate. The dark coating reduces brightness of the display thereby degrading overall performance of the flat panel display.
  • In addition to thermally induced contamination, conventional polyimide matrices also suffer from electron stimulated desorption of contaminants. That is, during operation, a cathode portion of the flat panel display emits electrons which are directed towards sub-pixel regions on the faceplate. However, some of these emitted electrons will eventually strike the matrix. This electron bombardment of the conventional polyimide matrix results in electron-stimulated desorption of contaminants (i.e. constituents or decomposition products of the polyimide matrix). These emitted contaminants arising from the polyimide matrix are then deleteriously introduced into the vacuum environment of the flat panel display. The contaminants emitted into the vacuum environment degrade the vacuum, can induce sputtering, and may also coat the surface of the field emitters.
  • Furthermore, conventional polyimide matrices also suffer from X-ray stimulated desorption of contaminants. That is, during operation, X-rays (i.e. high energy photons) are generated by, for example, electrons striking the phosphors. Some of these generated X-rays will eventually strike the matrix. Such X-ray bombardment of the conventional polyimide matrix results in X-ray stimulated desorption of contaminants (i.e. constituents or decomposition products of the polyimide matrix). As described above, these emitted contaminants arising from the polyimide matrix are then deleteriously introduced into the vacuum environment of the flat panel display. Like electron stimulated contaminants, these constituents degrade the vacuum, can induce sputtering, and may also coat the surface of the field emitters.
  • The faceplate of a field emission cathode ray tube requires a conductive anode electrode to carry the current used to illuminate the display. A conductive black matrix structure also provides a uniform potential surface, reducing the likelihood of electrical arcing. Unfortunately, conventional polyimide matrices are not conductive. Therefore, local charging of the black matrix surface may occur and arcing may be induced between the cathode and a conventional matrix structure.
  • Thus, a need exists for a matrix structure which does not deleteriously outgas when subjected to thermal variations. Another need exists for a matrix structure which meets the above-listed need and which does not suffer from unwanted electron- or photon-stimulated desorption of contaminants. Finally, still another need exists for a matrix structure which meets both of the above needs and which also achieves electrical robustness in the faceplate by providing a constant potential surface, which reduces the possibility of arcing.
  • Additionally, during operation of a field emission display device, electrons are emitted from field emitters located at a cathode portion of the field emission display device. These emitted electrons are then accelerated, using a potential field, towards phosphor containing wells. Upon being impinged by the electrons, the phosphors within the phosphor containing wells generate light. Unfortunately, a conventional faceplate is subject to degradation when bombarded by electrons which ultimately impinge the faceplate. It is thought that the bombarding electrons break chemical bonds in the faceplate. The breakage of the chemical bonds then causes the faceplate to be light absorbing and, hence, is deleterious to the operation of the field emission display device.
  • As yet another drawback, electron bombardment of the faceplate may also cause conventional faceplates to outgas constituents thereof. As an example, it is desired, in some applications, to use inexpensive high-sodium glass for the faceplate. However, electron bombardment of such inexpensive high-sodium glass causes unwanted migration of contaminants (e.g. sodium) from the faceplate into the active region of the field emission display device. Such migration of contaminants can result in harmful contamination of sensitive device elements (e.g. field emitters).
  • In addition to degrading the faceplate, electron bombardment can also degrade the cathode substrate structure of the field emission display device. This degradation is due to electron bombardment by electrons originating from electron emitting structures wherein the electrons are in some way deflected against the cathode substrate structure. As an example of the drawback associated with electron bombardment of the cathode substrate structure, it is desired, in some applications, to use inexpensive high-sodium glass for the cathode substrate structure. However, electron bombardment of such inexpensive high-sodium glass causes unwanted migration of contaminants (e.g. sodium) from the cathode substrate structure into the active region of the field emission display device. Such migration of contaminants can result in harmful contamination of sensitive device elements (e.g. field emitters).
  • Thus, a need exists for a method and apparatus for preventing electron bombardment and subsequent degradation of a faceplate of a field emission display device. A need also exists for a method and apparatus for preventing electron bombardment and subsequent degradation of a cathode substrate structure of a field emission display device. Still another need exists for a method and apparatus which prevents the migration of contaminants from a substrate structure (e.g. the faceplate or the cathode substrate structure) into the active region of the field emission display device.
  • SUMMARY OF INVENTION
  • The present invention provides in one embodiment, a method and apparatus for preventing electron bombardment and subsequent degradation of a faceplate of a field emission display device. The present invention further provides in one embodiment, a method and apparatus for preventing electron bombardment and subsequent degradation of a cathode substrate structure of a field emission display device. The present invention further provides in one embodiment, a method and apparatus which prevents the migration of contaminants from a substrate structure (e.g. the faceplate or the cathode substrate structure) into the active region of the field emission display device.
  • Specifically, in one embodiment, the present invention recites a faceplate of a field emission display device wherein the faceplate of the field emission display device is adapted to have phosphor containing wells disposed above one side thereof. The present embodiment is further comprised of a barrier layer which is disposed over the one side of said faceplate which is adapted to have phosphor containing wells disposed thereabove. The barrier layer of the present embodiment is adapted to prevent degradation of the faceplate. Specifically, the barrier layer of the present embodiment is adapted to prevent degradation of the faceplate due to electron bombardment by electrons directed towards the phosphor containing wells.
  • In another embodiment, the present invention includes a cathode substrate structure having a barrier layer disposed thereon. The barrier layer of the present embodiment is adapted to prevent degradation of the cathode substrate structure. Specifically, the barrier layer of the present embodiment is adapted to prevent degradation of the cathode substrate structure due to electron bombardment by electrons originating from field emitters of the field emission display device.
  • These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiments which are illustrated in the various drawing figures.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention:
  • FIG. 1A is a perspective view of a faceplate of a flat panel display device having a matrix structure disposed thereon in accordance with one embodiment of the present claimed invention.
  • FIG. 1B is a perspective view of a support structure of a flat panel display device wherein the support structure is to be encapsulated in accordance with one embodiment of the present claimed invention.
  • FIG. 1C is a side sectional view of a focus structure of a flat panel display device wherein the focus structure is to be encapsulated in accordance with one embodiment of the present claimed invention.
  • FIG. 2 is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 3 is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a multi-layer contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 4 is a side sectional view of a contaminant prevention structure disposed covering a matrix structure and the sub-pixel regions of a faceplate in accordance with one embodiment of the present claimed invention.
  • FIG. 5A is a side sectional view of the faceplate and matrix structure of FIG. 2 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 5B is a side sectional view of the faceplate and matrix structure of FIG. 3 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 5C is a side sectional view of the faceplate and matrix structure of FIG. 4 having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6A is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6B is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a plurality of layers of porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 6C is a side sectional view of the faceplate and matrix structure of FIG. 6B having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 7A is a side sectional view of the faceplate and matrix structure of FIG. 1A taken along line A-A wherein the matrix structure has a contaminant prevention structure comprised of a layer of porous material and a layer of non-porous material disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 7B is a side sectional view of the faceplate and matrix structure of FIG. 7A having a conductive coating disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 8 is a side sectional view of the faceplate and matrix structure wherein the matrix structure has a dye/pigment-containing contaminant prevention structure disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 9 is a side sectional view of a protected faceplate structure in which is shown a faceplate having a barrier layer disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 10 is a side sectional view of a protected cathode substrate structure in which is shown a cathode substrate having a barrier layer disposed thereover in accordance with one embodiment of the present claimed invention.
  • FIG. 11 is a flow chart of steps performed to provide a protected substrate structure in accordance with one embodiment of the present claimed invention.
  • The drawings referred to in this description should be understood as not being drawn to scale except if specifically noted.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well known methods, procedures, and components have not been described in detail so as not to unnecessarily obscure aspects of the present invention.
  • With reference now to FIG. 1A, a first step used by the present embodiment in the formation of an encapsulated matrix is shown. More specifically, FIG. 1A shows a perspective view of a faceplate 100 of a flat panel display device having a matrix structure 102 coupled thereto. In the embodiment of FIG. 1A, matrix structure 102 is located on faceplate 100 such that the row and columns of matrix structure 102 separate adjacent sub-pixel regions, typically shown as 104. Additionally, in the present embodiment, matrix structure 102 is formed of polyimide material. Although matrix structure 102 is formed of polyimide material in the present embodiment, the present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination. As an example, the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide.
  • With reference still to FIG. 1A, matrix structure 102 is a “multi-level” matrix structure. That is, the rows of matrix structure 102 have a different height than the columns of matrix structure 102. Such a multi-level matrix structure is shown in the embodiment of FIG. 1A in order to more clearly show sub-pixel regions 104. The present invention is, however, well suited to use with a matrix structure which is not multi-level. Although the matrix structure of the present invention is sometimes referred to as a black matrix, it will be understood that the term “black” refers to the opaque characteristic of the matrix structure. That is, the present invention is also well suited to having a color other than black. Furthermore, in the following Figures, only a portion of the interior surface of a faceplate is shown for purposes of clarity. Additionally, the following discussion specifically refers to a black matrix which is encapsulated by a contaminant prevention structure. Although such a specific recitation is found below, the present invention is also well suited for use with various other physical components of a flat panel display device. Also, although some embodiments of the present invention refer to a matrix structure for defining pixel and/or sub-pixel regions of the flat panel display, the present invention is also well suited to an embodiment in which the pixel/sub-pixel defining structure is not a “matrix” structure. Therefore, for purposes of the present application, the term matrix structure refers to a pixel and/or sub-pixel defining structure and not to a particular physical shape of the structure.
  • Referring now to FIG. 1B, a perspective view of a support structure 150 adapted to be encapsulated by a contaminant prevention structure in accordance with one embodiment of the present claimed invention is shown. As will be described below, in great detail, in conjunction with a matrix structure embodiment, in the present embodiment support structure 150 is encapsulated by a contaminant prevention structure. That is, the contaminant prevention structure has a physical structure such that contaminants originating within support structure 150 are confined within support structure 150. Thus, the contaminant prevention structure prevents contaminants which are generated within support structure 150 from migrating outside of support structure 150. In addition to confining contaminants within support structure 150, the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display. Although support structure 150 is a wall in the embodiment of FIG. 1B, the present invention is also well suited to an embodiment in which the support structure is comprised, for example, of pins, balls, columns, or various other supporting structures.
  • Referring now to FIG. 1C, a side sectional view of a focus structure 160 adapted to be encapsulated by a contaminant prevention structure in accordance with one embodiment of the present claimed invention is shown. As will be described below, in great detail, in conjunction with a matrix structure embodiment, in the present embodiment focus structure 160 is encapsulated by a contaminant prevention structure. That is, the contaminant prevention structure has a physical structure such that contaminants originating within focus structure 160 are confined within focus structure 160. Thus, the contaminant prevention structure prevents contaminants which are generated within focus structure 160 from migrating outside of focus structure 160. In addition to confining contaminants within focus structure 160, the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display. Although focus structure 160 is a waffle-like structure in the embodiment of FIG. 1C, the present invention is also well suited to an embodiment in which the focus structure has a different shape.
  • Referring next to FIG. 2, a side sectional view of faceplate 100 and matrix structure 102 taken along line A-A of FIG. 1A is shown. In the side sectional view, only a portion of matrix structure 102 is shown for purposes of clarity. It will be understood, however, that the following steps are performed over a much larger portion of matrix structure 102 and are not limited only to those portion of matrix structure 102 shown in FIG. 2. Additionally, the following steps used in the formation of the present invention are also well suited to an approach in which a preliminary bake-out step is used to initially purge some of the contaminants from the matrix. In a bake-out step, the polyimide matrix is heated prior to placing the polyimide matrix in the sealed vacuum environment of the flat panel display.
  • Referring again to FIG. 2, in one embodiment of the present invention, a contaminant prevention structure 106 is disposed covering matrix structure 102. In this embodiment, contaminant prevention structure 106 is comprised of a layer of substantially non-porous material. That is, matrix structure 102 has a physical structure such that contaminants originating within matrix structure 102 are confined within matrix structure 102. Thus, contaminant prevention structure 106 prevents contaminants which are generated within matrix structure 102 from migrating outside of matrix structure 102. In addition to confining contaminants within matrix structure 102, the material comprising contaminant prevention structure 106 of the present invention does not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • With reference again to FIG. 2, arrow 108 depicts the path of a contaminant generated within matrix structure 102. It will be understood that such contaminants include species such as, for example, N2, H2, CH4, CO, CO2, O2, and H2O. As shown by arrow 108, contaminant prevention structure 106 prevents contaminants from being emitted from matrix structure 102.
  • With reference still to FIG. 2, as stated above, in the present embodiment, contaminant prevention structure 106 is comprised of a substantially non-porous material. In one embodiment, the substantially non-porous material of contaminant prevention structure 106 is selected from the group consisting of: silicon oxide, a metal film, an inorganic solid, and the like. The present embodiment is also well suited to the use of material such as aluminum, beryllium, and chemical vapor deposited silicon oxide for non-porous prevention structure 106. Moreover, the present invention is well suited to an embodiment in which the material of non-porous prevention structure 106 is a solid with a melting point of greater than approximately 500 degrees Celsius. In one embodiment, the substantially non-porous material is deposited over matrix structure 102 by chemical vapor deposition (CVD), evaporation, sputtering, or other means, to a thickness of approximately 50-500 nanometers. It will be understood, however, that the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102. The present invention is also well suited to varying the thickness of contaminant prevention structure 106 to greater than or less than the thickness range listed above.
  • With reference still to FIG. 2, in one embodiment of the present invention, contaminant prevention structure 106 has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100. In one such embodiment, contaminant prevention structure 106 is comprised of a layer of silicon dioxide deposited covering matrix 102 by CVD, evaporation, sputtering, or other means, to a thickness of approximately 100-500 nanometers. As a result, such an embodiment confines thermally generated contaminants within or on the surface of matrix structure 102, and further prevents contaminants from being formed by electron stimulated desorption. That is, the present embodiment substantially eliminates a major deleterious condition associated with electron bombardment of matrix structure 102. In one such embodiment in which the contaminant prevention structure prevents penetration therethrough by electrons, the contaminant prevention structure does not hermetically seal the underlying component. Although silicon dioxide is specifically recited as the barrier layer material in the present embodiment, the present invention (including each of the above-listed embodiments, and each of the below listed embodiments is also well suited to the use of Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof as the barrier layer material.
  • With reference next to FIG. 3, in the present embodiment, a multi-layer contaminant prevention structure is disposed covering matrix structure 102. In this embodiment, the multi-layer contaminant prevention structure is comprised of a plurality of layers, 106 and 110, of substantially non-porous material. That is, matrix structure 102 has a physical structure such that contaminants originating within matrix structure 102 are confined within matrix structure 102. Thus, the present multi-layer contaminant prevention structure prevents contaminants which are generated within matrix structure 102 from migrating outside of matrix structure 102. In addition to confining contaminants within matrix structure 102, layers 106 and 110 comprising the multi-layer contaminant prevention structure of the present invention do not outgas contaminants when struck by electrons emitted from a cathode portion of the flat panel display.
  • As in the above-described embodiment, arrow 108 depicts the path of a contaminant generated within matrix structure 102. It will be understood that such contaminants include species such as, for example, N2, H2, CH4, CO, CO2, O2, and H2O. As shown by arrow 108, the present multi-layer contaminant prevention structure prevents contaminants from being emitted from matrix structure 102.
  • With reference still to FIG. 3, as stated above, in the present embodiment, multi-layer contaminant prevention structure is comprised of a plurality of layers of substantially non-porous material. In one embodiment, at least one of the substantially non-porous layers of material, 106 and 110, of the multi-layer contaminant prevention structure is selected from the group consisting of: silicon dioxide; a metal film; an inorganic solid, Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof and the like. The present embodiment is also well suited to the use of material such as aluminum, beryllium, and chemical vapor deposited silicon oxide for at least one of the substantially non-porous layers of material 106 and 110. Moreover, the present invention is well suited to an embodiment in which at least one of the non-porous layers of material 106 and 110 is comprised of a solid with a melting point of greater than approximately 500 degrees Celsius. In one embodiment, at least one of layers 106 and 110 is deposited over matrix structure 102 by chemical vapor deposition (CVD), evaporation, sputtering, or other means. In this embodiment, the multi-layer contaminant prevention structure has a total thickness of approximately 50-500 nanometers. It will be understood, however, that the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102. The present invention is also well suited to varying the total thickness of the multi-layer contaminant prevention structure to greater than or less than the thickness range listed above. Furthermore, the present invention is also well suited to varying the number of layers of substantially non-porous material which comprise the multi-layer contaminant prevention structure.
  • In this embodiment, the multi-layer contaminant prevention structure has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100. In one such embodiment, the multi-layer contaminant prevention structure includes a layer of silicon dioxide deposited covering matrix 102 by CVD to a thickness of approximately 100-500 nanometers. As a result, such an embodiment confines thermally generated contaminants within matrix structure 102, and further prevents contaminants from being formed by electron stimulated desorption. That is, the present embodiment substantially eliminates a major deleterious condition associated with electron bombardment of matrix structure 102.
  • Referring now to FIG. 4, in the present embodiment, a contaminant prevention structure 112 is disposed covering matrix structure 102 and the sub-pixel regions 114 of faceplate 100. In this embodiment, the substantially non-porous material is a transparent material such as silicon dioxide or indium tin oxide which is deposited over matrix structure 102 and sub-pixel regions 114 by chemical vapor deposition (CVD), evaporation, sputtering, or other means, to a thickness of approximately 50-500 nanometers. Although contaminant prevention structure 112 extends into sub-pixel regions 114, the presence of the silicon dioxide material in sub-pixel regions 114 does not adversely affect the formation or operation of the flat panel display. It will be understood, however, that the present invention is well suited to the use of various other substantially non-porous materials which are suited to confining contaminants within matrix structure 102 and which do not adversely affect the formation or operation of the flat panel display. The present invention is also well suited to varying the thickness of contaminant prevention structure 112 to greater than or less than the thickness range listed above.
  • In the embodiment of FIG. 4, the contaminant prevention structure 112 has a thickness which is sufficient to prevent penetration by electrons directed towards faceplate 100. Thus, as in the previously described embodiments, the present embodiment confines thermally generated contaminants within matrix structure 102, and further prevents contaminants from being formed by electron stimulated desorption. That is, the present embodiment substantially eliminates a major deleterious condition associated with electron bombardment of matrix structure 102.
  • With reference now to FIG. 5A, another embodiment of the present invention is shown in which a conductive coating 116 is disposed covering a contaminant prevention structure 106. (The present embodiment depicts the embodiment of FIG. 2, having conductive coating 116 disposed thereover.) In the present embodiment, conductive coating is preferably comprised of a low atomic number material. For purposes of the present application, a low atomic number material refers to a material comprised of elements having atomic numbers of less than 18. Additionally, a low atomic number material will reduce the electron scattering compared to a high atomic number material. More specifically, in one embodiment, conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 116 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116. In so doing, the present invention allows for improved control over the final depth of conductive coating 116. Although such deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over contaminant prevention structure 106. For example, the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • As mentioned above, the top surface of matrix structure 102 is physically closer to the field emitter than is faceplate 100. By applying conductive coating 116 over the top surface of matrix structure 102, the present embodiment provides a constant potential surface. By providing a constant potential surface, the present embodiment reduces the possibility of potential arcing. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5A) is maintained. In addition, the conductive encapsulating layer can be made more electrically or thermally conductive than the aluminum layer over the phosphor by making it thicker or of a more conductive material, thereby enabling the encapsulating material to readily prevent localized voltage spikes by carrying off high electrical currents of potential arcs and to better physically withstand any arcs that may occur. Furthermore, the conductive coating can be a single layer (as in FIG. 2) on the black matrix and need not be a double layer as drawn.
  • With reference now to FIG. 5B, another embodiment of the present invention is shown in which a conductive coating 116 is disposed covering layers 106 and 110 of a multi-layer contaminant prevention structure. (The present embodiment depicts the embodiment of FIG. 3, having conductive coating 116 disposed thereover.) In the present embodiment, conductive coating is preferably comprised of a low atomic number material, or a material comprised predominantly of low atomic number elements. For purposes of the present application, a low atomic number material refers to a material comprised of elements having atomic numbers of less than 18. Although such a definition is recited herein, the present application is also well suited to an embodiment in which the conductive coating is not comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 116 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116. In so doing, the present invention allows for improved control over the final depth of conductive coating 116. Although such deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over layers 106 and 110 of the multi-layer contaminant prevention structure. For example, the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • For the reasons set forth in detail above, the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As a result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5B) is maintained.
  • With reference now to FIG. 5C, another embodiment of the present invention is shown in which a conductive coating 116 is disposed over contaminant prevention structure 112. (The present embodiment depicts the embodiment of FIG. 4, having conductive coating 116 disposed thereover.) In the present embodiment, conductive coating is preferably comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 116 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 116 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 116. In so doing, the present invention allows for improved control over the final depth of conductive coating 116. Although such deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings over contaminant prevention structure 112. For example, the present invention is also well suited to the use of an aluminum coating which is applied by an angled evaporation.
  • For the reasons set forth in detail above, the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 5C) is maintained.
  • The above-described embodiments of the present invention have several substantial benefits associated therewith. For example, the present invention eliminates deleterious browning and outgassing associated with prior art polyimide based black matrix structures. Additionally, by preventing contaminants from being emitted by the matrix structure, the present invention prevents coating of the field emitters by the released contaminants. Additionally, by reducing the number and energy of electrons striking the polyimide, electron desorption of contaminants is reduced. As a result, the present invention extends the life of the field emitters. As yet an additional advantage, the contaminant prevention structure of the present invention also protects the matrix structure from potential damage during subsequent processing steps, and electrical arcs.
  • Referring next to FIG. 6A, a side sectional view of faceplate 100 and matrix structure 102 taken along line A-A of FIG. 1A is shown. As mentioned above, matrix structure 102 is formed of polyimide material in the present embodiment. The present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination. As an example, the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide. Additionally, the present invention is also well suited for use with various other physical components such as, for example, support structures and/or focus structures.
  • Referring still to FIG. 6A, in this embodiment of the present invention, a contaminant prevention structure 602 is disposed covering matrix structure 102 and the sub-pixel regions 114 of faceplate 100. Although contaminant prevention structure 602 extends into sub-pixel or pixel regions 114, the presence of the transparent porous or non-porous material in sub-pixel or pixel regions 114 does not adversely affect the formation or operation of the flat panel display. It will be understood, however, that the present invention is well suited to an embodiment in which the porous material of contaminant prevention structure 602 does not extend into sub pixel regions 114. In this embodiment, contaminant prevention structure 106 is comprised of a layer of porous material. In this embodiment, the porous material comprising contaminant prevention structure 602 prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102. Additionally, the material comprising contaminant prevention structure 602 of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display. It will be understood that such contaminants include species such as, for example, N2, H2, CH4, CO, CO2, O2, and H2O.
  • With reference still to FIG. 6A, as stated above, in the present embodiment, contaminant prevention structure 602 is comprised of a porous material. In one embodiment, the porous material of contaminant prevention structure 602 is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide. It will be understood, however, that the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, diamond, and the like. Moreover, the present invention is well suited to an embodiment in which the material of porous contaminant prevention structure 602 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • Referring again to FIG. 6A, in one embodiment, the porous material is silicon dioxide which is deposited over matrix structure 102 by atmospheric pressure physical vapor deposition (APPVD) to a thickness of approximately 30-1,000 nanometers. It will be understood, however, that the present invention is well suited to the use of various other porous materials which are suited to preventing electron and/or X-ray penetration therethrough by electrons and/or X-rays generated in the flat panel display. The present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like. The present invention is also well suited to varying the thickness of contaminant prevention structure 602 to greater than or less than the thickness range listed above. More specifically, at 6 keV, the vast majority of electrons will not penetrate farther than 600 nanometers into silicon dioxide. At 10 keV, the vast majority of electrons will not penetrate farther than 1,000 nanometers into silicon dioxide. Therefore, in the present embodiment, the depth of the porous material comprising contaminant prevention structure 602 is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • With reference next to FIG. 6B, in the present embodiment, a multi-layer contaminant prevention structure is disposed covering matrix structure 102. In this embodiment, the multi-layer contaminant prevention structure is comprised of a plurality of layers, 602 and 604, of porous material. As in the embodiment of FIG. 6A, the present embodiment prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102. Additionally, the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display.
  • With reference still to FIG. 6B, as stated above, in the present embodiment, multi-layer contaminant prevention structure is comprised of a plurality of layers of porous material. In one embodiment, at least one of the layers of porous material, 602 and 604, of the multi-layer contaminant prevention structure is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide. It will be understood, however, that the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, graphite, aluminum, diamond, and the like. Moreover, the present invention is well suited to an embodiment in which at least one of the layers of porous material 602 and 604 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • Referring again to FIG. 6B, in one embodiment, the porous material of at least one of layers 602 and 604 is silicon dioxide which is deposited over matrix structure 102 by atmospheric pressure physical vapor deposition (APPVD) to a thickness of approximately 30-1,000 nanometers. It will be understood, however, that the present invention is well suited to the use of various other porous materials which are suited to preventing electron and/or X-ray penetration therethrough by electrons and/or X-rays generated in the flat panel display. The present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like. The present invention is also well suited to varying the thickness of contaminant prevention structure to greater than or less than the thickness range listed above. In the present embodiment, the combined depth of the layers of porous material 602 and 604 comprising the contaminant prevention structure is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • With reference now to FIG. 6C, another embodiment of the present invention is shown in which a conductive coating 606 is disposed over a contaminant prevention structure. The present embodiment depicts the embodiment of FIG. 6B having conductive coating 606 disposed thereover. The present invention is, however, well suited to an embodiment in which conductive coating 606 is disposed over, for example, the embodiment of FIG. 6A. In the present embodiment, conductive coating is preferably comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 606 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 606 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 606. In so doing, the present invention allows for improved control over the final depth of conductive coating 606. Although such deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings (e.g. aluminum) over the contaminant prevention structure. Additionally, in the present embodiment, conductive coating 606 is deposited to a depth of 100-500 nanometers.
  • For the reasons set forth in detail above, the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 6C) is maintained.
  • With reference next to FIG. 7A, in the present embodiment, a multi-layer contaminant prevention structure is disposed covering matrix structure 102. In this embodiment, the multi-layer contaminant prevention structure is comprised of a plurality of layers, 702 and 704. In this embodiment, layer 702 is comprised of a porous material, while layer 704 is comprised of a layer of substantially non-porous material. As in the embodiment of FIG. 6A, the present embodiment prevents electrons and X-rays generated within the flat panel display from striking matrix structure 102. This embodiment further confines thermally generated contaminants within matrix structure 102. Additionally, the material comprising the contaminant prevention structure of the present invention does not outgas contaminants when struck by electrons or X-rays generated within the flat panel display.
  • With reference still to FIG. 7A, as stated above, in the present embodiment, the multi-layer contaminant prevention structure is comprised of a plurality of layers of material. In one embodiment, porous material, 702 of the multi-layer contaminant prevention structure is selected from the group consisting of: colloidal silica; silicon oxide; and chemical vapor deposited silicon oxide. It will be understood, however, that the present invention is also well suited to use with various other porous materials such as, for example, silicon, oxides, nitrides, carbides, diamond, and the like. Moreover, the present invention is well suited to an embodiment in which at least one of the layers of material 702 and 704 is a solid with a melting point of greater than approximately 500 degrees Celsius.
  • Referring again to FIG. 7A, in one embodiment, the plurality of layers of material are defined as follows. Layer 702 is comprised of a layer of indium tin oxide which is deposited to a depth of approximately 100-1,000 nanometers. Layer 704 is comprised of a silicon oxide which is deposited over matrix structure 102 to a thickness of approximately 30-1,000 nanometers. It will be understood, however, that the present invention is well suited to the use of various other porous and non-porous materials. The present invention is also well suited to an embodiment in which the layer of porous material is applied, for example, by sputtering, e-beam evaporation, spraying methods, dip-coating methods, and the like. The present invention is also well suited to varying the thickness of the contaminant prevention structure to greater than or less than the thickness range listed above. In the present embodiment, the combined depth of the layers of material 702 and 704 comprising the contaminant prevention structure is adjusted so as to ensure that matrix structure 102 is not bombarded by electrons and/or X-rays generated within the flat panel display.
  • With reference now to FIG. 7B, another embodiment of the present invention is shown in which a conductive coating 706 is disposed over a contaminant prevention structure. The present embodiment depicts the embodiment of FIG. 7A having conductive coating 706 disposed thereover. Specifically, in such an embodiment, layer 702 is comprised of a layer of indium tin oxide which is deposited to a depth of approximately 100-1,000 nanometers. Layer 704 is comprised of a silicon oxide which is deposited over matrix structure 102 to a thickness of approximately 30-1,000 nanometers. Layer 706 of this embodiment is comprised of a layer of aluminum which is deposited to a depth of approximately 30-200 nanometers. In the present embodiment, the conductive coating is preferably comprised of a low atomic number material. More specifically, in one embodiment, conductive coating 606 is comprised, for example, of a CB800A DAG made by Acheson Colloids of Port Huron, Mich. In another embodiment, conductive coating 606 is comprised of a carbon-based conductive material. In still another embodiment, the layer of carbon-based conductive material is applied as a semi-dry spray to reduce shrinkage of conductive coating 606. In so doing, the present invention allows for improved control over the final depth of conductive coating 606. Although such deposition methods are recited above, it will be understood that the present invention is also well suited to using various other deposition methods to deposit various other conductive coatings (e.g. aluminum) over the contaminant prevention structure.
  • Referring still to FIG. 7B, in the present embodiment, the contaminant structure is comprised of two distinct layers of material 702 and 704. In another embodiment, however, the contaminant prevention structure is comprised of a layer of porous material (e.g. layer 704 of silicon oxide) having non-porous material (e.g. the indium tin oxide of layer 702) impregnated therein. That is, the present invention is also well suited to an embodiment in which a layer of substantially porous material has substantially non-porous material impregnated therein. In one such embodiment, the layer of substantially porous material is deposited as is described above in detail. Additionally, the substantially non-porous material is impregnated within the layer of substantially non-porous material by, for example, sputtering, physical vapor deposition, and the like. Furthermore, the present embodiment is also well suited to having a conductive coating disposed thereover as is describe above in great detail.
  • Referring now to FIG. 8, a side sectional view of faceplate 100 and matrix structure 102 taken along line A-A of FIG. 1A is shown. As mentioned above, matrix structure 102 is formed of polyimide material in the present embodiment. The present invention is also well suited to use with various other matrix forming materials which may cause deleterious contamination. As an example, the present invention is also well suited for use with a matrix structure which is comprised of a photosensitive polyimide formulation containing components other than polyimide. Additionally, the present invention is also well suited for use with various other physical components such as, for example, support structures and/or focus structures. In this embodiment, contaminant prevention structure 802 is disposed over matrix structure 102 and into sub-pixel regions 114. Contaminant prevention structure 802 further includes a selectively light absorbing components (e.g. a dye or pigment) typically shown as 804. In one such embodiment, contaminant prevention structure 802 is comprised of silicon oxide doped with dye/pigment material. In so doing, the present embodiment provides a color filter which enhances display contrast by reducing reflected ambient light. Also, the present embodiment is well suited to having the dye/pigment disposed only in those portions of contaminant prevention structure 802 which reside above sub-pixel regions 114. The present embodiment is also well suited to having the dye/pigment disposed in the entire contaminant prevention structure 802.
  • For the reasons set forth in detail above, the present embodiment provides a constant potential surface and decreases the chances that any electrical arcing will occur. As result, the present embodiment helps to ensure that the integrity of the phosphors and the overlying aluminum layer (not yet deposited in the embodiment of FIG. 7B) is maintained.
  • Thus, in one embodiment, the present invention provides a matrix structure which does not deleteriously outgas when subjected to thermal variations. The present invention also provides an embodiment in which a matrix structure meets the above-listed need and which reduces unwanted electron stimulated desorption of contaminants. Finally, in another embodiment, the present invention provides a matrix structure which meets both of the above needs and which also achieves electrical robustness in the faceplate by providing a constant potential surface which reduces the possibility of potential arcing. Also, it will be understood that the conductive matrix structure of the present invention is applicable in numerous types of flat panel displays.
  • Referring now to FIG. 9, a side sectional view of a protected faceplate structure 900 of a field emission display device is shown. In this embodiment, a faceplate 100 has a barrier layer 902 disposed over one side thereof. In this embodiment, matrix structure 102 defines phosphor containing well (also referred to as sub-pixel regions) which are shown as areas 114. During operation, electrons are emitted from field emitter located at a cathode portion, not shown, of the field emission display device. These emitted electrons are then accelerated, using a potential field, towards the phosphor containing wells 114. Upon being impinged by the electrons, the phosphors within phosphor containing wells 114 generate light. As mentioned above, a conventional faceplate is subject to degradation when impinged by the electrons. In the present embodiment, however, (and as will be discussed in further detail below) barrier layer 902 prevents degradation of faceplate 100 by electron bombardment.
  • With reference still to FIG. 9, in the present embodiment barrier layer 902 is comprised of a substantially transparent, electron-damage resistant material. In the present embodiment, barrier layer 902 is deposited over faceplate 100 as one of the initial process steps performed in the formation of the field emission display device. That is, barrier layer 902 of the present embodiment is disposed above faceplate 100 prior to the formation of matrix 102, and prior to the formation of phosphor containing wells 114. Although such an order of formation is specifically recited in the present embodiment, the present invention is also well suited to varying the order in which the barrier layer and the various other features of the field emission display are fabricated.
  • Referring still to FIG. 9, in one embodiment, barrier layer 902 has a thickness sufficient to prevent substantial penetration of electrons through barrier layer 902 such that the electrons do not impinge faceplate 100. Specifically, in one embodiment, barrier layer 902 is comprised of silicon dioxide having a thickness of approximately 100 nanometers. Although such a specific type of material and thickness of material is recited in the present embodiment, the present invention is well suited to the use of various other materials and/or to various (e.g. greater or lesser) thicknesses of material. Moreover, in the present embodiment, the combination of material or materials and the thickness thereof provides a barrier layer which does not significantly reduce the transmission of light through the faceplate, and which protects the faceplate from electron bombardment induced degradation.
  • With reference yet again to FIG. 9, in one embodiment, in addition to preventing substantial impingement of electrons against faceplate 100, barrier layer 902 prevents the migration of contaminants from faceplate 100 into the field emission display device. As a result, faceplate 100 is no longer a potentially substantial source of contaminants which can damage sensitive features of the field emission display device. Hence, barrier layer 902 enables use of a desirable and inexpensive high-sodium glass substrate as faceplate 100. Unlike conventional field emission displays in which the sodium of the high-sodium glass is often migrated (due to electron bombardment) into the active region of the field emission display device, the present embodiment prevents the migration of sodium from faceplate 100 into the field emission display device. In yet another embodiment, in addition to preventing substantial impingement of electrons against faceplate 100, and in addition to preventing the migration of contaminants from faceplate 100 into the field emission display device, barrier layer 902 is also electrically conductive. In so doing, barrier layer 902 can be used to bleed excess charge from faceplate 100.
  • Referring now to FIG. 10, a side sectional view of a protected cathode substrate structure 1000 of a field emission display device is shown. In this embodiment, a cathode substrate 1001 has a barrier layer 1002 disposed over one side thereof. In this embodiment, field emitters, typically shown as 1004, are shown disposed above cathode substrate 1001 and between focus structure 160. During operation, electrons are emitted from field emitters 1004. These emitted electrons are then accelerated, using a potential field, towards phosphor containing wells, not shown. Upon being impinged by the electrons, the phosphors within phosphor containing wells generate light. As mentioned above, a conventional cathode substrate is subject to degradation when impinged by the electrons which, through, for example, scattering, impact the cathode substrate. In the present embodiment, however, (and as will be discussed in further detail below) barrier layer 1002 prevents degradation of cathode substrate 1001 by electron bombardment.
  • With reference still to FIG. 10, in the present embodiment barrier layer 1002 is comprised of a substantially transparent, electron-damage resistant material. In the present embodiment, barrier layer 1002 is deposited over cathode substrate 1001 as one of the initial process steps performed in the formation of the field emission display device. That is, barrier layer 1002 of the present embodiment is disposed above cathode substrate 1001 prior to the formation of matrix field emitters 1004, and prior to the formation of focus structure 160. Although such an order of formation is specifically recited in the present embodiment, the present invention is also well suited to varying the order in which the barrier layer and the various other features of the field emission display are fabricated.
  • Referring still to FIG. 10, in one embodiment, barrier layer 1002 has a thickness sufficient to prevent substantial penetration of electrons through barrier layer 1002 such that the electrons do not impinge cathode substrate 1001. Specifically, in one embodiment, barrier layer 1002 is comprised of silicon dioxide having a thickness of approximately 100 nanometers. Although such a specific type of material and thickness of material is recited in the present embodiment, the present invention is well suited to the use of various other materials and/or to various (e.g. greater or lesser) thicknesses of material.
  • With reference yet again to FIG. 10, in one embodiment, in addition to preventing substantial impingement of electrons against cathode substrate 1001, barrier layer 1002 prevents the migration of contaminants from cathode substrate 1001 into the field emission display device. As a result, cathode substrate 1001 is no longer a potentially substantial source of contaminants which can damage sensitive features of the field emission display device. Hence, barrier layer 1002 enables use of a desirable and inexpensive high-sodium glass substrate as cathode substrate 1001. Unlike conventional field emission displays in which the sodium of the high-sodium glass is often migrated (due to electron bombardment) into the active region of the field emission display device, the present embodiment prevents the migration of sodium from cathode substrate 1001 into the field emission display device. In yet another embodiment, in addition to preventing substantial impingement of electrons against cathode substrate 1001, and in addition to preventing the migration of contaminants from cathode substrate 1001 into the field emission display device, barrier layer 1002 is also electrically conductive. In so doing, barrier layer 1002 can be used to bleed excess charge from cathode substrate 1001.
  • With reference now to FIG. 11, a flow chart 1100 of steps performed in accordance with one embodiment of the present invention is shown. In the present, and as described above in conjunction with FIGS. 9 and 10, the present embodiment recites a method for protecting a substrate structure of a field emission display device. Specifically, in one embodiment, the present invention comprises at step 1102, providing a substrate structure of a field emission display device. Such a substrate structure includes, for example, faceplate 100 of FIG. 9 or cathode substrate 1001 of FIG. 10. Furthermore, the present invention enables the use of a high-sodium glass substrate structure for the field emission display device in one embodiment.
  • Next, at step 1104, the present embodiment recites disposing a barrier layer over the substrate structure, wherein the barrier layer is adapted to prevent degradation of the substrate structure due to bombardment by electrons. As mentioned above, in one embodiment, barrier layer 1002 is comprised of a substantially transparent, electron-damage resistant material (e.g. silicon dioxide, Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof) having a thickness (e.g. 100 nanometers) sufficient to prevent substantial penetration of electrons therethrough. Also, in one embodiment, the barrier layer prevents the migration of contaminants from the substrate into the active region. In still another embodiment, the barrier layer is conductive such that it can be used to bleed excess charge from the substrate structure.
  • The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order best to explain the principles of the invention and its practical application, to thereby enable others skilled in the art best to utilize the invention and various embodiments with various modifications suited to the particular use contemplated. It is intended that the scope of the invention be defined by the Claims appended hereto and their equivalents.

Claims (42)

1. A protected faceplate structure of a field emission display device, said protected faceplate structure comprising:
a) a faceplate of a field emission display device, said faceplate comprising phosphor containing wells disposed above one side thereof;
b) an opaque matrix for separating subpixel regions of said faceplate; and
c) a barrier layer disposed over said opaque matrix and said subpixel regions of said faceplate, wherein said barrier layer prevents penetration by electrons directed towards said faceplate.
2. The protected faceplate structure of a field emission display device of claim 1, wherein said faceplate is comprised of a high-sodium glass substrate.
3. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer is comprised of a substantially transparent, electron-damage resistant material.
4. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer has a thickness sufficient to prevent substantial penetration of said electrons through said barrier layer such that said electrons do not impinge said faceplate.
5. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer is selected from the group consisting of silicon dioxide, Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof.
6. The protected faceplate structure of a field emission display device of claim 5, wherein said barrier layer has a thickness of approximately 100 nanometers.
7. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer prevents the migration of contaminants from said faceplate into said field emission display device.
8. The protected faceplate structure of a field emission display device of claim 2, wherein said barrier layer prevents the migration of sodium from said faceplate into said field emission display device.
9. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer is electrically conductive.
10. A protected cathode substrate structure of a field emission display device, said protected cathode substrate structure comprising:
a) a cathode substrate of a field emission display device, said cathode substrate comprising an electron emitting structure disposed above one side thereof, wherein said cathode substrate comprises high-sodium glass; and
b) a substantially continuous barrier layer of substantially uniform thickness disposed over said one side of said cathode substrate, wherein said barrier layer prevents electron bombardment by electrons originating from said electron emitting structure.
11. (canceled)
12. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer is comprised of a substantially transparent, electron-damage resistant material.
13. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer has a thickness sufficient to prevent substantial penetration of said electrons through said barrier layer such that said electrons do not impinge said cathode substrate.
14. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer is comprised of silicon dioxide, Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof.
15. The protected cathode substrate structure of a field emission display device of claim 14, wherein said barrier layer has a thickness of approximately 100 nanometers.
16. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer prevents the migration of contaminants from said cathode substrate into said field emission display device.
17. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer prevents the migration of sodium from said cathode substrate into said field emission display device.
18. The protected cathode substrate structure of a field emission display device of claim 10, wherein said barrier layer is electrically conductive.
19. A method for protecting a substrate structure of a field emission display device, said method comprising the steps of:
a) providing a faceplate structure of a field emission display device, said faceplate structure comprising an opaque matrix for separating subpixel regions of said faceplate structure; and
b) disposing a barrier layer over said opaque matrix and over said subpixel regions of said faceplate structure, wherein said barrier layer prevents penetration by electrons.
20. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein said substrate structure comprises a faceplate of said field emission display device.
21. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein said substrate structure comprises a cathode substrate of said field emission display device.
22. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step a) comprises providing a high-sodium glass substrate structure for said field emission display device.
23. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing said barrier layer over said substrate structure wherein said barrier layer is comprised of a substantially transparent, electron-damage resistant material.
24. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing said barrier layer over said substrate structure such that said barrier layer has a thickness sufficient to prevent substantial penetration of said electrons therethrough.
25. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing a barrier layer over said substrate structure wherein said barrier layer is selected from the group consisting of silicon dioxide, Al2O3, CrOX, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2 and MgO and combinations thereof.
26. The method for protecting a substrate structure of a field emission display device as recited in claim 25 wherein step b) comprises disposing said barrier layer to a thickness of approximately 100 nanometers over said substrate structure.
27. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing said barrier layer over said substrate structure wherein said barrier layer prevents migration of contaminants from said substrate structure into said field emission display device.
28. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing said barrier layer over said substrate structure such that said barrier layer prevents migration of sodium from said substrate structure into said field emission display device.
29. The method for protecting a substrate structure of a field emission display device as recited in claim 19 wherein step b) comprises disposing an electrically conductive barrier layer over said substrate structure.
30. The protected faceplate structure of a field emission display device of claim 1, wherein said barrier layer includes a selectively light absorbing component.
31. The protected faceplate structure of a field emission display device of claim 30, wherein said selectively light absorbing component is selected from the group consisting of dyes and pigments.
32. The protected faceplate structure of a field emission display device of claim 30, wherein each subpixel of said faceplate includes a different selectively light absorbing component.
33. The method for protecting a substrate structure of a field emission display device as recited in claim 19, wherein said barrier layer includes a selectively light absorbing component.
34. The method for protecting a substrate structure of a field emission display device as recited in claim 33, wherein said selectively light absorbing component is selected from the group consisting of dyes and pigments.
35. The method for protecting a substrate structure of a field emission display device as recited in claim 33, wherein each subpixel of said faceplate includes a different selectively light absorbing component.
36. A protected cathode substrate structure of a field emission display device, said protected cathode substrate comprising:
a) a cathode substrate of a field emission display device, said cathode substrate comprising an electron emitting structure disposed above one side thereof; and
b) a substantially continuous barrier layer of substantially uniform thickness disposed over said one side of said cathode substrate, wherein said barrier layer prevents electron bombardment by electrons originating from said electron emitting structure, and wherein said barrier layer is selected from the group consisting of Al2O3, CrOx, ZnO, Si3N4, SiO2, TaO5, Tin Oxide, ITO, ZrO2, Y2O3, TiO2, and MgO and combinations thereof.
37. The protected cathode substrate structure of a field emission display device of claim 36, wherein said cathode is comprised of a high-sodium glass.
38. The protected cathode substrate structure of a field emission display device of claim 36, wherein said barrier layer is comprised of a substantially transparent, electron-damage resistant material.
39. The protected cathode substrate structure of a field emission display device of claim 36, wherein said barrier layer has a thickness sufficient to prevent substantial penetration of said electrons through said barrier layer such that said electrons do not impinge said cathode structure.
40. The protected cathode substrate structure of a field emission display device of claim 36, wherein said barrier layer has a thickness of approximately 100 nanometers.
41. The protected cathode substrate structure of a field emission display device of claim 36, wherein said barrier layer prevents the migration of contaminants from said cathode substrate into said field emission display device.
42. The protected cathode substrate structure of a field emission display device of claim 41, wherein said barrier layer prevents the migration of sodium from said cathode substrate into said field emission display device.
US11/326,266 1998-05-29 2005-12-30 Protected substrate structure for a field emission dispaly device Abandoned US20060108912A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/326,266 US20060108912A1 (en) 1998-05-29 2005-12-30 Protected substrate structure for a field emission dispaly device

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/087,785 US6215241B1 (en) 1998-05-29 1998-05-29 Flat panel display with encapsulated matrix structure
US09/627,355 US7002287B1 (en) 1998-05-29 2000-07-28 Protected substrate structure for a field emission display device
US11/326,266 US20060108912A1 (en) 1998-05-29 2005-12-30 Protected substrate structure for a field emission dispaly device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/627,355 Division US7002287B1 (en) 1998-05-29 2000-07-28 Protected substrate structure for a field emission display device

Publications (1)

Publication Number Publication Date
US20060108912A1 true US20060108912A1 (en) 2006-05-25

Family

ID=32314247

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/627,355 Expired - Fee Related US7002287B1 (en) 1998-05-29 2000-07-28 Protected substrate structure for a field emission display device
US09/895,699 Expired - Fee Related US6741027B1 (en) 1998-05-29 2001-06-29 Protected substrate structure for a field emission display device
US11/326,266 Abandoned US20060108912A1 (en) 1998-05-29 2005-12-30 Protected substrate structure for a field emission dispaly device

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/627,355 Expired - Fee Related US7002287B1 (en) 1998-05-29 2000-07-28 Protected substrate structure for a field emission display device
US09/895,699 Expired - Fee Related US6741027B1 (en) 1998-05-29 2001-06-29 Protected substrate structure for a field emission display device

Country Status (1)

Country Link
US (3) US7002287B1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100922744B1 (en) * 2003-11-25 2009-10-22 삼성에스디아이 주식회사 Spacer support structure and spacer support method of flat panel display

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4857161A (en) * 1986-01-24 1989-08-15 Commissariat A L'energie Atomique Process for the production of a display means by cathodoluminescence excited by field emission
US5336121A (en) * 1991-06-27 1994-08-09 Thomson Tubes Electroniques Electrically insulating elements for plasma panels and method for producing such elements
US5525861A (en) * 1993-04-30 1996-06-11 Canon Kabushiki Kaisha Display apparatus having first and second internal spaces
US5536993A (en) * 1994-11-18 1996-07-16 Texas Instruments Incorporated Clustered field emission microtips adjacent stripe conductors
US5543685A (en) * 1993-07-12 1996-08-06 Futaba Denshi Kogyo K.K. Flourescent display device having a protective film interposed between color filters and anode electrodes
US5628662A (en) * 1995-08-30 1997-05-13 Texas Instruments Incorporated Method of fabricating a color field emission flat panel display tetrode
US5646479A (en) * 1995-10-20 1997-07-08 General Motors Corporation Emissive display including field emitters on a transparent substrate
US5663611A (en) * 1995-02-08 1997-09-02 Smiths Industries Public Limited Company Plasma display Panel with field emitters
US5689151A (en) * 1995-08-11 1997-11-18 Texas Instruments Incorporated Anode plate for flat panel display having integrated getter
US5770918A (en) * 1995-01-06 1998-06-23 Canon Kabushiki Kaisha Electroconductive frit and image-forming apparatus using the same
US5772485A (en) * 1996-03-29 1998-06-30 Texas Instruments Incorporated Method of making a hydrogen-rich, low dielectric constant gate insulator for field emission device
US5777432A (en) * 1997-04-07 1998-07-07 Motorola Inc. High breakdown field emission device with tapered cylindrical spacers
US5847496A (en) * 1994-03-15 1998-12-08 Kabushiki Kaisha Toshiba Field emission device including a resistive layer
US5851669A (en) * 1993-09-08 1998-12-22 Candescent Technologies Corporation Field-emission device that utilizes filamentary electron-emissive elements and typically has self-aligned gate
US6084345A (en) * 1997-05-06 2000-07-04 St. Clair Intellectual Property Consultants, Inc. Field emission display devices
US6091190A (en) * 1997-07-28 2000-07-18 Motorola, Inc. Field emission device
US6208071B1 (en) * 1996-12-26 2001-03-27 Canon Kabushiki Kaisha Electron source substrate with low sodium upper surface

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4923421A (en) 1988-07-06 1990-05-08 Innovative Display Development Partners Method for providing polyimide spacers in a field emission panel display
NL9100122A (en) 1991-01-25 1992-08-17 Philips Nv DISPLAY DEVICE.
DE69229823T2 (en) 1991-06-28 2000-03-09 Dai Nippon Printing Co., Ltd. BLACK MATRIX BOARD AND THEIR PRODUCTION METHOD AND LIQUID CRYSTAL DISPLAY PANEL AND THEIR PRODUCTION METHOD
US5270615A (en) * 1991-11-22 1993-12-14 General Electric Company Multi-layer oxide coating for high intensity metal halide discharge lamps
WO1996002933A1 (en) * 1994-07-18 1996-02-01 Philips Electronics N.V. Thin-panel picture display device
DE69530373T2 (en) 1994-11-21 2004-02-12 Candescent Technologies Corp., San Jose FIELD EMISSION DEVICE WITH INTERNAL STRUCTURE FOR ALIGNING PHOSPHORIC PIXELS ON APPROPRIATE FIELD EMITTERS
DE69623443T2 (en) * 1995-02-06 2003-01-23 Idemitsu Kosan Co VARIOUS COLORED LIGHT EMISSION DEVICE AND METHOD FOR PRODUCING THE SAME
JP3163563B2 (en) 1995-08-25 2001-05-08 富士通株式会社 Surface discharge type plasma display panel and manufacturing method thereof
WO1997022961A1 (en) 1995-12-18 1997-06-26 Philips Electronics N.V. Plasma addressed liquid crystal display with organic-walled plasma channels
US6037712A (en) * 1996-06-10 2000-03-14 Tdk Corporation Organic electroluminescence display device and producing method thereof
JPH10321123A (en) * 1997-05-15 1998-12-04 Pioneer Electron Corp Electron emission device and display apparatus using it
US6215241B1 (en) * 1998-05-29 2001-04-10 Candescent Technologies Corporation Flat panel display with encapsulated matrix structure

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4857161A (en) * 1986-01-24 1989-08-15 Commissariat A L'energie Atomique Process for the production of a display means by cathodoluminescence excited by field emission
US5336121A (en) * 1991-06-27 1994-08-09 Thomson Tubes Electroniques Electrically insulating elements for plasma panels and method for producing such elements
US5525861A (en) * 1993-04-30 1996-06-11 Canon Kabushiki Kaisha Display apparatus having first and second internal spaces
US5543685A (en) * 1993-07-12 1996-08-06 Futaba Denshi Kogyo K.K. Flourescent display device having a protective film interposed between color filters and anode electrodes
US5851669A (en) * 1993-09-08 1998-12-22 Candescent Technologies Corporation Field-emission device that utilizes filamentary electron-emissive elements and typically has self-aligned gate
US5847496A (en) * 1994-03-15 1998-12-08 Kabushiki Kaisha Toshiba Field emission device including a resistive layer
US5536993A (en) * 1994-11-18 1996-07-16 Texas Instruments Incorporated Clustered field emission microtips adjacent stripe conductors
US5770918A (en) * 1995-01-06 1998-06-23 Canon Kabushiki Kaisha Electroconductive frit and image-forming apparatus using the same
US5663611A (en) * 1995-02-08 1997-09-02 Smiths Industries Public Limited Company Plasma display Panel with field emitters
US5689151A (en) * 1995-08-11 1997-11-18 Texas Instruments Incorporated Anode plate for flat panel display having integrated getter
US5628662A (en) * 1995-08-30 1997-05-13 Texas Instruments Incorporated Method of fabricating a color field emission flat panel display tetrode
US5646479A (en) * 1995-10-20 1997-07-08 General Motors Corporation Emissive display including field emitters on a transparent substrate
US5772485A (en) * 1996-03-29 1998-06-30 Texas Instruments Incorporated Method of making a hydrogen-rich, low dielectric constant gate insulator for field emission device
US6208071B1 (en) * 1996-12-26 2001-03-27 Canon Kabushiki Kaisha Electron source substrate with low sodium upper surface
US5777432A (en) * 1997-04-07 1998-07-07 Motorola Inc. High breakdown field emission device with tapered cylindrical spacers
US6084345A (en) * 1997-05-06 2000-07-04 St. Clair Intellectual Property Consultants, Inc. Field emission display devices
US6091190A (en) * 1997-07-28 2000-07-18 Motorola, Inc. Field emission device

Also Published As

Publication number Publication date
US6741027B1 (en) 2004-05-25
US7002287B1 (en) 2006-02-21

Similar Documents

Publication Publication Date Title
US6853129B1 (en) Protected substrate structure for a field emission display device
EP1082744B1 (en) Display with encapsulated matrix structure
US5773927A (en) Field emission display device with focusing electrodes at the anode and method for constructing same
US5866978A (en) Matrix getter for residual gas in vacuum sealed panels
US6987352B2 (en) Method of preventing junction leakage in field emission devices
US6353286B1 (en) Field emission display having a multi-layered barrier structure
US6670753B1 (en) Flat panel display with gettering material having potential of base, gate or focus plate
US5717286A (en) Electron excited luminous element with an anode substrate having a glass exposed subface provided with a hydrophobic property
US7002287B1 (en) Protected substrate structure for a field emission display device
US6169358B1 (en) Method and apparatus for flashover control, including a high voltage spacer for parallel plate electron beam array devices and method of making thereof
KR100845433B1 (en) Protective structure of flat panel display
KR101009985B1 (en) Electronic emission display
KR100640187B1 (en) Contaminant-Free Flat Panel Components and Their Contaminants Removal Method
US7105997B1 (en) Field emitter devices with emitters having implanted layer
US6100636A (en) Black matrix with conductive coating
US20060232190A1 (en) Electron emission device and method for manufacturing the same
WO2001061720A1 (en) Scrubbing and passivating a field emission display surface
US6084346A (en) Reduction of smearing in cold cathode displays
JPH0836976A (en) Display device
JPH04370634A (en) Image display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: CANDESCENT TECHNOLOGIES CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MACKEY, BOB L.;HAVEN, DUANE A.;LEARN, ARTHUR J.;AND OTHERS;REEL/FRAME:017447/0158;SIGNING DATES FROM 20001103 TO 20010524

AS Assignment

Owner name: CANDESCENT INTELLECTUAL PROPERTY SERVICES, INC., C

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CANDSCENT TECHNOLOGIES CORPORATION;REEL/FRAME:017445/0537

Effective date: 20001205

Owner name: CANDESCENT TECHNOLOGIES CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CANDSCENT TECHNOLOGIES CORPORATION;REEL/FRAME:017445/0537

Effective date: 20001205

AS Assignment

Owner name: CANON KABUSHIKI KAISHA, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CANDESCENT INTELLECTUAL PROPERTY SERVICES, INC.;REEL/FRAME:019028/0705

Effective date: 20060801

AS Assignment

Owner name: CANON KABUSHIKI KAISHA, JAPAN

Free format text: NUNC PRO TUNC ASSIGNMENT;ASSIGNOR:CANDESCENT TECHNOLOGIES CORPORATION;REEL/FRAME:019466/0517

Effective date: 20061207

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION