US20060102941A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20060102941A1 US20060102941A1 US10/986,060 US98606004A US2006102941A1 US 20060102941 A1 US20060102941 A1 US 20060102941A1 US 98606004 A US98606004 A US 98606004A US 2006102941 A1 US2006102941 A1 US 2006102941A1
- Authority
- US
- United States
- Prior art keywords
- film
- iridium
- semiconductor device
- conductive film
- conductive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 27
- 229910052741 iridium Inorganic materials 0.000 claims abstract description 44
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 claims abstract description 44
- 239000003990 capacitor Substances 0.000 claims abstract description 37
- 238000009792 diffusion process Methods 0.000 claims abstract description 29
- 229910044991 metal oxide Inorganic materials 0.000 claims abstract description 16
- 150000004706 metal oxides Chemical class 0.000 claims abstract description 16
- 230000002265 prevention Effects 0.000 claims abstract description 15
- 239000000758 substrate Substances 0.000 claims abstract description 11
- 229910052751 metal Inorganic materials 0.000 claims abstract description 9
- 239000002184 metal Substances 0.000 claims abstract description 9
- 229910000510 noble metal Inorganic materials 0.000 claims abstract description 4
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 53
- 229910052719 titanium Inorganic materials 0.000 claims description 30
- HTXDPTMKBJXEOW-UHFFFAOYSA-N dioxoiridium Chemical compound O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 claims description 25
- 229910052697 platinum Inorganic materials 0.000 claims description 25
- 229910000457 iridium oxide Inorganic materials 0.000 claims description 22
- 229910052721 tungsten Inorganic materials 0.000 claims description 15
- 229910052707 ruthenium Inorganic materials 0.000 claims description 6
- 229910002353 SrRuO3 Inorganic materials 0.000 claims description 5
- 150000001875 compounds Chemical class 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 4
- 229910052745 lead Inorganic materials 0.000 claims description 4
- 229910052748 manganese Inorganic materials 0.000 claims description 4
- 229910052750 molybdenum Inorganic materials 0.000 claims description 4
- 229910052758 niobium Inorganic materials 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 4
- 229910052720 vanadium Inorganic materials 0.000 claims description 4
- 229910052726 zirconium Inorganic materials 0.000 claims description 4
- 241001198704 Aurivillius Species 0.000 claims description 3
- 229910003031 (La,Sr)CoO3 Inorganic materials 0.000 claims description 2
- 229910002340 LaNiO3 Inorganic materials 0.000 claims description 2
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 claims description 2
- 229910052759 nickel Inorganic materials 0.000 claims description 2
- 238000000034 method Methods 0.000 description 45
- 239000010936 titanium Substances 0.000 description 33
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 26
- 238000004544 sputter deposition Methods 0.000 description 18
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 15
- 239000001301 oxygen Substances 0.000 description 15
- 229910052760 oxygen Inorganic materials 0.000 description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 13
- 229910052814 silicon oxide Inorganic materials 0.000 description 13
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 11
- 239000010937 tungsten Substances 0.000 description 11
- 238000005229 chemical vapour deposition Methods 0.000 description 10
- 230000000052 comparative effect Effects 0.000 description 9
- 238000004151 rapid thermal annealing Methods 0.000 description 8
- 230000002349 favourable effect Effects 0.000 description 7
- 230000015654 memory Effects 0.000 description 6
- 238000007669 thermal treatment Methods 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- 230000004888 barrier function Effects 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 229910020289 Pb(ZrxTi1-x)O3 Inorganic materials 0.000 description 4
- 229910020273 Pb(ZrxTi1−x)O3 Inorganic materials 0.000 description 4
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 4
- 238000006243 chemical reaction Methods 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005187 foaming Methods 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical group 0.000 description 1
- YADSGOSSYOOKMP-UHFFFAOYSA-N lead dioxide Inorganic materials O=[Pb]=O YADSGOSSYOOKMP-UHFFFAOYSA-N 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 238000003980 solgel method Methods 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/682—Capacitors having no potential barriers having dielectrics comprising perovskite structures
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/692—Electrodes
- H10D1/694—Electrodes comprising noble metals or noble metal oxides
Definitions
- the present invention relates to a semiconductor device having a capacitor.
- FeRAMs Feroelectric Random Access Memories
- a typical ferroelectric film used for a ferro-electric memory is a Pb(Zr x Ti 1-x )O 3 film (PZT film) or an SrBi 2 Ta 2 O 9 film (SBT film).
- the PZT is a perovskite compound
- the SBT is a Bi aurivillius phase compound having a quasi-perovskite structure.
- electrodes are composed of conductive perovskite type metal oxide films such as SrRuO 3 films (SRO films) or the like in order to, for example, improve their fatigue characteristic.
- SRO films SrRuO 3 films
- Jpn. Pat. Appln. KOKAI Publication No. 2000-208725 and Jpn. Pat. Appln. KOKAI Publication No. 2000-260954 describe ferroelectric capacitors having electrodes each made of a stacked film composed of an SRO film and a Pt film.
- a COP Capacitor On Plug
- a bottom electrode of the capacitor is partly composed of an Ir film or Ir oxide film, which has an excellent oxygen barrier characteristic.
- Ir disadvantageously diffuses through the conductive perovskite type metal oxide film or a capacitor dielectric film, which degrades the characteristics or reliability of the capacitor.
- Ir may react with Pb in the PZT film to form a conductive oxide, which increases a leak current of the capacitor or Ir may react with Sr in the SRO film to degrade the crystallinity of the SRO film, which degrades the characteristics or reliability of a dielectric film on the SRO film.
- a semiconductor device comprising a semiconductor substrate; a capacitor provided above the semiconductor substrate and including a bottom electrode, a top electrode, and a dielectric film provided between the bottom electrode and the top electrode, the bottom electrode comprising a first conductive film containing iridium, a second conductive film provided between the dielectric film and the first conductive film and formed of a noble metal film, a third conductive film provided between the dielectric film and the second conductive film and formed of a metal oxide film having a perovskite structure, and a diffusion prevention film provided between the first conductive film and the second conductive film and including at least one of a metal film and a metal oxide film, the diffusion prevention film preventing diffusion of iridium contained in the first conductive film.
- FIGS. 1 to 3 are sectional views schematically showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention
- FIG. 4 is a graph showing a hysteresis characteristic of a capacitor according to the first embodiment of the present invention.
- FIG. 5 is a graph showing a hysteresis characteristic of a capacitor according to a comparative example of the first embodiment of the present invention.
- FIG. 6 is a graph showing the diffusion of iridium according to the first embodiment of the present invention.
- FIG. 7 is a graph showing the diffusion of iridium according to a comparative example of the first embodiment of the present invention.
- FIG. 8 is a sectional view schematically showing a part of a method of manufacturing a semiconductor device according to a second embodiment of the present invention.
- FIGS. 1 to 3 are sectional views schematically showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention.
- an isolation region 101 of an STI (Shallow Trench Isolation) structure is formed on a p-type silicon substrate (semiconductor substrate) 100 .
- an MIS transistor is formed as described below.
- a silicon oxide film of thickness about 6 nm is formed by thermal oxidization.
- arsenic-doped n + type poly-silicon film 103 is formed on the gate insulating film 102 .
- a WSi x film 104 and a silicon nitride film 105 are formed on the polysilicon film 103 .
- the polysilicon film 103 , the WSi x film 104 , and the silicon nitride film 105 are processed by a normal photo lithography process and a normal RIE process to form a gate electrode.
- a silicon nitride film 106 is deposited all over the surface of the resulting structure. Moreover, RIE is carried out to form side wall spacers formed of the silicon nitride film 106 , on side walls of the gate electrode.
- source/drain regions 107 are formed by ion implantation and thermal treatment.
- a CVD (Chemical Vapor Deposition) process is used to deposit a silicon oxide film 108 all over the surface of the resulting structure. Further, a CMP process is used to execute a flattening process. Subsequently, a contact hole is formed through the silicon oxide film 108 so as to reach one of the source/drain regions 107 . Then, a sputtering process or the CVD process is used to deposit a titanium film. Subsequently, the titanium film is nitrided by thermal treatment in a foaming gas to form a TiN film 110 . Moreover, the CVD process is used to deposit a tungsten film 111 .
- the CMP process is used to remove the TiN film 110 and tungsten film 111 from outside the contact hole, while leaving the TiN film 110 and the tungsten film 111 in the contact hole. This forms a plug connected to one of the source/drain regions 107 .
- the CVD process is used to deposit a silicon nitride film 112 all over the surface of the resulting structure. Furthermore, a control hole is formed so as to reach the other source/drain region 107 .
- a method similar to that described above is used to form a TiN film 114 and a tungsten film 115 in the contact hole. This forms a plug connected to the other source/drain region 107 .
- a titanium (Ti) film 116 of thickness about 10 nm is deposited by the sputtering process.
- a first conductive film 117 an iridium (Ir) film 117 a of about 100 nm thickness and an iridium oxide (IrO 2 ) film 117 b of about 50 nm thickness are sequentially deposited by the sputtering process.
- the iridium film 117 a and the iridium oxide film 117 b have an excellent oxygen barrier characteristic and can thus prevent the oxidization of the plug 115 during the subsequent thermal treatment step.
- a titanium (Ti) film 118 a of thickness about 2.5 nm is deposited by the sputtering process.
- the titanium film 118 a prevents the upward diffusion of the iridium contained in the iridium film 117 a and iridium oxide film 117 b .
- a platinum (Pt) film 119 of thickness about 50 nm is deposited by the sputtering process.
- an SrRuO 3 film (SRO film) 120 of thickness about 10 nm is deposited by the sputtering process.
- the SRO film 120 is crystallized by RTA (Rapid Thermal Annealing) in an oxygen atmosphere.
- RTA Rapid Thermal Annealing
- the SRO film 120 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C.
- a dielectric film (ferroelectric film) of the capacitor As a dielectric film (ferroelectric film) of the capacitor, a Pb(Zr x Ti 1-x )O 3 film (PZT film) 121 having a thickness of about 130 nm is formed by the sputtering process. Moreover, the PZT film 121 is crystallized by RTA in an oxygen atmosphere.
- an SRO film 122 having a thickness of about 10 nm is deposited by the sputtering process.
- the SRO film 122 is crystallized by RTA in an oxygen atmosphere.
- the SRO film 122 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C.
- a platinum film 123 of thickness about 50 nm is deposited by the sputtering process.
- the CVD process is used to deposit a silicon oxide film (not shown) all over the surface of the resulting structure.
- the photo lithography process and the RIE process are used to pattern the silicon oxide film.
- the patterned silicon oxide film is used as a mask to etch the platinum film 123 , the SRO film 122 , and the PZT film 121 by the RIE process.
- the photo lithography process and the RIE process are used to pattern the SRO film 120 , the platinum film 119 , the titanium film 118 a , the iridium oxide film 117 b , the iridium film 117 a , and the titanium film 116 .
- a ferroelectric capacitor which comprises a bottom electrode having the titanium film 116 , the iridium 117 a , the iridium oxide film 117 b , the titanium film 118 a , the platinum film 119 , and the SRO film 120 , a dielectric film formed of the PZT film 121 , and a top electrode having the SRO film 122 and the platinum film 123 .
- the CVD process is used to deposit a silicon oxide film 124 all over the surface of the ferroelectric capacitor.
- the capacitor is thermally treated at a temperature of about 650° C. in an oxygen atmosphere.
- the tungsten plug 115 is prevented from being oxidized because the surface of the tungsten plug 115 is covered with the iridium film 117 a and iridium oxide film 117 b , which have an excellent oxygen barrier characteristic.
- the titanium film 118 a is formed on the iridium oxide film 117 b , it blocks the diffusion of the iridium contained in the iridium film 117 a and iridium oxide film 117 b . It is thus possible to prevent the iridium from diffusing to the SRO film 120 and the PZT film 121 through the platinum film 119 .
- a ferroelectric memory having a COP (Capacitor On Plug) structure is completed by subsequently forming a contact connected to the tungsten film 111 , drive lines and bit lines, metal interconnects, and the like.
- COP Capacitor On Plug
- FIG. 4 is a graph showing the hysteresis characteristic of a capacitor formed using a process similar to the above described process.
- the axis of abscissa indicates a voltage applied to the capacitor, while the axis of ordinate indicates the polarization of the capacitor.
- FIG. 5 is a graph showing the hysteresis characteristic of a capacitor according to a comparative example.
- the capacitor according to the comparative example is not provided with any diffusion prevention film (corresponding to the titanium film 118 a , shown in FIG. 3 ).
- FIG. 4 present embodiment
- FIG. 5 comparative example
- FIG. 6 is a graph showing the results of SIMS analysis of the sample according to the present embodiment.
- FIG. 7 is a graph showing the results of SIMS analysis of the sample according to a comparative example of the present embodiment.
- the axis of abscissa indicates depth, while the axis of ordinate indicates a secondary ion count.
- the following films were sequentially formed on a silicon oxide film on a silicon substrate: a titanium film of thickness about 10 nm, an iridium film of thickness about 100 nm, an iridium oxide film of thickness about 50 nm, a titanium film of thickness about 2.5 nm, and a platinum film of thickness about 100 nm.
- the resulting structure was then thermally treated at a temperature of about 650° C. in an oxygen atmosphere for 60 minutes.
- the following films were sequentially formed on a silicon oxide film on a silicon substrate: a titanium film of thickness about 10 nm, an iridium film of thickness about 100 nm, an iridium oxide film of thickness about 50 nm, and a platinum film of thickness about 100 nm.
- the resulting structure was then thermally treated at a temperature of about 650° C. in an oxygen atmosphere for 60 minutes.
- FIG. 6 present embodiment
- FIG. 7 comparative example
- the titanium film 118 a (diffusion prevention film), which acts as an effective barrier for the diffusion of the iridium, is provided between the platinum film 119 (second conductive film) and the stacked film (first conductive film) made of the iridium film 117 a and the iridium oxide film 117 b .
- the iridium oxide film does not exhibit the (111) orientation. Accordingly, if the platinum film is formed directly on the iridium oxide film, it also does not exhibit a favorable (111) orientation. It is thus not easy to obtain an SRO film or PZT film having a favorable (111) orientation.
- the titanium film is formed between the iridium oxide film and the platinum film. This allows the platinum film to be easily (111) oriented, thus making it possible to obtain an SRO and PZT films having a favorable (111) orientation. It is therefore possible to obtain a favorable SRO and PZT films and thus a reliable capacitor with excellent characteristics.
- FIG. 8 is a sectional view schematically showing a method of manufacturing a semiconductor device according to a second embodiment of the present invention. The steps executed before the steps of forming a capacitor are similar to those shown in FIGS. 1 and 2 for the first embodiment.
- the titanium film 116 of thickness about 10 nm is deposited by the sputtering process as shown in FIG. 8 .
- the first conductive film 117 the iridium (Ir) film 117 a of about 100 nm thickness, and the iridium oxide (IrO 2 ) film 117 b of about 50 nm thickness are sequentially deposited by the sputtering process.
- the titanium (Ti) film 118 a of thickness about 2.5 nm and the SrRuO 3 film (SRO film) 118 b of thickness about 10 nm are sequentially deposited by the sputtering process.
- the titanium film 118 a and the SRO film 118 b prevent the upward diffusion of the iridium contained in the iridium film 117 a and iridium oxide film 117 b . Then, the SRO film 118 b is crystallized by RTA in an oxygen atmosphere. Subsequently, as a second conductive film, the platinum (Pt) film 119 of thickness about 50 nm is deposited by the sputtering process. Moreover, as a third conductive film, an SRO film 120 of thickness about 10 nm is deposited by the sputtering process. Subsequently, the SRO film 120 is crystallized by RTA in an oxygen atmosphere. The SRO film 120 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C.
- a dielectric film (ferroelectric film) of the capacitor As a dielectric film (ferroelectric film) of the capacitor, a Pb(Zr x Ti 1-x )O 3 film (PZT film) 121 having a thickness of about 130 nm is formed by the sputtering process. Moreover, the PZT film 121 is crystallized by RTA in an oxygen atmosphere.
- an SRO film 122 having a thickness of about 10 nm is deposited by the sputtering process.
- the SRO film 122 is crystallized by RTA in an oxygen atmosphere.
- the SRO film 122 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C.
- a platinum film 123 of thickness about 50 nm is deposited by the sputtering process.
- the CVD process is used to deposit a silicon oxide film (not shown) all over the surface of the resulting structure.
- the photo lithography process and the RIE process are used to pattern the silicon oxide film.
- the patterned silicon oxide film is used as a mask to etch the platinum film 123 , the SRO film 122 , and the PZT film 121 by the RIE process.
- the photo lithography process and the RIE process are used to pattern the SRO film 120 , the platinum film 119 , the SRO film 118 b , the titanium film 118 a , the iridium oxide film 117 b , the iridium film 117 a , and the titanium film 116 .
- a ferroelectric capacitor which comprises a bottom electrode having the titanium film 116 , the iridium film 117 a , the iridium oxide film 117 b , the titanium film 118 a , the SRO film 118 b , the platinum film 119 , and the SRO film 120 , the dielectric film formed of the PZT film 121 , and a top electrode having the SRO film 122 and the platinum film 123 .
- the CVD process is used to deposit a silicon oxide film 124 all over the surface of the ferroelectric capacitor.
- the capacitor is thermally treated at a temperature of about 650° C. in an oxygen atmosphere.
- the tungsten plug 115 is prevented from being oxidized because the surface of the tungsten plug 115 is covered with the iridium film 117 a and iridium oxide film 117 b , which have an excellent oxygen barrier characteristic.
- the titanium film 118 a and the SRO film 118 b suppress the diffusion of the iridium contained in the iridium film 117 a and iridium oxide film 117 b . It is thus possible to prevent the iridium from diffusing to the SRO film 120 and the PZT film 121 through the platinum film 119 .
- the effect of the SRO film 118 b in suppressing the diffusion of iridium is mainly based on the reaction of iridium with the SRO film 118 b .
- the iridium upon reacting with the SRO film 118 b , the iridium is consumed and thus prevented from diffusing upward.
- the reaction with the iridium may degrade the crystallinity of the SRO film 118 b .
- the SRO film 118 b does not contact with the PZT film 121 . Consequently, the degraded crystallinity of the SRO film 118 b does not substantially affect the PZT film 121 or the like.
- a ferroelectric memory having the COP structure is completed by subsequently forming a contact connected to the tungsten film 111 , drive lines and bit lines, metal interconnects, and the like.
- the stacked film (diffusion prevention film) of the titanium film 118 a and SRO film 118 b is provided between the platinum film 119 (second conductive film) and the stacked film (first conductive film) made of the iridium film 117 a and the iridium oxide film 117 b .
- the diffusion prevention film that prevents the diffusion of the iridium may be a metal film containing at least one of Ti, V, W, Zr, Co, Mg, Hf, Mo, Mn, Ta, Nb, Pb, and Al.
- it may be a metal oxide film containing at least one of Ti, V, W, Zr, Co, Mg, Hf, Mo, Mn, Ta, Nb, Pb, Al, and Ru.
- it may be a stacked film of the above metal film and metal oxide film.
- the metal oxide film may typically be a TiO 2 film, a ZrO 2 film, a CoO 2 film, PbO 2 film, Al 2 O 3 film, an SRO film, an Sr(Ru,Ti)O 3 film, or the like.
- the stacked film of the metal film and metal oxide film may typically be a Ti/SRO film, a Ti/Sr(Ru,Ti)O 3 film, a Co/SRO film, a Co/Sr(Ru,Ti)O 3 film, or the like.
- the first conductive film may be a single film of iridium (Ir), a single film of iridium oxide (IrO 2 ), or a stacked film of the iridium film and iridium oxide film.
- the second conductive film may be a noble metal film including at least one of a platinum film and a ruthenium film.
- the third conductive film may be a conductive metal oxide film having a perovskite crystal structure (general formula: ABO 3 ) and containing at least one of Ru, Co, and Ni.
- the third conductive film may be an SrRuO 3 film, a (La,Sr)CoO 3 film, a BaRuO 3 film, an LaNiO 3 film, or the like.
- the dielectric film may be a compound film having a perovskite structure or a Bi aurivillius phase structure. It may typically be a Pb(Zr x Ti 1-x )O 3 film (PZT film), an SrBi 2 Ta 2 O 9 film (SBT film), or the like.
- the plug may be a tungsten plug or a polysilicon plug.
- the diffusion prevention film, the first conductive film, the second conductive film, the third conductive film, and the dielectric film may be formed using the sputtering process, the CVD process, or a sol-gel process.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor device having a capacitor.
- 2. Description of the Related Art
- In recent years, many efforts have been made to develop ferroelectric memories using a ferroelectric film as a dielectric film of a capacitor, that is, FeRAMs (Ferroelectric Random Access Memories).
- A typical ferroelectric film used for a ferro-electric memory is a Pb(ZrxTi1-x)O3 film (PZT film) or an SrBi2Ta2O9 film (SBT film). The PZT is a perovskite compound, and the SBT is a Bi aurivillius phase compound having a quasi-perovskite structure.
- If for example, a PZT film is used as a ferro-electric film, electrodes are composed of conductive perovskite type metal oxide films such as SrRuO3 films (SRO films) or the like in order to, for example, improve their fatigue characteristic. For example, Jpn. Pat. Appln. KOKAI Publication No. 2000-208725 and Jpn. Pat. Appln. KOKAI Publication No. 2000-260954 describe ferroelectric capacitors having electrodes each made of a stacked film composed of an SRO film and a Pt film.
- Further, what is called a COP (Capacitor On Plug) structure has been proposed in which a capacitor is formed on a plug in order to increase the degree of integration of the ferroelectric memory. In the COP structure, to prevent the plug from being oxidized by thermal treatment, a bottom electrode of the capacitor is partly composed of an Ir film or Ir oxide film, which has an excellent oxygen barrier characteristic.
- However, with this structure, Ir disadvantageously diffuses through the conductive perovskite type metal oxide film or a capacitor dielectric film, which degrades the characteristics or reliability of the capacitor. For example, Ir may react with Pb in the PZT film to form a conductive oxide, which increases a leak current of the capacitor or Ir may react with Sr in the SRO film to degrade the crystallinity of the SRO film, which degrades the characteristics or reliability of a dielectric film on the SRO film.
- Thus, a problem with the conventional capacitor is that the diffusion of Ir may degrade the characteristics or reliability of the capacitor.
- According to an aspect of the present invention, there is provided a semiconductor device comprising a semiconductor substrate; a capacitor provided above the semiconductor substrate and including a bottom electrode, a top electrode, and a dielectric film provided between the bottom electrode and the top electrode, the bottom electrode comprising a first conductive film containing iridium, a second conductive film provided between the dielectric film and the first conductive film and formed of a noble metal film, a third conductive film provided between the dielectric film and the second conductive film and formed of a metal oxide film having a perovskite structure, and a diffusion prevention film provided between the first conductive film and the second conductive film and including at least one of a metal film and a metal oxide film, the diffusion prevention film preventing diffusion of iridium contained in the first conductive film.
- FIGS. 1 to 3 are sectional views schematically showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention;
-
FIG. 4 is a graph showing a hysteresis characteristic of a capacitor according to the first embodiment of the present invention; -
FIG. 5 is a graph showing a hysteresis characteristic of a capacitor according to a comparative example of the first embodiment of the present invention; -
FIG. 6 is a graph showing the diffusion of iridium according to the first embodiment of the present invention; -
FIG. 7 is a graph showing the diffusion of iridium according to a comparative example of the first embodiment of the present invention; and -
FIG. 8 is a sectional view schematically showing a part of a method of manufacturing a semiconductor device according to a second embodiment of the present invention. - Embodiments of the present invention will be described below with reference to the drawings.
- FIGS. 1 to 3 are sectional views schematically showing a method of manufacturing a semiconductor device according to a first embodiment of the present invention.
- First, as shown in
FIG. 1 , anisolation region 101 of an STI (Shallow Trench Isolation) structure is formed on a p-type silicon substrate (semiconductor substrate) 100. Subsequently, an MIS transistor is formed as described below. - First, as a gate
insulating film 102, a silicon oxide film of thickness about 6 nm is formed by thermal oxidization. Subsequently, arsenic-doped n+ type poly-silicon film 103 is formed on thegate insulating film 102. Moreover, a WSixfilm 104 and asilicon nitride film 105 are formed on thepolysilicon film 103. Subsequently, thepolysilicon film 103, the WSixfilm 104, and thesilicon nitride film 105 are processed by a normal photo lithography process and a normal RIE process to form a gate electrode. Subsequently, asilicon nitride film 106 is deposited all over the surface of the resulting structure. Moreover, RIE is carried out to form side wall spacers formed of thesilicon nitride film 106, on side walls of the gate electrode. Although not described in detail, in the present step, source/drain regions 107 are formed by ion implantation and thermal treatment. - Then, as shown in
FIG. 2 , a CVD (Chemical Vapor Deposition) process is used to deposit asilicon oxide film 108 all over the surface of the resulting structure. Further, a CMP process is used to execute a flattening process. Subsequently, a contact hole is formed through thesilicon oxide film 108 so as to reach one of the source/drain regions 107. Then, a sputtering process or the CVD process is used to deposit a titanium film. Subsequently, the titanium film is nitrided by thermal treatment in a foaming gas to form aTiN film 110. Moreover, the CVD process is used to deposit atungsten film 111. Subsequently, the CMP process is used to remove theTiN film 110 andtungsten film 111 from outside the contact hole, while leaving the TiNfilm 110 and thetungsten film 111 in the contact hole. This forms a plug connected to one of the source/drain regions 107. Then, the CVD process is used to deposit asilicon nitride film 112 all over the surface of the resulting structure. Furthermore, a control hole is formed so as to reach the other source/drain region 107. Subsequently, a method similar to that described above is used to form aTiN film 114 and atungsten film 115 in the contact hole. This forms a plug connected to the other source/drain region 107. - Then, as shown in
FIG. 3 , a titanium (Ti)film 116 of thickness about 10 nm is deposited by the sputtering process. Subsequently, as a firstconductive film 117, an iridium (Ir)film 117 a of about 100 nm thickness and an iridium oxide (IrO2)film 117 b of about 50 nm thickness are sequentially deposited by the sputtering process. Theiridium film 117 a and theiridium oxide film 117 b have an excellent oxygen barrier characteristic and can thus prevent the oxidization of theplug 115 during the subsequent thermal treatment step. Subsequently, as adiffusion prevention film 118, a titanium (Ti)film 118 a of thickness about 2.5 nm is deposited by the sputtering process. Thetitanium film 118 a prevents the upward diffusion of the iridium contained in theiridium film 117 a andiridium oxide film 117 b. Subsequently, as a second conductive film, a platinum (Pt)film 119 of thickness about 50 nm is deposited by the sputtering process. Moreover, as a third conductive film, an SrRuO3 film (SRO film) 120 of thickness about 10 nm is deposited by the sputtering process. Subsequently, the SROfilm 120 is crystallized by RTA (Rapid Thermal Annealing) in an oxygen atmosphere. The SROfilm 120 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C. - Then, as a dielectric film (ferroelectric film) of the capacitor, a Pb(ZrxTi1-x)O3 film (PZT film) 121 having a thickness of about 130 nm is formed by the sputtering process. Moreover, the
PZT film 121 is crystallized by RTA in an oxygen atmosphere. - Then, an
SRO film 122 having a thickness of about 10 nm is deposited by the sputtering process. Moreover, theSRO film 122 is crystallized by RTA in an oxygen atmosphere. TheSRO film 122 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C. Furthermore, aplatinum film 123 of thickness about 50 nm is deposited by the sputtering process. - Then, the CVD process is used to deposit a silicon oxide film (not shown) all over the surface of the resulting structure. Moreover, the photo lithography process and the RIE process are used to pattern the silicon oxide film. Subsequently, the patterned silicon oxide film is used as a mask to etch the
platinum film 123, theSRO film 122, and thePZT film 121 by the RIE process. Furthermore, the photo lithography process and the RIE process are used to pattern theSRO film 120, theplatinum film 119, thetitanium film 118 a, theiridium oxide film 117 b, theiridium film 117 a, and thetitanium film 116. - In this manner, a ferroelectric capacitor is formed which comprises a bottom electrode having the
titanium film 116, theiridium 117 a, theiridium oxide film 117 b, thetitanium film 118 a, theplatinum film 119, and theSRO film 120, a dielectric film formed of thePZT film 121, and a top electrode having theSRO film 122 and theplatinum film 123. - Then, the CVD process is used to deposit a
silicon oxide film 124 all over the surface of the ferroelectric capacitor. Subsequently, to recover from damage done to thePZT film 121 during etching, the capacitor is thermally treated at a temperature of about 650° C. in an oxygen atmosphere. During the thermal treatment, thetungsten plug 115 is prevented from being oxidized because the surface of thetungsten plug 115 is covered with theiridium film 117 a andiridium oxide film 117 b, which have an excellent oxygen barrier characteristic. Further, since thetitanium film 118 a is formed on theiridium oxide film 117 b, it blocks the diffusion of the iridium contained in theiridium film 117 a andiridium oxide film 117 b. It is thus possible to prevent the iridium from diffusing to theSRO film 120 and thePZT film 121 through theplatinum film 119. - The subsequent steps are not shown. A ferroelectric memory having a COP (Capacitor On Plug) structure is completed by subsequently forming a contact connected to the
tungsten film 111, drive lines and bit lines, metal interconnects, and the like. -
FIG. 4 is a graph showing the hysteresis characteristic of a capacitor formed using a process similar to the above described process. The axis of abscissa indicates a voltage applied to the capacitor, while the axis of ordinate indicates the polarization of the capacitor.FIG. 5 is a graph showing the hysteresis characteristic of a capacitor according to a comparative example. The capacitor according to the comparative example is not provided with any diffusion prevention film (corresponding to thetitanium film 118 a, shown inFIG. 3 ). - Comparison of
FIG. 4 (present embodiment) withFIG. 5 (comparative example) clearly indicates that the capacitor according to the present embodiment has a markedly improved hysteresis characteristic compared to the capacitor of the comparative example. -
FIG. 6 is a graph showing the results of SIMS analysis of the sample according to the present embodiment.FIG. 7 is a graph showing the results of SIMS analysis of the sample according to a comparative example of the present embodiment. The axis of abscissa indicates depth, while the axis of ordinate indicates a secondary ion count. For the sample according to the present embodiment, the following films were sequentially formed on a silicon oxide film on a silicon substrate: a titanium film of thickness about 10 nm, an iridium film of thickness about 100 nm, an iridium oxide film of thickness about 50 nm, a titanium film of thickness about 2.5 nm, and a platinum film of thickness about 100 nm. The resulting structure was then thermally treated at a temperature of about 650° C. in an oxygen atmosphere for 60 minutes. For the sample according to the comparative example, the following films were sequentially formed on a silicon oxide film on a silicon substrate: a titanium film of thickness about 10 nm, an iridium film of thickness about 100 nm, an iridium oxide film of thickness about 50 nm, and a platinum film of thickness about 100 nm. The resulting structure was then thermally treated at a temperature of about 650° C. in an oxygen atmosphere for 60 minutes. - Comparison of
FIG. 6 (present embodiment) withFIG. 7 (comparative example) clearly indicates that the sample according to the present embodiment significantly suppresses the diffusion of iridium into the platinum film. This is considered to result in a favorable hysteresis characteristic such as the one shown inFIG. 4 . - As described above, according to the present embodiment, the
titanium film 118 a (diffusion prevention film), which acts as an effective barrier for the diffusion of the iridium, is provided between the platinum film 119 (second conductive film) and the stacked film (first conductive film) made of theiridium film 117 a and theiridium oxide film 117 b. This makes it possible to prevent the iridium from diffusing to the SRO film 120 (third conductive film) and PZT film 121 (dielectric film) through theplatinum film 119. It is in turn possible to suppress the reaction of the iridium with elements contained in the SRO film or the reaction of the iridium with elements contained in the PZT film. Consequently, the degradation of the SRO and PZT films can be prevented. It is therefore possible to obtain a favorable SRO and PZT films and thus a reliable capacitor with very excellent characteristics. - In general, the iridium oxide film does not exhibit the (111) orientation. Accordingly, if the platinum film is formed directly on the iridium oxide film, it also does not exhibit a favorable (111) orientation. It is thus not easy to obtain an SRO film or PZT film having a favorable (111) orientation. In the present embodiment, the titanium film is formed between the iridium oxide film and the platinum film. This allows the platinum film to be easily (111) oriented, thus making it possible to obtain an SRO and PZT films having a favorable (111) orientation. It is therefore possible to obtain a favorable SRO and PZT films and thus a reliable capacitor with excellent characteristics.
-
FIG. 8 is a sectional view schematically showing a method of manufacturing a semiconductor device according to a second embodiment of the present invention. The steps executed before the steps of forming a capacitor are similar to those shown inFIGS. 1 and 2 for the first embodiment. - After the step shown in
FIG. 2 for the first embodiment, thetitanium film 116 of thickness about 10 nm is deposited by the sputtering process as shown inFIG. 8 . Subsequently, as the firstconductive film 117, the iridium (Ir)film 117 a of about 100 nm thickness, and the iridium oxide (IrO2)film 117 b of about 50 nm thickness are sequentially deposited by the sputtering process. Subsequently, as a diffusion prevention film, the titanium (Ti)film 118 a of thickness about 2.5 nm and the SrRuO3 film (SRO film) 118 b of thickness about 10 nm are sequentially deposited by the sputtering process. Thetitanium film 118 a and theSRO film 118 b prevent the upward diffusion of the iridium contained in theiridium film 117 a andiridium oxide film 117 b. Then, theSRO film 118 b is crystallized by RTA in an oxygen atmosphere. Subsequently, as a second conductive film, the platinum (Pt)film 119 of thickness about 50 nm is deposited by the sputtering process. Moreover, as a third conductive film, anSRO film 120 of thickness about 10 nm is deposited by the sputtering process. Subsequently, theSRO film 120 is crystallized by RTA in an oxygen atmosphere. TheSRO film 120 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C. - Then, as a dielectric film (ferroelectric film) of the capacitor, a Pb(ZrxTi1-x)O3 film (PZT film) 121 having a thickness of about 130 nm is formed by the sputtering process. Moreover, the
PZT film 121 is crystallized by RTA in an oxygen atmosphere. - Then, an
SRO film 122 having a thickness of about 10 nm is deposited by the sputtering process. Moreover, theSRO film 122 is crystallized by RTA in an oxygen atmosphere. TheSRO film 122 with an excellent crystallinity can be easily formed by depositing the film at a temperature of, for example, 500° C. Furthermore, aplatinum film 123 of thickness about 50 nm is deposited by the sputtering process. - Then, the CVD process is used to deposit a silicon oxide film (not shown) all over the surface of the resulting structure. Moreover, the photo lithography process and the RIE process are used to pattern the silicon oxide film. Subsequently, the patterned silicon oxide film is used as a mask to etch the
platinum film 123, theSRO film 122, and thePZT film 121 by the RIE process. Furthermore, the photo lithography process and the RIE process are used to pattern theSRO film 120, theplatinum film 119, theSRO film 118 b, thetitanium film 118 a, theiridium oxide film 117 b, theiridium film 117 a, and thetitanium film 116. - In this manner, a ferroelectric capacitor is formed which comprises a bottom electrode having the
titanium film 116, theiridium film 117 a, theiridium oxide film 117 b, thetitanium film 118 a, theSRO film 118 b, theplatinum film 119, and theSRO film 120, the dielectric film formed of thePZT film 121, and a top electrode having theSRO film 122 and theplatinum film 123. - Then, the CVD process is used to deposit a
silicon oxide film 124 all over the surface of the ferroelectric capacitor. Subsequently, to recover from damage done to thePZT film 121 during etching, the capacitor is thermally treated at a temperature of about 650° C. in an oxygen atmosphere. During the thermal treatment, thetungsten plug 115 is prevented from being oxidized because the surface of thetungsten plug 115 is covered with theiridium film 117 a andiridium oxide film 117 b, which have an excellent oxygen barrier characteristic. Further, since the stacked film of thetitanium film 118 a andSRO film 118 b is formed on theiridium oxide film 117 b, thetitanium film 118 a and theSRO film 118 b suppress the diffusion of the iridium contained in theiridium film 117 a andiridium oxide film 117 b. It is thus possible to prevent the iridium from diffusing to theSRO film 120 and thePZT film 121 through theplatinum film 119. The effect of theSRO film 118 b in suppressing the diffusion of iridium is mainly based on the reaction of iridium with theSRO film 118 b. Specifically, upon reacting with theSRO film 118 b, the iridium is consumed and thus prevented from diffusing upward. The reaction with the iridium may degrade the crystallinity of theSRO film 118 b. However, theSRO film 118 b does not contact with thePZT film 121. Consequently, the degraded crystallinity of theSRO film 118 b does not substantially affect thePZT film 121 or the like. - The subsequent steps are not shown. A ferroelectric memory having the COP structure is completed by subsequently forming a contact connected to the
tungsten film 111, drive lines and bit lines, metal interconnects, and the like. - As described above, according to the present embodiment, the stacked film (diffusion prevention film) of the
titanium film 118 a andSRO film 118 b is provided between the platinum film 119 (second conductive film) and the stacked film (first conductive film) made of theiridium film 117 a and theiridium oxide film 117 b. Thus, as in the case of the first embodiment, it is possible to obtain a favorable SRO and PZT films and thus a reliable capacitor with excellent characteristics. - Various changes may be made to the above first and second embodiments as described below.
- The diffusion prevention film that prevents the diffusion of the iridium may be a metal film containing at least one of Ti, V, W, Zr, Co, Mg, Hf, Mo, Mn, Ta, Nb, Pb, and Al. Alternatively, it may be a metal oxide film containing at least one of Ti, V, W, Zr, Co, Mg, Hf, Mo, Mn, Ta, Nb, Pb, Al, and Ru. Alternatively, it may be a stacked film of the above metal film and metal oxide film. The metal oxide film may typically be a TiO2 film, a ZrO2 film, a CoO2 film, PbO2 film, Al2O3 film, an SRO film, an Sr(Ru,Ti)O3 film, or the like. The stacked film of the metal film and metal oxide film may typically be a Ti/SRO film, a Ti/Sr(Ru,Ti)O3 film, a Co/SRO film, a Co/Sr(Ru,Ti)O3 film, or the like.
- The first conductive film may be a single film of iridium (Ir), a single film of iridium oxide (IrO2), or a stacked film of the iridium film and iridium oxide film.
- The second conductive film may be a noble metal film including at least one of a platinum film and a ruthenium film.
- The third conductive film may be a conductive metal oxide film having a perovskite crystal structure (general formula: ABO3) and containing at least one of Ru, Co, and Ni. Typically, the third conductive film may be an SrRuO3 film, a (La,Sr)CoO3 film, a BaRuO3 film, an LaNiO3 film, or the like.
- The dielectric film may be a compound film having a perovskite structure or a Bi aurivillius phase structure. It may typically be a Pb(ZrxTi1-x)O3 film (PZT film), an SrBi2Ta2O9 film (SBT film), or the like.
- The plug may be a tungsten plug or a polysilicon plug.
- The diffusion prevention film, the first conductive film, the second conductive film, the third conductive film, and the dielectric film may be formed using the sputtering process, the CVD process, or a sol-gel process.
- Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims (11)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/986,060 US7042037B1 (en) | 2004-11-12 | 2004-11-12 | Semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/986,060 US7042037B1 (en) | 2004-11-12 | 2004-11-12 | Semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US7042037B1 US7042037B1 (en) | 2006-05-09 |
| US20060102941A1 true US20060102941A1 (en) | 2006-05-18 |
Family
ID=36272271
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/986,060 Expired - Fee Related US7042037B1 (en) | 2004-11-12 | 2004-11-12 | Semiconductor device |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7042037B1 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100718267B1 (en) * | 2005-03-23 | 2007-05-14 | 삼성전자주식회사 | Ferroelectric structure, method for manufacturing same, semiconductor device including same and method for manufacturing same |
| US11121139B2 (en) * | 2017-11-16 | 2021-09-14 | International Business Machines Corporation | Hafnium oxide and zirconium oxide based ferroelectric devices with textured iridium bottom electrodes |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6351006B1 (en) * | 1998-11-10 | 2002-02-26 | Kabushiki Kaisha Toshiba | Ferroelectric capacitor with means to prevent deterioration |
| US6500678B1 (en) * | 2001-12-21 | 2002-12-31 | Texas Instruments Incorporated | Methods of preventing reduction of IrOx during PZT formation by metalorganic chemical vapor deposition or other processing |
| US6599806B2 (en) * | 1998-10-16 | 2003-07-29 | Samsung Electronics Co., Ltd. | Method for manufacturing a capacitor of a semiconductor device |
| US20040051129A1 (en) * | 1993-12-10 | 2004-03-18 | Symetrix Corporation | Metal oxide integrated circuit on silicon germanium substrate |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3454058B2 (en) | 1996-12-11 | 2003-10-06 | 富士通株式会社 | Semiconductor memory and manufacturing method thereof |
| JP3745553B2 (en) | 1999-03-04 | 2006-02-15 | 富士通株式会社 | Ferroelectric capacitor and method for manufacturing semiconductor device |
-
2004
- 2004-11-12 US US10/986,060 patent/US7042037B1/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040051129A1 (en) * | 1993-12-10 | 2004-03-18 | Symetrix Corporation | Metal oxide integrated circuit on silicon germanium substrate |
| US6599806B2 (en) * | 1998-10-16 | 2003-07-29 | Samsung Electronics Co., Ltd. | Method for manufacturing a capacitor of a semiconductor device |
| US6351006B1 (en) * | 1998-11-10 | 2002-02-26 | Kabushiki Kaisha Toshiba | Ferroelectric capacitor with means to prevent deterioration |
| US6500678B1 (en) * | 2001-12-21 | 2002-12-31 | Texas Instruments Incorporated | Methods of preventing reduction of IrOx during PZT formation by metalorganic chemical vapor deposition or other processing |
Also Published As
| Publication number | Publication date |
|---|---|
| US7042037B1 (en) | 2006-05-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100729231B1 (en) | Ferroelectric structure, method of forming ferroelectric structure, semiconductor device having ferroelectric structure and manufacturing method thereof | |
| US6730951B2 (en) | Capacitor, semiconductor memory device, and method for manufacturing the same | |
| US20090061538A1 (en) | Methods of forming ferroelectric capacitors and methods of manufacturing semiconductor devices using the same | |
| US7190015B2 (en) | Semiconductor device and method of manufacturing the same | |
| US20110165702A1 (en) | Method for manufacturing semiconductor device | |
| US7910968B2 (en) | Semiconductor device and method for manufacturing the same | |
| KR20060102377A (en) | Ferroelectric structure, method for manufacturing same, semiconductor device including same and method for manufacturing same | |
| US7122851B2 (en) | Semiconductor device with perovskite capacitor | |
| US20050255663A1 (en) | Semiconductor device and method of manufacturing the same | |
| US6872618B2 (en) | Methods of forming ferroelectric capacitors with metal oxide for inhibiting fatigue | |
| US6924519B2 (en) | Semiconductor device with perovskite capacitor | |
| US7049650B1 (en) | Semiconductor device | |
| US7105400B2 (en) | Manufacturing method of semiconductor device | |
| US20080160642A1 (en) | Semiconductor device | |
| US7042037B1 (en) | Semiconductor device | |
| US7456456B2 (en) | Semiconductor device and method of manufacturing the same | |
| JP3930453B2 (en) | Semiconductor device | |
| KR20060011556A (en) | Capacitor of semiconductor device and manufacturing method thereof | |
| JP2005129852A (en) | Semiconductor device | |
| JP2006134961A (en) | Semiconductor device | |
| WO2005038883A2 (en) | Manufacturing method of a ferroelectric capacitor | |
| US20070249065A1 (en) | Manufacturing method of semiconductor device | |
| JP2008098219A (en) | Semiconductor memory device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ITOKAWA, HIROSHI;YAMAKAWA, KOJI;OZAKI, TOHRU;AND OTHERS;REEL/FRAME:016395/0572;SIGNING DATES FROM 20041130 TO 20050308 Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ITOKAWA, HIROSHI;YAMAKAWA, KOJI;OZAKI, TOHRU;AND OTHERS;REEL/FRAME:016395/0572;SIGNING DATES FROM 20041130 TO 20050308 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| REMI | Maintenance fee reminder mailed | ||
| AS | Assignment |
Owner name: QIMONDA AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023796/0001 Effective date: 20060425 |
|
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100509 |