[go: up one dir, main page]

US20050173744A1 - Recessed-type field effect transistor with reduced body effect - Google Patents

Recessed-type field effect transistor with reduced body effect Download PDF

Info

Publication number
US20050173744A1
US20050173744A1 US11/051,834 US5183405A US2005173744A1 US 20050173744 A1 US20050173744 A1 US 20050173744A1 US 5183405 A US5183405 A US 5183405A US 2005173744 A1 US2005173744 A1 US 2005173744A1
Authority
US
United States
Prior art keywords
opening
field effect
effect transistor
extra
gate electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/051,834
Inventor
Dong-Hyun Kim
Du-Heon Song
Sang-hyun Lee
Hyeoung-Won Seo
Dae-Joong Won
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, DONG-HYUN, LEE, SANG-HYUN, SEO, HYEOUNG-WON, SONG, DU-HEON, WON, DAE-JOONG
Publication of US20050173744A1 publication Critical patent/US20050173744A1/en
Priority to US11/452,867 priority Critical patent/US7534708B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0217Manufacture or treatment of FETs having insulated gates [IGFET] forming self-aligned punch-through stoppers or threshold implants under gate regions
    • H10P10/00
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • H10B12/053Making the transistor the transistor being at least partially in a trench in the substrate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/213Channel regions of field-effect devices
    • H10D62/221Channel regions of field-effect devices of FETs
    • H10D62/235Channel regions of field-effect devices of FETs of IGFETs
    • H10D62/299Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/025Manufacture or treatment forming recessed gates, e.g. by using local oxidation
    • H10D64/027Manufacture or treatment forming recessed gates, e.g. by using local oxidation by etching at gate locations
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/311Gate electrodes for field-effect devices
    • H10D64/411Gate electrodes for field-effect devices for FETs
    • H10D64/511Gate electrodes for field-effect devices for FETs for IGFETs
    • H10D64/517Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
    • H10D64/518Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0135Manufacturing their gate conductors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/016Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor

Definitions

  • the present invention relates generally to integrated circuit fabrication, and more particularly to fabrication of a recessed-type field effect transistor with an extra-doped channel region to reduce body effect.
  • a field effect transistor is a common component of many integrated circuits.
  • a field effect transistor includes a source and a drain for defining a channel region, a gate insulator, and a gate electrode.
  • the structure and operation of a field effect transistor is by now well known to one of ordinary skill in the art of electronics.
  • the channel length of the field effect transistor is continually reduced.
  • undesired short-channel effects result in the field effect transistor from such reduced channel length.
  • a recessed-type field effect transistor is formed with the gate electrode filling a trench in a semiconductor substrate. Because the channel length is along the bottom wall and sidewalls of the trench, the channel length is increased for decreasing short channel effects.
  • U.S. Pat. No. 5,817,558 to Shye Lin Wu discloses such a recessed-type field effect transistor.
  • the recessed-type field effect transistor of Wu includes a gate electrode filling an opening formed within a semiconductor substrate.
  • an anti-punch through layer is formed below such an opening in Wu for preventing leakage current between the source and the drain.
  • the anti-punch through layer in Wu is formed well below the opening such that the field effect transistor of Wu is still susceptible to undesired body effect.
  • the body effect refers to variation of threshold voltage of the field effect transistor from bias on the semiconductor substrate.
  • the anti-punch through layer does not abut the walls of the opening such that the anti-punch through layer does not prevent the undesired body effect.
  • a field effect transistor is formed with an extra-doped channel region for preventing undesired body effect.
  • an extra-doped channel region is formed below a surface of a semiconductor substrate.
  • An opening is formed in the semiconductor substrate into the extra-doped channel region.
  • a gate insulator is formed at walls of the opening such that the extra-doped channel region abuts the gate insulator at a bottom portion of the opening.
  • the opening is filled with a gate electrode.
  • the extra-doped channel region abuts the gate insulator at a bottom wall and sidewalls of the opening below a half-height of the opening.
  • the opening is formed after the extra-doped channel region is formed.
  • a drain and a source are formed in the semiconductor substrate to the sides of the opening with an overlap under the gate insulator and the gate electrode.
  • the conductivity type of a dopant within the extra-doped channel region is opposite to a respective conductivity type of a respective dopant in each of the drain, the source, and the gate electrode.
  • a respective line pad is formed on each of the drain and the source.
  • the field effect transistor is formed as part of a DRAM (dynamic random access memory) cell.
  • the respective line pad disposed on the source is coupled to a storage capacitor of the DRAM cell, and the gate electrode forms a word line for the DRAM cell.
  • the field effect transistor of the present invention may be applied for other types of integrated circuits.
  • the field effect transistor has a more stable threshold voltage for more stable operation.
  • FIG. 1 shows a layout of field effect transistors with reduced body effect, according to an embodiment of the present invention
  • FIG. 2 shows a cross-sectional view along line I-I′ of FIG. 1 , according to an embodiment of the present invention
  • FIGS. 3, 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , and 15 show cross-sectional views during steps for fabricating the field effects transistors of FIGS. 1 and 2 , according to an embodiment of the present invention.
  • FIG. 16 shows a circuit diagram of a DRAM (dynamic random access memory) cell having a field effect transistor formed according to the present invention.
  • FIGS. 1, 2 , 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , 15 , and 16 refer to elements having similar structure and/or function.
  • FIG. 1 shows a layout of field effect transistors formed according to an embodiment of the present invention.
  • FIG. 2 shows a cross-sectional view of such field effect transistors along line I-I′ of FIG. 1 .
  • a STI (shallow trench isolation) structure 10 is formed within a semiconductor substrate 5 to define an active region 20 .
  • the STI structure 10 is comprised of an insulating material such as silicon dioxide (SiO 2 ), and the semiconductor substrate 5 is comprised of a semiconductor material such as silicon.
  • At least one opening 70 is formed into the semiconductor substrate 5 within the active region 20 .
  • the openings 70 each have a trench shape in one embodiment of the present invention.
  • Each opening 70 has a gate insulator 85 formed at walls including a bottom wall and side walls of the opening 70 .
  • an extra-doped channel region 65 is formed to surround a bottom portion of each opening 70 .
  • the extra-doped channel region 65 abuts the gate insulator 85 at the bottom wall and the sidewalls of the opening 70 .
  • the extra-doped channel region 65 abuts the gate insulator 85 only below a lower half of the height of the opening 70 , according to one embodiment of the present invention.
  • a gate electrode 95 fills each opening 70 , and a gate capping layer 105 is formed on each gate electrode 95 .
  • Each gate electrode 95 and gate capping layer 105 formed within the active region 20 forms a respective gate line pattern 110 for a respective field effect transistor.
  • each gate electrode 95 and gate capping layer 105 formed on the STI structure 10 forms an inactive gate line pattern 114 .
  • the gate line patterns 110 and 114 are formed as parallel lines as illustrated in FIG. 1 .
  • the field effect transistors of FIG. 2 are formed within a DRAM (dynamic random access memory) device.
  • the gate electrodes 95 formed within the active region 20 form word-lines of the DRAM device.
  • Each gate electrode 95 is comprised of polysilicon of N-type or P-type conductivity and a metal silicide stacked thereon.
  • the polysilicon of the gate electrode 95 has a conductivity that is opposite to the conductivity of the extra-doped channel region 65 .
  • the gate capping layer 105 is comprised of silicon nitride (Si 3 N 4 ) in an embodiment of the present invention.
  • spacers 118 are disposed on sidewalls of the gate electrode 95 and gate capping layer 105 .
  • the gate insulator 85 formed on walls of the opening 70 is also disposed under the spacers 118 .
  • the spacers 118 are comprised of an insulating material having the same etch selectivity as the gate capping layer 105 .
  • the gate insulator 85 is comprised of an insulating material having an etch selectivity different from the gate capping layer 105 .
  • the gate insulator is comprised of a silicon oxide (Si x O y ) or a silicon oxynitride (Si x O y N z ), in one embodiment of the present invention.
  • a source/drain 125 is formed within the semiconductor substrate 5 to the sides of the opening 70 .
  • a pair of the source/drains 125 disposed to the two sides of the opening 70 within the active region 20 form a source and a drain for a field effect transistor.
  • such a source and drain pair 125 and the gate electrode 95 and the gate insulator 85 filling such an opening 70 define a field effect transistor of the present invention.
  • Each source/drain 125 is formed under a portion of the gate electrode 95 and the gate insulator 85 .
  • each source/drain 125 is formed to overlap a portion of the gate electrode 95 and the gate insulator 85 .
  • Each source/drain 125 is doped with a dopant of a second conductivity type that is opposite of the first conductivity type of the dopant within the extra-doped channel region 65 , in one embodiment of the present invention.
  • a respective landing pad 150 is disposed on and contacts each source/drain 125 .
  • the lower portion of the landing pad 150 extends between the spacers 118 , and the upper portion of the landing pad 150 is surrounded by an interlayer insulating layer 130 .
  • the present invention may be practiced with the conductivity of the dopant within the extra-doped channel region 65 being the same or opposite of the conductivity of the semiconductor substrate 5 .
  • FIGS. 3, 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , and 15 show cross-sectional views during steps for fabricating the field effect transistors of FIGS. 1 and 2 , according to an embodiment of the present invention.
  • the STI (shallow trench isolation) structure 10 is formed in the semiconductor substrate 5 to define the active region 20 .
  • the STI structure 10 is comprised of an insulating material such as silicon dioxide (SiO 2 ).
  • an implantation masking layer 30 a BARC (buried anti-reflective coating) layer 40 , and a photoresist layer 50 are sequentially deposited.
  • the implantation masking layer 30 is comprised of an insulating material having an etch selectivity different from the STI structure 10 .
  • the BARC layer 40 enhances pattern transfer to the photoresist layer 50 , and the present invention may be practiced with or without the BARC layer 40 .
  • the photoresist layer 50 , the BARC layer 40 , and the implantation masking layer 30 are patterned to form openings there-through.
  • the photoresist layer 50 is first patterned in a photolithography process. And the exposed portions of the BARC layer 40 and the implantation masking layer 30 are subsequently etched using the patterned photoresist layer 50 as an etch mask.
  • portions of the semiconductor substrate 5 are exposed through the openings formed in the photoresist layer 50 , the BARC layer 40 , and the implantation masking layer 30 .
  • the remaining portions of the photoresist layer 50 , the BARC layer 40 , and the implantation masking layer 30 form a photoresist pattern 55 , a BARC pattern 45 , and an implantation masking pattern 35 , respectively.
  • ion implantation 60 is performed with the photoresist pattern 55 , the BARC pattern 45 , and the implantation masking pattern 35 acting as an implantation mask to form extra-doped channel regions 65 .
  • the extra-doped channel regions 65 are formed at a predetermined depth from the top surface of the semiconductor substrate 5 .
  • the ion implantation 60 is for doping the extra-doped channel regions 65 with a dopant of a first conductivity type that is same or opposite of the conductivity type of the semiconductor substrate 5 .
  • the photoresist pattern 55 is removed, and subsequently, exposed portions of the semiconductor substrate 5 are etched using the BARC pattern 45 and the implantation masking pattern 35 as an etch mask.
  • openings 70 are formed within the active region 20 of the semiconductor substrate 5 .
  • the openings 70 are each formed as a trench in an example embodiment of the present invention.
  • each opening 70 is etched into a respective extra-doped channel region 65 such that the extra-doped channel region 65 surrounds a lower portion of the opening 70 .
  • the bottom wall of the opening 70 abuts the extra-doped channel region 65 .
  • a portion of the sidewalls of the opening 70 below half the height of the opening 70 abuts the extra-doped channel region 65 , in an example embodiment of the present invention.
  • a first oxidation process is performed to form a sacrificial insulating layer 75 at exposed walls of the openings 70 .
  • the openings 70 further extend into the extra-doped channel regions 65 from the oxidation process.
  • the openings 70 may be initially formed without extending into the extra-doped channel regions 65 .
  • the openings 70 extend into the extra-doped channel regions 65 .
  • the sacrificial insulating layer 75 is comprised of silicon dioxide (SiO 2 ) in one embodiment of the present invention.
  • the sacrificial insulating layer 75 stabilizes the interface state of the semiconductor material at the walls of the openings 70 .
  • the gate insulator material 80 is comprised of a silicon oxide (Si x O y ) or a silicon oxynitride (Si x O y N z ), in one embodiment of the present invention.
  • a gate electrode material 90 and a gate capping material 100 are deposited sequentially.
  • the gate electrode material 90 fills the openings 70 , and the gate capping material 100 is formed to cover the gate electrode material 90 .
  • the gate electrode material 90 is comprised of polysilicon with N or P type conductivity with a metal silicide stacked thereon.
  • the conductivity type of the polysilicon forming the gate electrode material 90 is opposite to the conductivity type of the extra-doped channel region 65 , in one embodiment of the present invention.
  • the gate capping material 100 is comprised of an insulating material, such as silicon nitride (Si 3 N 4 ) for example, having an etch selectivity different from the gate insulator material 80 .
  • the gate electrode material 90 and the gate capping material 100 are patterned to form gate electrodes 95 and gate capping layers 105 .
  • Each gate electrode 95 formed within the active region 20 fills one of the openings 70 .
  • the gate insulator material 80 acts as an etch stop during such patterning for the gate electrodes 95 and the gate capping layers 105 .
  • Each gate electrode 95 and gate capping layer 105 formed within the active region 20 forms a line pattern 110 for the field effect transistor, and each gate electrode 95 and gate capping layer 105 formed on the STI structure 10 forms an inactive line pattern 114 .
  • the spacers 118 are formed on sidewalls of the gate electrodes 95 and the gate capping layers 105 . Thereafter, exposed portions of the gate insulator material 80 are etched away to expose the portions of the semiconductor substrate 5 between the spacers 118 . In this manner, remaining portions of the gate insulator material 80 forms a gate insulator 85 disposed at walls of the openings 70 and under the spacers 118 .
  • the spacers 118 are comprised of an insulating material having the same etch selectivity as the gate capping layer 105 .
  • an ion implantation process 120 is performed with the gate capping layers 105 , the gate electrodes 95 , and the spacers 118 acting as implantation masks.
  • a dopant is implanted into exposed portions of the semiconductor substrate 5 to form source/drain regions 125 . After thermal diffusion, the source/drain regions 125 spread out to be disposed under portions of the gate insulator 85 and the gate electrode 95 .
  • the dopant within the source/drain regions 125 have a second conductivity type that is opposite to the first conductivity type of the dopant within the extra-doped channel region 65 .
  • the dose of the dopant within the source/drain regions 125 is higher than that of the dopant within the extra-doped channel region 65 .
  • a source and drain pair 125 and the gate electrode 95 and the gate insulator 85 filling such an opening 70 define a field effect transistor of the present invention.
  • an interlayer insulating material 130 is blanket-deposited to cover the structures on the semiconductor substrate 5 .
  • the interlayer insulating material 130 is patterned to form landing pad openings 135 over the source/drain regions 125 .
  • the upper portions of the landing pad openings 135 have a larger diameter than that of the lower portions.
  • the upper portions of the landing pad openings 135 are surrounded by the remaining interlayer insulating material 130 , and the lower portions of the landing pad openings 135 are surrounded by the spacers 118 .
  • landing pads 150 are formed to fill the landing pad openings 135 . Each landing pad 150 contacts a respective source/drain 125 .
  • an additional ion implantation process 140 may be performed prior to the formation of the landing pads 150 in FIG. 15 for reducing contact resistance of the landing pads 150 .
  • the landing pads 150 are comprised of polysilicon having the same conductivity type as the source/drain regions 125 , in one embodiment of the present invention.
  • the extra-doped channel region 65 abuts the gate insulator 85 at the bottom portion of the opening 70 containing the gate electrode 95 .
  • the field effect transistor formed with such structures has reduced body effect for more stable operation.
  • such a field effect transistor 202 is advantageously formed as part of a DRAM (dynamic random access memory) cell 200 .
  • the field effect transistor 202 is fabricated according to the process as illustrated in FIGS. 3 - 15 within the active region 20 of the semiconductor substrate 5 .
  • the drain 125 of the field effect transistor 202 forms a bit line 204 of the DRAM cell 200 with such a bit line 204 being coupled to a sense amplifier 210 .
  • the gate electrode 95 forms a word line 206 of the DRAM cell 200 .
  • the source 125 is coupled to a charge storage node of a capacitor 208 .
  • the charge storage node of the capacitor 208 is formed onto the landing pad 150 for the source 125 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Semiconductor Memories (AREA)

Abstract

For fabricating a field effect transistor, an extra-doped channel region is formed below a surface of a semiconductor substrate. An opening is formed in the semiconductor substrate into the extra-doped channel region. A gate insulator is formed at walls of the opening such that the extra-doped channel region abuts the gate insulator at a bottom portion of the opening. The opening is filled with a gate electrode. Such an extra-doped channel region prevents undesired body effect in the field effect transistor.

Description

    BACKGROUND OF THE INVENTION
  • This patent application claims priority to Korean Patent Application No. 2004-0009122, filed on Feb. 11, 2004 in the Korean Intellectual Property Office, the disclosure of which is hereby incorporated by reference in its entirety.
  • 1. FIELD OF THE INVENTION
  • The present invention relates generally to integrated circuit fabrication, and more particularly to fabrication of a recessed-type field effect transistor with an extra-doped channel region to reduce body effect.
  • 2. DESCRIPTION OF THE RELATED ART
  • Field effect transistors are a common component of many integrated circuits. A field effect transistor includes a source and a drain for defining a channel region, a gate insulator, and a gate electrode. The structure and operation of a field effect transistor is by now well known to one of ordinary skill in the art of electronics.
  • As device dimensions are constantly scaled down, the channel length of the field effect transistor is continually reduced. However, undesired short-channel effects result in the field effect transistor from such reduced channel length.
  • For preventing such undesired short-channel effects, a recessed-type field effect transistor is formed with the gate electrode filling a trench in a semiconductor substrate. Because the channel length is along the bottom wall and sidewalls of the trench, the channel length is increased for decreasing short channel effects.
  • For example, U.S. Pat. No. 5,817,558 to Shye Lin Wu (hereafter referred to as “Wu”) discloses such a recessed-type field effect transistor. The recessed-type field effect transistor of Wu includes a gate electrode filling an opening formed within a semiconductor substrate. In addition, an anti-punch through layer is formed below such an opening in Wu for preventing leakage current between the source and the drain.
  • However, the anti-punch through layer in Wu is formed well below the opening such that the field effect transistor of Wu is still susceptible to undesired body effect. Generally, the body effect refers to variation of threshold voltage of the field effect transistor from bias on the semiconductor substrate. In Wu, the anti-punch through layer does not abut the walls of the opening such that the anti-punch through layer does not prevent the undesired body effect.
  • SUMMARY OF THE INVENTION
  • Accordingly, a field effect transistor is formed with an extra-doped channel region for preventing undesired body effect.
  • For fabricating a field effect transistor, an extra-doped channel region is formed below a surface of a semiconductor substrate. An opening is formed in the semiconductor substrate into the extra-doped channel region. A gate insulator is formed at walls of the opening such that the extra-doped channel region abuts the gate insulator at a bottom portion of the opening. The opening is filled with a gate electrode.
  • In one embodiment of the present invention, the extra-doped channel region abuts the gate insulator at a bottom wall and sidewalls of the opening below a half-height of the opening. In another embodiment of the present invention, the opening is formed after the extra-doped channel region is formed. In addition, a drain and a source are formed in the semiconductor substrate to the sides of the opening with an overlap under the gate insulator and the gate electrode.
  • In a further embodiment of the present invention, the conductivity type of a dopant within the extra-doped channel region is opposite to a respective conductivity type of a respective dopant in each of the drain, the source, and the gate electrode. In another embodiment of the present invention, a respective line pad is formed on each of the drain and the source.
  • In an example application, the field effect transistor is formed as part of a DRAM (dynamic random access memory) cell. In that case, the respective line pad disposed on the source is coupled to a storage capacitor of the DRAM cell, and the gate electrode forms a word line for the DRAM cell. However, the field effect transistor of the present invention may be applied for other types of integrated circuits.
  • In this manner, because the extra-doped channel region abuts the gate insulator at walls of the opening of the recessed type field effect transistor, body effect is prevented. Thus, the field effect transistor has a more stable threshold voltage for more stable operation.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other features and advantages of the present invention will become more apparent when described in detailed exemplary embodiments thereof with reference to the attached drawings in which:
  • FIG. 1 shows a layout of field effect transistors with reduced body effect, according to an embodiment of the present invention;
  • FIG. 2 shows a cross-sectional view along line I-I′ of FIG. 1, according to an embodiment of the present invention;
  • FIGS. 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, and 15 show cross-sectional views during steps for fabricating the field effects transistors of FIGS. 1 and 2, according to an embodiment of the present invention; and
  • FIG. 16 shows a circuit diagram of a DRAM (dynamic random access memory) cell having a field effect transistor formed according to the present invention.
  • The figures referred to herein are drawn for clarity of illustration and are not necessarily drawn to scale. Elements having the same reference number in FIGS. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, and 16 refer to elements having similar structure and/or function.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 shows a layout of field effect transistors formed according to an embodiment of the present invention. FIG. 2 shows a cross-sectional view of such field effect transistors along line I-I′ of FIG. 1.
  • Referring to FIGS. 1 and 2, a STI (shallow trench isolation) structure 10 is formed within a semiconductor substrate 5 to define an active region 20. The STI structure 10 is comprised of an insulating material such as silicon dioxide (SiO2), and the semiconductor substrate 5 is comprised of a semiconductor material such as silicon. At least one opening 70 is formed into the semiconductor substrate 5 within the active region 20. The openings 70 each have a trench shape in one embodiment of the present invention.
  • Each opening 70 has a gate insulator 85 formed at walls including a bottom wall and side walls of the opening 70. In addition, an extra-doped channel region 65 is formed to surround a bottom portion of each opening 70. For example, the extra-doped channel region 65 abuts the gate insulator 85 at the bottom wall and the sidewalls of the opening 70. The extra-doped channel region 65 abuts the gate insulator 85 only below a lower half of the height of the opening 70, according to one embodiment of the present invention.
  • In addition, a gate electrode 95 fills each opening 70, and a gate capping layer 105 is formed on each gate electrode 95. Each gate electrode 95 and gate capping layer 105 formed within the active region 20 forms a respective gate line pattern 110 for a respective field effect transistor. In addition, each gate electrode 95 and gate capping layer 105 formed on the STI structure 10 forms an inactive gate line pattern 114.
  • In one embodiment of the present invention, the gate line patterns 110 and 114 are formed as parallel lines as illustrated in FIG. 1. In an example application of the present invention, the field effect transistors of FIG. 2 are formed within a DRAM (dynamic random access memory) device. In that case, the gate electrodes 95 formed within the active region 20 form word-lines of the DRAM device.
  • Each gate electrode 95 is comprised of polysilicon of N-type or P-type conductivity and a metal silicide stacked thereon. In addition, the polysilicon of the gate electrode 95 has a conductivity that is opposite to the conductivity of the extra-doped channel region 65. The gate capping layer 105 is comprised of silicon nitride (Si3N4) in an embodiment of the present invention.
  • Further referring to FIG. 2, spacers 118 are disposed on sidewalls of the gate electrode 95 and gate capping layer 105. The gate insulator 85 formed on walls of the opening 70 is also disposed under the spacers 118. The spacers 118 are comprised of an insulating material having the same etch selectivity as the gate capping layer 105. The gate insulator 85 is comprised of an insulating material having an etch selectivity different from the gate capping layer 105. The gate insulator is comprised of a silicon oxide (SixOy) or a silicon oxynitride (SixOyNz), in one embodiment of the present invention.
  • A source/drain 125 is formed within the semiconductor substrate 5 to the sides of the opening 70. A pair of the source/drains 125 disposed to the two sides of the opening 70 within the active region 20 form a source and a drain for a field effect transistor. In addition, such a source and drain pair 125 and the gate electrode 95 and the gate insulator 85 filling such an opening 70 define a field effect transistor of the present invention. Each source/drain 125 is formed under a portion of the gate electrode 95 and the gate insulator 85. Thus, each source/drain 125 is formed to overlap a portion of the gate electrode 95 and the gate insulator 85.
  • Each source/drain 125 is doped with a dopant of a second conductivity type that is opposite of the first conductivity type of the dopant within the extra-doped channel region 65, in one embodiment of the present invention. A respective landing pad 150 is disposed on and contacts each source/drain 125. The lower portion of the landing pad 150 extends between the spacers 118, and the upper portion of the landing pad 150 is surrounded by an interlayer insulating layer 130. In addition, the present invention may be practiced with the conductivity of the dopant within the extra-doped channel region 65 being the same or opposite of the conductivity of the semiconductor substrate 5.
  • FIGS. 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, and 15 show cross-sectional views during steps for fabricating the field effect transistors of FIGS. 1 and 2, according to an embodiment of the present invention. Referring to FIG. 3, the STI (shallow trench isolation) structure 10 is formed in the semiconductor substrate 5 to define the active region 20. The STI structure 10 is comprised of an insulating material such as silicon dioxide (SiO2).
  • Referring to FIG. 4, an implantation masking layer 30, a BARC (buried anti-reflective coating) layer 40, and a photoresist layer 50 are sequentially deposited. The implantation masking layer 30 is comprised of an insulating material having an etch selectivity different from the STI structure 10. The BARC layer 40 enhances pattern transfer to the photoresist layer 50, and the present invention may be practiced with or without the BARC layer 40.
  • Referring to FIG. 5, the photoresist layer 50, the BARC layer 40, and the implantation masking layer 30 are patterned to form openings there-through. For example, the photoresist layer 50 is first patterned in a photolithography process. And the exposed portions of the BARC layer 40 and the implantation masking layer 30 are subsequently etched using the patterned photoresist layer 50 as an etch mask.
  • Further referring to FIG. 5, portions of the semiconductor substrate 5 are exposed through the openings formed in the photoresist layer 50, the BARC layer 40, and the implantation masking layer 30. In addition, the remaining portions of the photoresist layer 50, the BARC layer 40, and the implantation masking layer 30 form a photoresist pattern 55, a BARC pattern 45, and an implantation masking pattern 35, respectively.
  • Thereafter referring to FIG. 6, ion implantation 60 is performed with the photoresist pattern 55, the BARC pattern 45, and the implantation masking pattern 35 acting as an implantation mask to form extra-doped channel regions 65. The extra-doped channel regions 65 are formed at a predetermined depth from the top surface of the semiconductor substrate 5. The ion implantation 60 is for doping the extra-doped channel regions 65 with a dopant of a first conductivity type that is same or opposite of the conductivity type of the semiconductor substrate 5.
  • Referring to FIG. 7, the photoresist pattern 55 is removed, and subsequently, exposed portions of the semiconductor substrate 5 are etched using the BARC pattern 45 and the implantation masking pattern 35 as an etch mask. Thus, openings 70 are formed within the active region 20 of the semiconductor substrate 5. The openings 70 are each formed as a trench in an example embodiment of the present invention.
  • In addition, each opening 70 is etched into a respective extra-doped channel region 65 such that the extra-doped channel region 65 surrounds a lower portion of the opening 70. In an example embodiment of the present invention, the bottom wall of the opening 70 abuts the extra-doped channel region 65. In addition, a portion of the sidewalls of the opening 70 below half the height of the opening 70 abuts the extra-doped channel region 65, in an example embodiment of the present invention.
  • Further referring to FIG. 7, a first oxidation process is performed to form a sacrificial insulating layer 75 at exposed walls of the openings 70. In one embodiment of the present invention, the openings 70 further extend into the extra-doped channel regions 65 from the oxidation process. In that case, the openings 70 may be initially formed without extending into the extra-doped channel regions 65. Then, after the oxidation process for forming the sacrificial insulating layer 75, the openings 70 extend into the extra-doped channel regions 65.
  • The sacrificial insulating layer 75 is comprised of silicon dioxide (SiO2) in one embodiment of the present invention. The sacrificial insulating layer 75 stabilizes the interface state of the semiconductor material at the walls of the openings 70.
  • Thereafter referring to FIG. 8, the BARC pattern 45, the implantation masking pattern 35, and the sacrificial insulating layer 75 are removed. In addition, a second oxidation process is performed to form a gate insulator material 80 on exposed surfaces of the semiconductor substrate 5 including on the walls of the openings 70. The gate insulator material 80 is comprised of a silicon oxide (SixOy) or a silicon oxynitride (SixOyNz), in one embodiment of the present invention.
  • Subsequently, referring to FIG. 9, a gate electrode material 90 and a gate capping material 100 are deposited sequentially. The gate electrode material 90 fills the openings 70, and the gate capping material 100 is formed to cover the gate electrode material 90.
  • The gate electrode material 90 is comprised of polysilicon with N or P type conductivity with a metal silicide stacked thereon. In addition, the conductivity type of the polysilicon forming the gate electrode material 90 is opposite to the conductivity type of the extra-doped channel region 65, in one embodiment of the present invention. The gate capping material 100 is comprised of an insulating material, such as silicon nitride (Si3N4) for example, having an etch selectivity different from the gate insulator material 80.
  • The gate electrode material 90 and the gate capping material 100 are patterned to form gate electrodes 95 and gate capping layers 105. Each gate electrode 95 formed within the active region 20 fills one of the openings 70. The gate insulator material 80 acts as an etch stop during such patterning for the gate electrodes 95 and the gate capping layers 105. Each gate electrode 95 and gate capping layer 105 formed within the active region 20 forms a line pattern 110 for the field effect transistor, and each gate electrode 95 and gate capping layer 105 formed on the STI structure 10 forms an inactive line pattern 114.
  • Referring to FIG. 11, the spacers 118 are formed on sidewalls of the gate electrodes 95 and the gate capping layers 105. Thereafter, exposed portions of the gate insulator material 80 are etched away to expose the portions of the semiconductor substrate 5 between the spacers 118. In this manner, remaining portions of the gate insulator material 80 forms a gate insulator 85 disposed at walls of the openings 70 and under the spacers 118. The spacers 118 are comprised of an insulating material having the same etch selectivity as the gate capping layer 105.
  • Referring to FIG. 12, an ion implantation process 120 is performed with the gate capping layers 105, the gate electrodes 95, and the spacers 118 acting as implantation masks. A dopant is implanted into exposed portions of the semiconductor substrate 5 to form source/drain regions 125. After thermal diffusion, the source/drain regions 125 spread out to be disposed under portions of the gate insulator 85 and the gate electrode 95.
  • In addition, the dopant within the source/drain regions 125 have a second conductivity type that is opposite to the first conductivity type of the dopant within the extra-doped channel region 65. In addition, the dose of the dopant within the source/drain regions 125 is higher than that of the dopant within the extra-doped channel region 65.
  • A pair of the source/drain regions 125 disposed to the two sides of the opening 70 within the active region 20 form a source and a drain for a field effect transistor of the present invention. In addition, such a source and drain pair 125 and the gate electrode 95 and the gate insulator 85 filling such an opening 70 define a field effect transistor of the present invention.
  • Thereafter referring to FIG. 13, an interlayer insulating material 130 is blanket-deposited to cover the structures on the semiconductor substrate 5. Referring to FIG. 14, the interlayer insulating material 130 is patterned to form landing pad openings 135 over the source/drain regions 125. In one embodiment of the present invention, the upper portions of the landing pad openings 135 have a larger diameter than that of the lower portions. The upper portions of the landing pad openings 135 are surrounded by the remaining interlayer insulating material 130, and the lower portions of the landing pad openings 135 are surrounded by the spacers 118.
  • Referring to FIG. 15, landing pads 150 are formed to fill the landing pad openings 135. Each landing pad 150 contacts a respective source/drain 125. In addition referring to FIG. 14, an additional ion implantation process 140 may be performed prior to the formation of the landing pads 150 in FIG. 15 for reducing contact resistance of the landing pads 150. The landing pads 150 are comprised of polysilicon having the same conductivity type as the source/drain regions 125, in one embodiment of the present invention.
  • In this manner, the extra-doped channel region 65 abuts the gate insulator 85 at the bottom portion of the opening 70 containing the gate electrode 95. Thus, the field effect transistor formed with such structures has reduced body effect for more stable operation.
  • Referring to FIG. 16, such a field effect transistor 202 is advantageously formed as part of a DRAM (dynamic random access memory) cell 200. The field effect transistor 202 is fabricated according to the process as illustrated in FIGS. 3-15 within the active region 20 of the semiconductor substrate 5. In that case, the drain 125 of the field effect transistor 202 forms a bit line 204 of the DRAM cell 200 with such a bit line 204 being coupled to a sense amplifier 210. In addition, the gate electrode 95 forms a word line 206 of the DRAM cell 200. Furthermore, the source 125 is coupled to a charge storage node of a capacitor 208. For example, the charge storage node of the capacitor 208 is formed onto the landing pad 150 for the source 125.
  • While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
  • Thus, the foregoing is by way of example only and is not intended to be limiting. For example, although a field effect transistor formed according to the present invention is described for application within a DRAM cell, the field effect transistor formed according to the present invention may also be used in other integrated circuits. In addition, any materials or numbers of elements illustrated and described herein are by way of example only.
  • The present invention is limited only as defined in the following claims and equivalents thereof.

Claims (20)

1. A field effect transistor, comprising:
a gate electrode filling an opening formed within a semiconductor substrate;
a gate insulator formed at walls of the opening; and
an extra-doped channel region abutting the gate insulator at a bottom portion of the opening.
2. The field effect transistor of claim 1, further comprising:
a drain and a source formed in the semiconductor substrate to the sides of the opening with an overlap under the gate insulator and the gate electrode.
3. The field effect transistor of claim 2, wherein a conductivity type of a dopant within the extra-doped channel region is opposite to a respective conductivity type of a respective dopant in each of the drain, the source, and the gate electrode.
4. The field effect transistor of claim 2, further comprising:
a respective line pad disposed on each of the drain and the source.
5. The field effect transistor of claim 4, wherein the field effect transistor is part of a DRAM (dynamic random access memory) cell.
6. The field effect transistor of claim 5, wherein the respective line pad disposed on the source is coupled to a storage capacitor of the DRAM cell.
7. The field effect transistor of claim 5, wherein the gate electrode forms a word line for the DRAM cell.
8. The field effect transistor of claim 1, further comprising:
a gate capping layer disposed on the gate electrode; and
spacers disposed on sidewalls of the gate electrode and the gate capping layer.
9. The field effect transistor of claim 1, further comprising:
a STI (shallow trench isolation) structure for defining an active region having the opening formed therein.
10. The field effect transistor of claim 1, wherein the extra-doped channel region abuts the gate insulator at a bottom wall and sidewalls of the opening below a half-height of the opening.
11. A method for fabricating a field effect transistor, comprising:
forming an extra-doped channel region below a surface of a semiconductor substrate;
forming an opening in the semiconductor substrate into the extra-doped channel region;
forming a gate insulator at walls of the opening such that the extra-doped channel region abuts the gate insulator at the bottom portion of the opening; and
filling the opening with a gate electrode.
12. The method of claim 11, wherein the extra-doped channel region abuts the gate insulator at a bottom wall and sidewalls of the opening below a half-height of the opening.
13. The method of claim 11, wherein the opening is formed after the extra-doped channel region is formed.
14. The method of claim 11, further comprising:
forming a drain and a source in the semiconductor substrate to the sides of the opening with an overlap under the gate insulator and the gate electrode.
15. The method of claim 14, wherein a conductivity type of a dopant within the extra-doped channel region is opposite to a respective conductivity type of a respective dopant in each of the drain, the source, and the gate electrode.
16. The method of claim 14, further comprising:
forming a respective line pad on each of the drain and the source.
17. The method of claim 16, further comprising:
forming the field effect transistor as part of a DRAM (dynamic random access memory) cell.
18. The method of claim 17, wherein the respective line pad disposed on the source is coupled to a storage capacitor of the DRAM cell, and wherein the gate electrode forms a word line for the DRAM cell.
19. The method of claim 11, further comprising:
forming a gate capping layer on the gate electrode; and
forming spacers on sidewalls of the gate electrode and the gate capping layer.
20. The method of claim 11, further comprising:
forming a STI (shallow trench isolation) structure for defining an active region having the opening formed therein.
US11/051,834 2004-02-11 2005-02-04 Recessed-type field effect transistor with reduced body effect Abandoned US20050173744A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/452,867 US7534708B2 (en) 2004-02-11 2006-06-14 Recessed-type field effect transistor with reduced body effect

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR2004-0009122 2004-02-11
KR1020040009122A KR100593443B1 (en) 2004-02-11 2004-02-11 Transistors and Manufacturing Methods

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/452,867 Division US7534708B2 (en) 2004-02-11 2006-06-14 Recessed-type field effect transistor with reduced body effect

Publications (1)

Publication Number Publication Date
US20050173744A1 true US20050173744A1 (en) 2005-08-11

Family

ID=34825173

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/051,834 Abandoned US20050173744A1 (en) 2004-02-11 2005-02-04 Recessed-type field effect transistor with reduced body effect
US11/452,867 Expired - Lifetime US7534708B2 (en) 2004-02-11 2006-06-14 Recessed-type field effect transistor with reduced body effect

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/452,867 Expired - Lifetime US7534708B2 (en) 2004-02-11 2006-06-14 Recessed-type field effect transistor with reduced body effect

Country Status (2)

Country Link
US (2) US20050173744A1 (en)
KR (1) KR100593443B1 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060197177A1 (en) * 2005-03-03 2006-09-07 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US20060205162A1 (en) * 2005-03-14 2006-09-14 Hynix Semiconductor Inc. Method for manufacturing semiconductor device with recess channels and asymmetrical junctions
US20070004152A1 (en) * 2005-06-30 2007-01-04 Hynix Semiconductor, Inc. Method for fabricating semiconductor device with step gated asymmetric recess
US20070004128A1 (en) * 2005-06-30 2007-01-04 Tae-Woo Jung Method for fabricating semiconductor device with recess gate
US20070138545A1 (en) * 2005-12-19 2007-06-21 Nanya Technology Corporation Semiconductor device having a trench gate and method of fabricating the same
US20080283957A1 (en) * 2007-05-18 2008-11-20 Samsung Electronics Co., Ltd. Method of Fabricating Semiconductor Device Having Self-Aligned Contact Plug and Related Device
US20090159987A1 (en) * 2007-12-20 2009-06-25 Tae Kyung Oh Semiconductor device for reducing interference between adjoining gates and method for manufacturing the same
US20120299073A1 (en) * 2011-05-27 2012-11-29 Elpida Memory, Inc. Semiconductor device and method of forming the same
US20150064889A1 (en) * 2013-08-27 2015-03-05 Imec Vzw Method for Dopant Implantation of FinFET Structures
US9041085B2 (en) 2011-04-28 2015-05-26 Ps4 Luxco S.A.R.L. Semiconductor device and method of forming the same
US9305924B2 (en) 2012-07-12 2016-04-05 Ps4 Luxco S.A.R.L. Semiconductor device having gate electrode embedded in gate trench
US20190259764A1 (en) * 2018-02-17 2019-08-22 Varian Semiconductor Equipment Associates, Inc. Uniform gate dielectric for dram device
US20190393320A1 (en) * 2018-06-26 2019-12-26 SK Hynix Inc. Cryogenic semiconductor device having buried channel array transistor

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100618893B1 (en) * 2005-04-14 2006-09-01 삼성전자주식회사 Semiconductor device and manufacturing method
KR100942983B1 (en) * 2007-10-16 2010-02-17 주식회사 하이닉스반도체 Semiconductor device and manufacturing method
KR101004482B1 (en) * 2008-05-27 2010-12-31 주식회사 하이닉스반도체 Method for Manufacturing Semiconductor Device
KR101094373B1 (en) * 2009-07-03 2011-12-15 주식회사 하이닉스반도체 Landfill gate manufacturing method using landing plug pre-structure
US8765432B2 (en) 2009-12-18 2014-07-01 Oligasis, Llc Targeted drug phosphorylcholine polymer conjugates
WO2015035342A2 (en) 2013-09-08 2015-03-12 Oligasis Llc Factor viii zwitterionic polymer conjugates
US9840553B2 (en) 2014-06-28 2017-12-12 Kodiak Sciences Inc. Dual PDGF/VEGF antagonists
JP6849590B2 (en) 2014-10-17 2021-03-24 コディアック サイエンシーズ インコーポレイテッドKodiak Sciences Inc. Butyrylcholinesterase amphoteric ionic polymer conjugate
EP3397276A4 (en) 2015-12-30 2019-12-18 Kodiak Sciences Inc. ANTIBODIES AND CONJUGATES THEREOF
CN114786731A (en) 2019-10-10 2022-07-22 科达制药股份有限公司 Methods of treating ocular disorders

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5371024A (en) * 1988-09-30 1994-12-06 Kabushiki Kaisha Toshiba Semiconductor device and process for manufacturing the same
US5817558A (en) * 1997-06-20 1998-10-06 Acer Semiconductor Manufacturing Inc. Method of forming a T-gate Lightly-Doped Drain semiconductor device
US5937297A (en) * 1998-06-01 1999-08-10 Chartered Semiconductor Manufacturing, Ltd. Method for making sub-quarter-micron MOSFET
US20030170955A1 (en) * 2001-07-10 2003-09-11 Takahiro Kawamura Trench-gate semiconductor device and its manufacturing method
US20050167741A1 (en) * 2004-02-02 2005-08-04 Infineon Technologies North America Corp. Encapsulated spacers in vertical pass gate dram and damascene logic gates

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6358817B1 (en) * 1997-12-09 2002-03-19 Matsushita Electric Industrial Co., Ltd. Semiconductor storage unit and method of manufacturing the same
KR100507856B1 (en) * 2002-12-30 2005-08-17 주식회사 하이닉스반도체 Method for fabricating MOS transistor
KR100471001B1 (en) * 2003-07-02 2005-03-14 삼성전자주식회사 Recess type transistor and method for manufacturing the same
US6844591B1 (en) * 2003-09-17 2005-01-18 Micron Technology, Inc. Method of forming DRAM access transistors
KR100549950B1 (en) * 2003-12-23 2006-02-07 삼성전자주식회사 Method for manufacturing recess type MOS transistor and its structure
KR100549007B1 (en) * 2004-03-10 2006-02-02 삼성전자주식회사 Transistors of semiconductor device having punch-through prevention film and manufacturing methods thereof
US7282401B2 (en) * 2005-07-08 2007-10-16 Micron Technology, Inc. Method and apparatus for a self-aligned recessed access device (RAD) transistor gate

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5371024A (en) * 1988-09-30 1994-12-06 Kabushiki Kaisha Toshiba Semiconductor device and process for manufacturing the same
US5817558A (en) * 1997-06-20 1998-10-06 Acer Semiconductor Manufacturing Inc. Method of forming a T-gate Lightly-Doped Drain semiconductor device
US5937297A (en) * 1998-06-01 1999-08-10 Chartered Semiconductor Manufacturing, Ltd. Method for making sub-quarter-micron MOSFET
US20030170955A1 (en) * 2001-07-10 2003-09-11 Takahiro Kawamura Trench-gate semiconductor device and its manufacturing method
US20050167741A1 (en) * 2004-02-02 2005-08-04 Infineon Technologies North America Corp. Encapsulated spacers in vertical pass gate dram and damascene logic gates

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110031539A1 (en) * 2005-03-03 2011-02-10 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US7829959B2 (en) 2005-03-03 2010-11-09 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US20060197177A1 (en) * 2005-03-03 2006-09-07 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US20090256198A1 (en) * 2005-03-03 2009-10-15 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US7563699B2 (en) * 2005-03-03 2009-07-21 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US8569860B2 (en) 2005-03-03 2013-10-29 Samsung Electronics Co., Ltd. Semiconductor devices having line type active regions and methods of fabricating the same
US20060205162A1 (en) * 2005-03-14 2006-09-14 Hynix Semiconductor Inc. Method for manufacturing semiconductor device with recess channels and asymmetrical junctions
US7381612B2 (en) * 2005-03-14 2008-06-03 Hynix Semiconductor Inc. Method for manufacturing semiconductor device with recess channels and asymmetrical junctions
US7498226B2 (en) * 2005-06-30 2009-03-03 Hynix Semiconductor Inc. Method for fabricating semiconductor device with step gated asymmetric recess
US7648878B2 (en) * 2005-06-30 2010-01-19 Hynix Semiconductor Inc. Method for fabricating semiconductor device with recess gate
US20070004128A1 (en) * 2005-06-30 2007-01-04 Tae-Woo Jung Method for fabricating semiconductor device with recess gate
US20070004152A1 (en) * 2005-06-30 2007-01-04 Hynix Semiconductor, Inc. Method for fabricating semiconductor device with step gated asymmetric recess
US7541244B2 (en) 2005-12-19 2009-06-02 Nanya Technology Corporation Semiconductor device having a trench gate and method of fabricating the same
US20080135907A1 (en) * 2005-12-19 2008-06-12 Nanya Technology Corporation Semiconductor device having a trench gate and method of fabricating the same
US20070138545A1 (en) * 2005-12-19 2007-06-21 Nanya Technology Corporation Semiconductor device having a trench gate and method of fabricating the same
US7622770B2 (en) 2005-12-19 2009-11-24 Nanya Technology Corporation Semiconductor device having a trench gate and method of fabricating the same
DE102006034772B4 (en) * 2005-12-19 2012-11-15 Nanya Technology Corporation Method for producing a semiconductor device with a trench gate
US20080283957A1 (en) * 2007-05-18 2008-11-20 Samsung Electronics Co., Ltd. Method of Fabricating Semiconductor Device Having Self-Aligned Contact Plug and Related Device
US7799643B2 (en) * 2007-05-18 2010-09-21 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having self-aligned contact plug
US20100216292A1 (en) * 2007-12-20 2010-08-26 Hynix Semiconductor Inc. Semiconductor device for reducing interference between adjoining gates and method for manufacturing the same
US20090159987A1 (en) * 2007-12-20 2009-06-25 Tae Kyung Oh Semiconductor device for reducing interference between adjoining gates and method for manufacturing the same
US7737492B2 (en) * 2007-12-20 2010-06-15 Hynix Semiconductor Inc. Semiconductor device for reducing interference between adjoining gates and method for manufacturing the same
US8124481B2 (en) * 2007-12-20 2012-02-28 Hynix Semiconductor Inc. Semiconductor device for reducing interference between adjoining gates and method for manufacturing the same
US9496383B2 (en) 2011-04-28 2016-11-15 Longitude Semiconductor S.A.R.L. Semiconductor device and method of forming the same
US9041085B2 (en) 2011-04-28 2015-05-26 Ps4 Luxco S.A.R.L. Semiconductor device and method of forming the same
US8716774B2 (en) * 2011-05-27 2014-05-06 Noriaki Mikasa Semiconductor device having a buried gate type MOS transistor and method of manufacturing same
US20120299073A1 (en) * 2011-05-27 2012-11-29 Elpida Memory, Inc. Semiconductor device and method of forming the same
US9305924B2 (en) 2012-07-12 2016-04-05 Ps4 Luxco S.A.R.L. Semiconductor device having gate electrode embedded in gate trench
US20150064889A1 (en) * 2013-08-27 2015-03-05 Imec Vzw Method for Dopant Implantation of FinFET Structures
JP2015065412A (en) * 2013-08-27 2015-04-09 アイメック・ヴェーゼットウェーImec Vzw FINFET structure dopant implantation method
US20190259764A1 (en) * 2018-02-17 2019-08-22 Varian Semiconductor Equipment Associates, Inc. Uniform gate dielectric for dram device
US10522549B2 (en) * 2018-02-17 2019-12-31 Varian Semiconductor Equipment Associates, Inc. Uniform gate dielectric for DRAM device
US20190393320A1 (en) * 2018-06-26 2019-12-26 SK Hynix Inc. Cryogenic semiconductor device having buried channel array transistor
CN110649021A (en) * 2018-06-26 2020-01-03 爱思开海力士有限公司 Very low temperature semiconductor device with buried channel array transistors
US10964794B2 (en) * 2018-06-26 2021-03-30 SK Hynix Inc. Cryogenic semiconductor device having buried channel array transistor

Also Published As

Publication number Publication date
US7534708B2 (en) 2009-05-19
US20060234437A1 (en) 2006-10-19
KR20050080940A (en) 2005-08-18
KR100593443B1 (en) 2006-06-28

Similar Documents

Publication Publication Date Title
US7534708B2 (en) Recessed-type field effect transistor with reduced body effect
US8012834B2 (en) Method of fabricating semiconductor apparatus having saddle-fin transistor and semiconductor apparatus fabricated thereby
US8536008B2 (en) Manufacturing method of vertical channel transistor array
US7897460B2 (en) Methods of forming recessed access devices associated with semiconductor constructions
US7696570B2 (en) Transistors of semiconductor device having channel region in a channel-portion hole and methods of forming the same
EP0862208A2 (en) Semiconductor device and method of manufacturing the same
US7189605B2 (en) Method for fabricating semiconductor device
JP2008244093A (en) Manufacturing method of semiconductor device
US8039895B2 (en) Transistors having a channel region between channel-portion holes and methods of forming the same
CN100463146C (en) Method for manufacturing semiconductor device with recessed channel and asymmetric junction
US7767531B2 (en) Method of forming transistor having channel region at sidewall of channel portion hole
US6355531B1 (en) Method for fabricating semiconductor devices with different properties using maskless process
KR100699813B1 (en) Manufacturing Method of Semiconductor Memory Device
US7393769B2 (en) Transistor of a semiconductor device having a punchthrough protection layer and methods of forming the same
US8658491B2 (en) Manufacturing method of transistor structure having a recessed channel
US8053312B2 (en) Semiconductor device and method for fabricating the same
KR100702302B1 (en) Manufacturing Method of Semiconductor Device
KR100982959B1 (en) Manufacturing Method of Semiconductor Device
US7696075B2 (en) Method of fabricating semiconductor device having a recess channel structure therein
KR100632043B1 (en) Manufacturing method of MOS transistor of semiconductor device
KR100541697B1 (en) DRAM cell transistor manufacturing method
KR20050002075A (en) Method for fabrication of semiconductor device
KR100997301B1 (en) Method of manufacturing semiconductor device
KR20060119354A (en) Recess Gate Electrode Formation Method
KR20010061118A (en) DRAM cell and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, DONG-HYUN;SONG, DU-HEON;LEE, SANG-HYUN;AND OTHERS;REEL/FRAME:016255/0885

Effective date: 20050126

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION