[go: up one dir, main page]

US20050127453A1 - Method of forming self-aligned contact structure with locally etched gate conductive layer - Google Patents

Method of forming self-aligned contact structure with locally etched gate conductive layer Download PDF

Info

Publication number
US20050127453A1
US20050127453A1 US11/041,503 US4150305A US2005127453A1 US 20050127453 A1 US20050127453 A1 US 20050127453A1 US 4150305 A US4150305 A US 4150305A US 2005127453 A1 US2005127453 A1 US 2005127453A1
Authority
US
United States
Prior art keywords
conductive layer
layer
substrate
self
aligned contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/041,503
Inventor
Ming-Sheng Tung
Yueh-Chuan Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Promos Technologies Inc
Original Assignee
Promos Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Promos Technologies Inc filed Critical Promos Technologies Inc
Priority to US11/041,503 priority Critical patent/US20050127453A1/en
Publication of US20050127453A1 publication Critical patent/US20050127453A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H10W20/069
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0221Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
    • H10W20/40

Definitions

  • the present invention relates to a method of forming a self-aligned contact structure and, in particular, the present invention relates to a method of eliminating the disadvantage of the short circuit problem of a gate conductor/bit-line contact (GC/CB) formed in prior manufacturing processes and increasing a larger process window.
  • GC/CB gate conductor/bit-line contact
  • a metal oxide semiconductor (MOS) device is composed of a metal layer, a silicon oxide layer, and a substrate. Since the adhesion between the metal and the oxide is poor, a polysilicon material is often used to replace the metal so as to form the conductive layer of an MOS device.
  • the disadvantage of the polysilicon material is that its resistance is higher than that of the metal. Although the resistance can be reduced by doping impurities, the generated conductivity is not high enough for a good conductive layer of an MOS device.
  • a general solution is to add a metal silicide layer on the polysilicon layer, such as a tungsten silicide (WSi) layer, so as to improve the conductivity of the gate structure.
  • WSi tungsten silicide
  • a method of forming a contact structure comprises the following steps: forming a dielectric layer; forming a contact; and forming a metal layer.
  • the general method for forming a metal contact between the metal layer and the substrate is the self-aligned contact etching method.
  • FIGS. 1A-1C represent a conventional method of forming a gate structure. The method is described as follows.
  • each gate structure comprises a first conductive layer 4 , a second conductive layer 6 , an insulating layer 8 , and two sidewall spacers 10 .
  • a dielectric layer 12 is formed to cover the whole substrate after the gate structure is formed.
  • a lithographic process and an etching process are performed to remove a selected portion of the dielectric layer 12 until the top surface of the substrate is exposed.
  • the etching process also affects the insulating layer 8 and the sidewall spacer 10 . Since the etching rate of the insulating layer 8 and the sidewall spacer 10 is lower than that of the dielectric layer 12 , only portions of the insulating layer 8 and the sidewall spacer 10 are removed.
  • a contact 20 which is formed between the gate structures, can be self-aligned to the substrate where a contact region is formed. As shown in the same figure, the contact region is formed on an exposed top surface of the substrate 2 with a width of X.
  • a metal layer 14 is deposited to a specific thickness so as to cover the exposed surface of the substrate, the sidewall spacers 10 of the gate structures, and the substrate 2 . In this way, a metal contact of the width of X is formed in the self-aligned contact 20 between the metal layer 14 and the substrate 2 .
  • the contact resistance of the aforementioned self-aligned contact is proportional to the contact region (i.e., the region marked with the width X) between the metal layer 14 and the substrate 2 .
  • the contact region can be increased during the etching process by extending the etching time. However, if the etching time is not controlled properly, the method will overly etch the insulating layer 8 and the sidewall spacer 10 such that the second conductive layer 6 is exposed. The exposed part of the second conductive layer 6 will contact the metal layer 14 at point 16 and cause a short circuit.
  • U.S. Pat. No. 5,989,987 provides an improved method of forming a self-aligned contact structure, as shown FIGS. 2A-2D .
  • the prior art method is described as follows.
  • first a substrate 2 is prepared.
  • the substrate has a first conductive layer 4 , a second conductive layer 6 , and an insulating layer 8 formed in sequence from bottom to top.
  • the first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer.
  • a plurality of separated gate structures is formed by performing a dry etching step to the extent that the top surface of the substrate 2 is exposed.
  • the second conductive layer 6 is etched with an etchant, which is a mixture of NH 4 OH, H 2 O 2 , and H 2 O.
  • an etchant which is a mixture of NH 4 OH, H 2 O 2 , and H 2 O.
  • the purpose of the etchant is to etch the second conductive layer 6
  • the first conductive layer 4 is also etched at a slower etching rate.
  • a sidewall spacer layer 10 is formed on each side of each gate structure after the etching step is finished.
  • a dielectric layer 12 is formed on the whole top surface of the substrate to cover all the gate structures and the exposed surface of the substrate. After that, selected portions of the dielectric layer 12 between the gate structures are removed until the top surface of the substrate 2 is exposed.
  • a metal layer 14 of a specific thickness is deposited to cover the exposed surface of the dielectric layer 12 , the sidewall spacers 10 of the gate structures, and the substrate 2 . In this way, a metal contact is formed in a self-aligned contact 20 between the metal layer 14 and the substrate 2 .
  • the advantage of the method of the aforementioned U.S. Pat. No. 5,989,987 resides in the extra etching step, which is performed on the second conductive layer 6 .
  • the width of the second conductive layer 6 is narrower than that of the above insulating layer 8 due to this extra etching process, so as to form a larger process window and to avoid a short circuit caused by the contact of the second conductive layer 6 and the metal layer 14 at point 16 .
  • the etching step of the second conductive layer 6 is global. In other words, one side of the second conductive layer 6 , which is not used to form bit-line contact, is also etched. Since the cross-section area of the second conductive layer 6 is reduced, the resistance of the gate conductor is increased accordingly.
  • the etching step reduces the contact area between the second conductive layer 6 and the first conductive layer 4 .
  • the peeling phenomenon will be induced in subsequent manufacturing processes if too much contact area is reduced.
  • the main object of the present invention is to provide methods of forming a self-aligned contact structure with a locally etched second conductive layer.
  • the self-aligned contact structure formed by said methods can have a larger process window, larger cross-section area, lower resistance, and can avoid the peeling phenomenon between the second conductive layer and the first conductive layer.
  • the method according to a first embodiment of the present invention comprises the following steps:
  • FIGS. 1A-1C represent a conventional method of forming a self-aligned contact structure
  • FIGS. 2A-2D represent a method of forming a self-aligned contact structure of U.S. Pat. No. 5,989,987;
  • FIGS. 3A-3F represent the structures obtained after each step of the method according to the first embodiment of the present invention.
  • FIGS. 4A-4B represent a flow chart of the method of forming a self-aligned contact structure according to the first embodiment of the present invention
  • FIGS. 5A-5F represent the structures obtained after each step of the method according to the second embodiment of the present invention.
  • FIG. 5G is a top view of the second conductive layer of FIG. 5F ;
  • FIGS. 6A-6B represent a flow chart of the method of forming a self-aligned contact structure according to the second embodiment of the present invention.
  • the first embodiment of the present invention is described by the structures from FIGS. 3A-3F and the method shown in the flow chart of FIGS. 4A-4B .
  • a substrate 2 which has a first conductive layer 4 , a second conductive layer 6 , and an insulating layer 8 formed in sequence from bottom to top, is prepared.
  • the first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer.
  • the second conductive layer 6 can be a metal silicide layer, such as a tungsten silicide (WSi) layer, and the insulating layer 8 can be a silicon nitride layer.
  • a gate conductor (GC) photomask is opened (step 401 ).
  • a plurality of separated gate structures is formed by performing an etching process to the top surface of the substrate 2 (step 402 ).
  • a photoresist material layer 22 is deposited, or an anti-reflective coating (ARC, not shown in the figures), and a photoresist material layer 22 are in turn deposited on the entire surface of the substrate 2 (step 403 ).
  • ARC anti-reflective coating
  • a bit-line contact node photomask is used to mask the side of each gate structure that is not used to form a bit-line contacts (step 404 ).
  • a lithographic process is performed, or a lithographic process and an etching process are performed, in turn, to form an opening on the side of the gate structures used to form the bit-line contacts until the top surface of the substrate 2 is exposed (step 405 ), wherein the etching process can be a dry etching process.
  • an etchant that has a higher etching rate to the second conductive 6 layer than to the insulating layer 8 and the first conductive layer 4 is used to etch the side that is not covered by the photoresist material layer 22 (step 46 ), wherein the etching step can be an isotropic etching step (such as a mixture of NH 4 OH, H 2 O 2 ,and H 2 O).
  • the photoresist material 22 and the anti-reflective coating are removed (step 407 ).
  • a sidewall spacer 10 is formed on each side of each gate structure (step 408 ).
  • the sidewall spacer 10 can be a silicon nitride layer.
  • a dielectric layer 12 is deposited on the entire top surface of the substrate (step 409 ).
  • a lithographic process and an etching process are performed to remove a portion of the dielectric layer 12 on the side of the gate structure used to form the bit-line contact to expose the top surface of the substrate and to form a self-aligned contact (step 410 ).
  • a metal layer 14 of a specific thickness is deposited on the entire top surface of the substrate 2 so as to cover the exposed surface of the dielectric 12 , sidewall spacers 10 of the self-aligned contact, and the substrate 2 .
  • a metal contact of a width of X is formed in a self-aligned contact 20 between the metal layer 14 and the substrate 2 (step 411 ).
  • the second embodiment of the present invention is illustrated in the structures from FIGS. 5A-5F and the method shown in the flow chart of FIGS. 6A-6B .
  • a substrate 2 that has a first conductive layer 4 , a second conductive layer 6 , and an insulating layer 8 formed in sequence from bottom to top, is prepared.
  • the first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer
  • the second conductive layer 6 can be a metal silicide layer, such as a tungsten silicide (WSi) layer
  • the insulating layer can be a silicon nitride layer.
  • the gate conductor (GC) photomask is opened (step 601 ).
  • a plurality of separated gate structures is formed by performing an etching process to the top surface of the substrate 2 (step 602 ).
  • a photoresist material layer 22 is deposited, or an anti-reflective coating (ARC, not shown in the figures) and a photoresist material layer 22 are deposited, in turn, on the entire surface of the substrate 2 (step 603 ).
  • ARC anti-reflective coating
  • a bit-line contact photomask is used to form round openings between gate structures (step 604 ).
  • the positions of the round openings are the regions of forming self-aligned contact later (please refer to FIG. 5G ) and the etching process can be a dry etching process.
  • an etchant that has a higher etching rate to the second conductive layer 6 than to the insulating layer 8 and the first conductive layer 4 is used to etch the second conductive layer, which is not masked by the photoresist material layer 22 (step 605 ), wherein the etching step can be an isotropic etching step (such as a mixture of NH 4 OH, H 2 O 2 , and H 2 O).
  • the photoresist material layer 22 and the anti-reflective coating are removed (step 606 ).
  • a sidewall spacer 10 is formed on each side of each gate structure (step 607 ).
  • the sidewall spacer 10 can be a silicon nitride layer.
  • a dielectric layer 12 is deposited to cover the entire top surface of the substrate (step 608 ).
  • a portion of the dielectric layer 12 which is used to form bit-line contact, is removed by performing a lithographic process and an etching process so as to expose the top surface of the substrate to form self-aligned contact (step 609 ).
  • a metal layer 14 of a specific thickness is deposited on the entire top surface of the substrate to cover the exposed surface of the dielectric layer 12 , the sidewall spacer 10 of the self-aligned contact, and the substrate 2 so as to form a metal contact in the self-aligned contact between the metal layer 14 and the substrate 2 (step 610 ).
  • FIG. 5G is a top view of the second conductive layer of FIG. 5F .
  • the position of the round opening in step 604 can be seen in FIG. 5G .
  • the methods of the present invention differ from that of the U.S. Pat. No. 5,989,987, and the difference is that the present invention etches the side of the second conductive layer used to form the bit-line contact of each gate structure only and does not etch the other side of the second conductive layer not used to form the bit-line contact of each gate structure.
  • the methods of the present invention can eliminate all of the disadvantages of the conventional method of forming a self-aligned contact structure and the method of U.S. Pat. No. 5,989,987.
  • the etching of the second conductive layer of step 406 of the first embodiment of the present invention and of step 605 of the second embodiment of the present invention generate a larger contact than the conventional method of forming a self-aligned contact structure, the contact between the second conductive layer 6 and the metal layer 14 at point 16 can be prevented.
  • the etching of the second conductive layer 6 is only performed on the side of the gate structure used to form the bit-line contact and the side of the second conductive layer 6 of the gate structure not used to form the gate conductor/bit-line contact is not etched, the cross-section area of only one side of the second conductive layer 6 is reduced; thus the resistance of the gate structure is lower and the variation of the resistance of the gate structure is smaller.
  • the reduction of the contact area between the second conductive layer 6 and the first conductive layer 4 is lessened, the chance of causing the peeling phenomenon in the subsequent processes is reduced.

Landscapes

  • Semiconductor Memories (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method of forming a self-aligned contact structure with a locally etched conductive layer comprises the steps of: preparing a substrate formed with gate structures comprising a first conductive layer, a second conductive layer, and an insulating layer; depositing a photoresist material layer on the substrate; performing a lithographic step with a bit-line contact node photomask or a bit-line contact photomask to expose a portion of the surface of the substrate; etching the exposed second conductive layer with an etchant; removing the remaining photoresist material layer; forming a sidewall spacer on the sidewalls of each gate structure; forming a dielectric layer to cover the substrate; and performing lithographic and etching steps to remove the dielectric layer and to form self-aligned contact structure.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of U.S. application Ser. No. 10/330,522, filed Dec. 27, 2002, incorporated herein expressly by reference.
  • FIELD OF THE INVENTION
  • The present invention relates to a method of forming a self-aligned contact structure and, in particular, the present invention relates to a method of eliminating the disadvantage of the short circuit problem of a gate conductor/bit-line contact (GC/CB) formed in prior manufacturing processes and increasing a larger process window.
  • BACKGROUND OF THE INVENTION
  • Normally, a metal oxide semiconductor (MOS) device is composed of a metal layer, a silicon oxide layer, and a substrate. Since the adhesion between the metal and the oxide is poor, a polysilicon material is often used to replace the metal so as to form the conductive layer of an MOS device. However, the disadvantage of the polysilicon material is that its resistance is higher than that of the metal. Although the resistance can be reduced by doping impurities, the generated conductivity is not high enough for a good conductive layer of an MOS device. A general solution is to add a metal silicide layer on the polysilicon layer, such as a tungsten silicide (WSi) layer, so as to improve the conductivity of the gate structure.
  • In prior art, a method of forming a contact structure comprises the following steps: forming a dielectric layer; forming a contact; and forming a metal layer. The general method for forming a metal contact between the metal layer and the substrate is the self-aligned contact etching method.
  • FIGS. 1A-1C represent a conventional method of forming a gate structure. The method is described as follows.
  • Referring to FIG. 1A, first, a substrate 2 is prepared. Next, a plurality of separated gate structures is formed on the substrate 2, wherein each gate structure comprises a first conductive layer 4, a second conductive layer 6, an insulating layer 8, and two sidewall spacers 10. A dielectric layer 12 is formed to cover the whole substrate after the gate structure is formed.
  • Referring to FIG. 1B, next a lithographic process and an etching process are performed to remove a selected portion of the dielectric layer 12 until the top surface of the substrate is exposed. The etching process also affects the insulating layer 8 and the sidewall spacer 10. Since the etching rate of the insulating layer 8 and the sidewall spacer 10 is lower than that of the dielectric layer 12, only portions of the insulating layer 8 and the sidewall spacer 10 are removed. As a result, a contact 20, which is formed between the gate structures, can be self-aligned to the substrate where a contact region is formed. As shown in the same figure, the contact region is formed on an exposed top surface of the substrate 2 with a width of X.
  • Referring now to FIG. 1C, a metal layer 14 is deposited to a specific thickness so as to cover the exposed surface of the substrate, the sidewall spacers 10 of the gate structures, and the substrate 2. In this way, a metal contact of the width of X is formed in the self-aligned contact 20 between the metal layer 14 and the substrate 2.
  • The contact resistance of the aforementioned self-aligned contact is proportional to the contact region (i.e., the region marked with the width X) between the metal layer 14 and the substrate 2. The contact region can be increased during the etching process by extending the etching time. However, if the etching time is not controlled properly, the method will overly etch the insulating layer 8 and the sidewall spacer 10 such that the second conductive layer 6 is exposed. The exposed part of the second conductive layer 6 will contact the metal layer 14 at point 16 and cause a short circuit.
  • In order to improve the above-mentioned conventional manufacturing process, U.S. Pat. No. 5,989,987 provides an improved method of forming a self-aligned contact structure, as shown FIGS. 2A-2D. The prior art method is described as follows.
  • Referring to FIG. 2A, first a substrate 2 is prepared. The substrate has a first conductive layer 4, a second conductive layer 6, and an insulating layer 8 formed in sequence from bottom to top. The first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer. Next, a plurality of separated gate structures is formed by performing a dry etching step to the extent that the top surface of the substrate 2 is exposed.
  • Referring next to FIG. 2B, the second conductive layer 6 is etched with an etchant, which is a mixture of NH4OH, H2O2, and H2O. Although the purpose of the etchant is to etch the second conductive layer 6, the first conductive layer 4 is also etched at a slower etching rate. A sidewall spacer layer 10 is formed on each side of each gate structure after the etching step is finished.
  • Referring to FIG. 2C, a dielectric layer 12 is formed on the whole top surface of the substrate to cover all the gate structures and the exposed surface of the substrate. After that, selected portions of the dielectric layer 12 between the gate structures are removed until the top surface of the substrate 2 is exposed.
  • Referring then to FIG. 2D, a metal layer 14 of a specific thickness is deposited to cover the exposed surface of the dielectric layer 12, the sidewall spacers 10 of the gate structures, and the substrate 2. In this way, a metal contact is formed in a self-aligned contact 20 between the metal layer 14 and the substrate 2.
  • The advantage of the method of the aforementioned U.S. Pat. No. 5,989,987 resides in the extra etching step, which is performed on the second conductive layer 6. The width of the second conductive layer 6 is narrower than that of the above insulating layer 8 due to this extra etching process, so as to form a larger process window and to avoid a short circuit caused by the contact of the second conductive layer 6 and the metal layer 14 at point 16.
  • However, the method of forming a self-aligned contact structure provided by U.S. Pat. No. 5,989,987 has the following disadvantages:
  • (1) The etching step of the second conductive layer 6 is global. In other words, one side of the second conductive layer 6, which is not used to form bit-line contact, is also etched. Since the cross-section area of the second conductive layer 6 is reduced, the resistance of the gate conductor is increased accordingly.
  • (2) The etching step reduces the contact area between the second conductive layer 6 and the first conductive layer 4. The peeling phenomenon will be induced in subsequent manufacturing processes if too much contact area is reduced.
  • SUMMARY OF THE INVENTION
  • The main object of the present invention is to provide methods of forming a self-aligned contact structure with a locally etched second conductive layer. The self-aligned contact structure formed by said methods can have a larger process window, larger cross-section area, lower resistance, and can avoid the peeling phenomenon between the second conductive layer and the first conductive layer. The method according to a first embodiment of the present invention comprises the following steps:
      • (1) depositing a first conductive layer on the entire top surface of a substrate;
      • (2) depositing a second conductive layer on the entire top surface of the first conductive layer;
      • (3) depositing an insulating layer on the entire top surface of the second conductive layer;
      • (4) performing a lithographic process and an etching process to form plurality of gate structures;
      • (5) depositing a photoresist material layer on the entire top surface of the substrate, or depositing a photoresist layer after depositing an anti-reflective coating (ARC);
      • (6) performing a lithographic process, or a lithographic process and an etching process, with a bit-line contact node photomask to remove the photoresist material layer or the photoresist material layer and the anti-reflective coating on one side of each gate structure used to form bit-line contacts to form at least an opening to expose the top surface of the substrate;
      • (7) using an etchant that has a higher etching rate to the second conductive layer than to the insulating layer and the first conductive layer to etch the second conductive layer at the side of gate structures used to form bit-line contacts;
      • (8) removing the photoresist material layer or the photoresist layer and the anti-reflective coating;
      • (9) forming a sidewall spacer at each side of each gate structure;
      • (10) forming a dielectric layer, which covers the entire top surface of the substrate;
      • (11) forming a self-aligned contact by performing a lithographic process and an etching process to remove the dielectric layer on the side of each gate structure used to form a bit-line contact so as to expose the top surface of the substrate and to form a self-aligned contact; and
      • (12) forming a metal layer that covers the exposed surface of the dielectric layer and the sidewalls of the gate structures and forming a self-aligned contact on the exposed top surface of the substrate between the metal layer and the substrate.
  • The method according to a second embodiment of the present invention comprises the following steps:
      • (1) depositing a first conductive layer on the entire top surface of a substrate;
      • (2) depositing a second conductive layer on the entire top surface of the first conductive layer;
      • (3) depositing an insulating layer on the entire top surface of the second conductive layer;
      • (4) performing a lithographic process, or a lithographic process and an etching process, to form a plurality of gate structures;
      • (5) depositing a photoresist material layer on the entire top surface of the substrate, or depositing a photoresist layer after depositing an anti-reflective coating (ARC);
      • (6) performing a lithographic process and an etching process with a bit-line contact photomask to form at least a round opening between the gate structures so as to expose to the top surface of the substrate;
      • (7) using an etchant that has a higher etching rate to the second conductive layer than to the insulating layer and the first conductive layer to etch the second conductive layer at the side of gate structures used to form bit-line contacts;
      • (8) removing the photoresist layer or the photoresist layer and the anti-reflective coating;
      • (9) forming a sidewall spacer at each side of each gate structure;
      • (10) forming a dielectric layer that covers the entire top surface of the substrate;
      • (11) forming a self-aligned contact by performing a lithographic process and an etching process to remove the dielectric layer at the side of each gate structure used to form a bit-line contact so as to expose the top surface of the substrate and to form a self-aligned contact; and
      • (12) forming a metal layer that covers the exposed surface of the dielectric layer and the sidewalls of the gate structures and forming a self-aligned contact on the exposed top surface of the substrate between the metal layer and the substrate.
    BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same become better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
  • FIGS. 1A-1C represent a conventional method of forming a self-aligned contact structure;
  • FIGS. 2A-2D represent a method of forming a self-aligned contact structure of U.S. Pat. No. 5,989,987;
  • FIGS. 3A-3F represent the structures obtained after each step of the method according to the first embodiment of the present invention;
  • FIGS. 4A-4B represent a flow chart of the method of forming a self-aligned contact structure according to the first embodiment of the present invention;
  • FIGS. 5A-5F represent the structures obtained after each step of the method according to the second embodiment of the present invention;
  • FIG. 5G is a top view of the second conductive layer of FIG. 5F; and
  • FIGS. 6A-6B represent a flow chart of the method of forming a self-aligned contact structure according to the second embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • The preferred embodiment of the present invention will be described below with reference to the accompanying drawings. The same element in the drawings is represented with the same reference numeral.
  • The first embodiment of the present invention is described by the structures from FIGS. 3A-3F and the method shown in the flow chart of FIGS. 4A-4B.
  • First, a substrate 2, which has a first conductive layer 4, a second conductive layer 6, and an insulating layer 8 formed in sequence from bottom to top, is prepared. The first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer. The second conductive layer 6 can be a metal silicide layer, such as a tungsten silicide (WSi) layer, and the insulating layer 8 can be a silicon nitride layer. Next, as shown in FIG. 4A, a gate conductor (GC) photomask is opened (step 401). Next, a plurality of separated gate structures is formed by performing an etching process to the top surface of the substrate 2 (step 402).
  • Next, as shown in FIGS. 3A-4A, a photoresist material layer 22 is deposited, or an anti-reflective coating (ARC, not shown in the figures), and a photoresist material layer 22 are in turn deposited on the entire surface of the substrate 2 (step 403).
  • Next, as shown in FIGS. 3B, 4A-4B, a bit-line contact node photomask is used to mask the side of each gate structure that is not used to form a bit-line contacts (step 404). Next, a lithographic process is performed, or a lithographic process and an etching process are performed, in turn, to form an opening on the side of the gate structures used to form the bit-line contacts until the top surface of the substrate 2 is exposed (step 405), wherein the etching process can be a dry etching process. Next, an etchant that has a higher etching rate to the second conductive 6 layer than to the insulating layer 8 and the first conductive layer 4 is used to etch the side that is not covered by the photoresist material layer 22 (step 46), wherein the etching step can be an isotropic etching step (such as a mixture of NH4OH, H2O2,and H2O).
  • Next, as shown in FIGS. 3C and 4B, the photoresist material 22 and the anti-reflective coating (if there is any) are removed (step 407).
  • Next, as shown in FIGS. 3D and 4B, a sidewall spacer 10 is formed on each side of each gate structure (step 408). The sidewall spacer 10 can be a silicon nitride layer.
  • Next, as shown in FIGS. 3E and 4B, a dielectric layer 12 is deposited on the entire top surface of the substrate (step 409). Next, a lithographic process and an etching process are performed to remove a portion of the dielectric layer 12 on the side of the gate structure used to form the bit-line contact to expose the top surface of the substrate and to form a self-aligned contact (step 410).
  • Next, as shown in FIGS. 3F and 4B, a metal layer 14 of a specific thickness is deposited on the entire top surface of the substrate 2 so as to cover the exposed surface of the dielectric 12, sidewall spacers 10 of the self-aligned contact, and the substrate 2. In this way, a metal contact of a width of X is formed in a self-aligned contact 20 between the metal layer 14 and the substrate 2 (step 411).
  • The second embodiment of the present invention is illustrated in the structures from FIGS. 5A-5F and the method shown in the flow chart of FIGS. 6A-6B.
  • First, a substrate 2 that has a first conductive layer 4, a second conductive layer 6, and an insulating layer 8 formed in sequence from bottom to top, is prepared. The first conductive layer 4 can be a polysilicon layer or an amorphous silicon layer, the second conductive layer 6 can be a metal silicide layer, such as a tungsten silicide (WSi) layer, and the insulating layer can be a silicon nitride layer. Next, as shown in FIG. 5A, the gate conductor (GC) photomask is opened (step 601). Next, a plurality of separated gate structures is formed by performing an etching process to the top surface of the substrate 2 (step 602).
  • Next, as shown in FIGS. 5A-6A, a photoresist material layer 22 is deposited, or an anti-reflective coating (ARC, not shown in the figures) and a photoresist material layer 22 are deposited, in turn, on the entire surface of the substrate 2 (step 603).
  • Next, as shown in FIGS. 5B and 6A, a bit-line contact photomask is used to form round openings between gate structures (step 604). The positions of the round openings are the regions of forming self-aligned contact later (please refer to FIG. 5G) and the etching process can be a dry etching process. Next, an etchant that has a higher etching rate to the second conductive layer 6 than to the insulating layer 8 and the first conductive layer 4, is used to etch the second conductive layer, which is not masked by the photoresist material layer 22 (step 605), wherein the etching step can be an isotropic etching step (such as a mixture of NH4OH, H2O2, and H2O).
  • Next, as shown in FIGS. 5C and 6B, the photoresist material layer 22 and the anti-reflective coating (if there is any) are removed (step 606).
  • Next, as shown in FIGS. 5D and 6B, a sidewall spacer 10 is formed on each side of each gate structure (step 607). The sidewall spacer 10 can be a silicon nitride layer.
  • Next, as shown in FIGS. 5E and 6B, a dielectric layer 12 is deposited to cover the entire top surface of the substrate (step 608). Next, a portion of the dielectric layer 12, which is used to form bit-line contact, is removed by performing a lithographic process and an etching process so as to expose the top surface of the substrate to form self-aligned contact (step 609).
  • Next, as shown in FIGS. 5F and 6B, a metal layer 14 of a specific thickness is deposited on the entire top surface of the substrate to cover the exposed surface of the dielectric layer 12, the sidewall spacer 10 of the self-aligned contact, and the substrate 2 so as to form a metal contact in the self-aligned contact between the metal layer 14 and the substrate 2 (step 610).
  • FIG. 5G is a top view of the second conductive layer of FIG. 5F. The position of the round opening in step 604 can be seen in FIG. 5G.
  • The methods of the present invention differ from that of the U.S. Pat. No. 5,989,987, and the difference is that the present invention etches the side of the second conductive layer used to form the bit-line contact of each gate structure only and does not etch the other side of the second conductive layer not used to form the bit-line contact of each gate structure. Thus, the methods of the present invention can eliminate all of the disadvantages of the conventional method of forming a self-aligned contact structure and the method of U.S. Pat. No. 5,989,987. First, since the etching of the second conductive layer of step 406 of the first embodiment of the present invention and of step 605 of the second embodiment of the present invention generate a larger contact than the conventional method of forming a self-aligned contact structure, the contact between the second conductive layer 6 and the metal layer 14 at point 16 can be prevented. Secondly, since the etching of the second conductive layer 6 is only performed on the side of the gate structure used to form the bit-line contact and the side of the second conductive layer 6 of the gate structure not used to form the gate conductor/bit-line contact is not etched, the cross-section area of only one side of the second conductive layer 6 is reduced; thus the resistance of the gate structure is lower and the variation of the resistance of the gate structure is smaller. Lastly, since the reduction of the contact area between the second conductive layer 6 and the first conductive layer 4 is lessened, the chance of causing the peeling phenomenon in the subsequent processes is reduced.
  • With the above descriptions, it is obvious that the embodiments and description are not intended to limit the invention. The invention may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications would be obvious to one skilled in the art and fall within the scope of the following claims.
  • While the preferred embodiment of the invention has been illustrated and described, it will be appreciated that various changes can be made therein without departing from the spirit and scope of the invention.

Claims (10)

1. A gate structure with a locally etched conductive layer, comprising:
(a) a semiconductor substrate;
(b) a first conductive layer formed on said substrate;
(c) a second conductive layer formed on said first conductive layer,
wherein a side of said second conductive layer, which is used to form a self-aligned contact window is locally etched; and
(d) an insulating layer formed on said second conductive layer.
2. The gate structure with a locally etched conductive layer of claim 1, wherein said first conductive layer is selected from polysilicon and amorphous silicon.
3. The gate structure with a locally etched conductive layer of claim 1, wherein said second conductive layer is a metal silicide.
4. The gate structure with a locally etched conductive layer of claim 1, wherein said second conductive layer is a tungsten silicide.
5. A self-aligned contact structure with a locally etched conductive layer, comprising:
(a) a semiconductor substrate;
(b) a plurality of separated gate structures formed on said substrate, wherein each gate structure comprises:
(i) a first conductive layer deposited on the surface of said substrate;
(ii) a second conductive layer deposited on the surface of said first conductive layer, wherein a side of said second conductive layer, which is used to form a self-aligned contact window is locally etched; and
(iii) an insulating layer deposited on the surface of said second conductive layer;
(c) a sidewall spacer formed on a sidewall of each gate structure;
(d) a dielectric layer that covers the side of each said gate structure, which is not used to form a self-aligned contact structure; and
(e) a metal layer that covers said dielectric, said sidewall spacers of each said gate structure and said substrate, wherein said metal layer is not in contact with said conductive layer.
6. The self-aligned contact structure with a locally etched conductive layer of claim 5, wherein said first conductive layer is selected from polysilicon and amorphous silicon.
7. The self-aligned contact structure with a locally etched conductive layer of claim 5, wherein said metal silicide layer is a metal silicide.
8. The self-aligned contact structure with a locally etched conductive layer of claim 7, wherein said second conductive layer is a tungsten silicide.
9. The self-aligned contact structure with a locally etched conductive layer of claim 5, wherein said insulating layer is a silicon nitride layer.
10. The self-aligned contact structure with a locally etched conductive layer of claim 5, wherein said sidewall spacer is a silicon nitride layer.
US11/041,503 2002-09-18 2005-01-21 Method of forming self-aligned contact structure with locally etched gate conductive layer Abandoned US20050127453A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/041,503 US20050127453A1 (en) 2002-09-18 2005-01-21 Method of forming self-aligned contact structure with locally etched gate conductive layer

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
TW091121343 2002-09-18
TW091121343A TW544787B (en) 2002-09-18 2002-09-18 Method of forming self-aligned contact structure with locally etched gate conductive layer
US10/330,522 US6855610B2 (en) 2002-09-18 2002-12-27 Method of forming self-aligned contact structure with locally etched gate conductive layer
US11/041,503 US20050127453A1 (en) 2002-09-18 2005-01-21 Method of forming self-aligned contact structure with locally etched gate conductive layer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/330,522 Division US6855610B2 (en) 2002-09-18 2002-12-27 Method of forming self-aligned contact structure with locally etched gate conductive layer

Publications (1)

Publication Number Publication Date
US20050127453A1 true US20050127453A1 (en) 2005-06-16

Family

ID=29708554

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/330,522 Expired - Lifetime US6855610B2 (en) 2002-09-18 2002-12-27 Method of forming self-aligned contact structure with locally etched gate conductive layer
US11/041,503 Abandoned US20050127453A1 (en) 2002-09-18 2005-01-21 Method of forming self-aligned contact structure with locally etched gate conductive layer

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/330,522 Expired - Lifetime US6855610B2 (en) 2002-09-18 2002-12-27 Method of forming self-aligned contact structure with locally etched gate conductive layer

Country Status (2)

Country Link
US (2) US6855610B2 (en)
TW (1) TW544787B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10461186B1 (en) 2018-05-31 2019-10-29 Globalfoundries Inc. Methods of forming vertical field effect transistors with self-aligned contacts and the resulting structures

Families Citing this family (182)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6674562B1 (en) * 1994-05-05 2004-01-06 Iridigm Display Corporation Interferometric modulation of radiation
US7123216B1 (en) 1994-05-05 2006-10-17 Idc, Llc Photonic MEMS and structures
US6680792B2 (en) * 1994-05-05 2004-01-20 Iridigm Display Corporation Interferometric modulation of radiation
US8014059B2 (en) * 1994-05-05 2011-09-06 Qualcomm Mems Technologies, Inc. System and method for charge control in a MEMS device
US7550794B2 (en) * 2002-09-20 2009-06-23 Idc, Llc Micromechanical systems device comprising a displaceable electrode and a charge-trapping layer
US7297471B1 (en) 2003-04-15 2007-11-20 Idc, Llc Method for manufacturing an array of interferometric modulators
US7460291B2 (en) 1994-05-05 2008-12-02 Idc, Llc Separable modulator
US7138984B1 (en) 2001-06-05 2006-11-21 Idc, Llc Directly laminated touch sensitive screen
US7471444B2 (en) * 1996-12-19 2008-12-30 Idc, Llc Interferometric modulation of radiation
US8928967B2 (en) 1998-04-08 2015-01-06 Qualcomm Mems Technologies, Inc. Method and device for modulating light
US7532377B2 (en) 1998-04-08 2009-05-12 Idc, Llc Movable micro-electromechanical device
KR100703140B1 (en) * 1998-04-08 2007-04-05 이리다임 디스플레이 코포레이션 Interference modulator and its manufacturing method
WO2003007049A1 (en) * 1999-10-05 2003-01-23 Iridigm Display Corporation Photonic mems and structures
US6962771B1 (en) * 2000-10-13 2005-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Dual damascene process
US6794119B2 (en) * 2002-02-12 2004-09-21 Iridigm Display Corporation Method for fabricating a structure for a microelectromechanical systems (MEMS) device
US7781850B2 (en) * 2002-09-20 2010-08-24 Qualcomm Mems Technologies, Inc. Controlling electromechanical behavior of structures within a microelectromechanical systems device
TW200413810A (en) 2003-01-29 2004-08-01 Prime View Int Co Ltd Light interference display panel and its manufacturing method
TW594360B (en) * 2003-04-21 2004-06-21 Prime View Int Corp Ltd A method for fabricating an interference display cell
TW570896B (en) 2003-05-26 2004-01-11 Prime View Int Co Ltd A method for fabricating an interference display cell
US7221495B2 (en) * 2003-06-24 2007-05-22 Idc Llc Thin film precursor stack for MEMS manufacturing
TW200506479A (en) * 2003-08-15 2005-02-16 Prime View Int Co Ltd Color changeable pixel for an interference display
TWI231865B (en) * 2003-08-26 2005-05-01 Prime View Int Co Ltd An interference display cell and fabrication method thereof
TWI232333B (en) * 2003-09-03 2005-05-11 Prime View Int Co Ltd Display unit using interferometric modulation and manufacturing method thereof
TW593126B (en) * 2003-09-30 2004-06-21 Prime View Int Co Ltd A structure of a micro electro mechanical system and manufacturing the same
US7012726B1 (en) 2003-11-03 2006-03-14 Idc, Llc MEMS devices with unreleased thin film components
US7161728B2 (en) 2003-12-09 2007-01-09 Idc, Llc Area array modulation and lead reduction in interferometric modulators
US7142346B2 (en) * 2003-12-09 2006-11-28 Idc, Llc System and method for addressing a MEMS display
US7532194B2 (en) * 2004-02-03 2009-05-12 Idc, Llc Driver voltage adjuster
US20050176244A1 (en) * 2004-02-06 2005-08-11 Nanya Technology Corporation Method for manufacturing gate structure of memory
US7119945B2 (en) 2004-03-03 2006-10-10 Idc, Llc Altering temporal response of microelectromechanical elements
US7706050B2 (en) * 2004-03-05 2010-04-27 Qualcomm Mems Technologies, Inc. Integrated modulator illumination
US7060895B2 (en) * 2004-05-04 2006-06-13 Idc, Llc Modifying the electro-mechanical behavior of devices
US7476327B2 (en) * 2004-05-04 2009-01-13 Idc, Llc Method of manufacture for microelectromechanical devices
US7164520B2 (en) * 2004-05-12 2007-01-16 Idc, Llc Packaging for an interferometric modulator
US7256922B2 (en) * 2004-07-02 2007-08-14 Idc, Llc Interferometric modulators with thin film transistors
TWI233916B (en) * 2004-07-09 2005-06-11 Prime View Int Co Ltd A structure of a micro electro mechanical system
EP1855142A3 (en) * 2004-07-29 2008-07-30 Idc, Llc System and method for micro-electromechanical operating of an interferometric modulator
US7499208B2 (en) 2004-08-27 2009-03-03 Udc, Llc Current mode display driver circuit realization feature
US7889163B2 (en) * 2004-08-27 2011-02-15 Qualcomm Mems Technologies, Inc. Drive method for MEMS devices
US7515147B2 (en) * 2004-08-27 2009-04-07 Idc, Llc Staggered column drive circuit systems and methods
US7551159B2 (en) 2004-08-27 2009-06-23 Idc, Llc System and method of sensing actuation and release voltages of an interferometric modulator
US7560299B2 (en) * 2004-08-27 2009-07-14 Idc, Llc Systems and methods of actuating MEMS display elements
US7602375B2 (en) * 2004-09-27 2009-10-13 Idc, Llc Method and system for writing data to MEMS display elements
US7545550B2 (en) * 2004-09-27 2009-06-09 Idc, Llc Systems and methods of actuating MEMS display elements
US7317568B2 (en) * 2004-09-27 2008-01-08 Idc, Llc System and method of implementation of interferometric modulators for display mirrors
US20060076634A1 (en) * 2004-09-27 2006-04-13 Lauren Palmateer Method and system for packaging MEMS devices with incorporated getter
US7136213B2 (en) * 2004-09-27 2006-11-14 Idc, Llc Interferometric modulators having charge persistence
US7710629B2 (en) * 2004-09-27 2010-05-04 Qualcomm Mems Technologies, Inc. System and method for display device with reinforcing substance
US20060103643A1 (en) * 2004-09-27 2006-05-18 Mithran Mathew Measuring and modeling power consumption in displays
US7701631B2 (en) * 2004-09-27 2010-04-20 Qualcomm Mems Technologies, Inc. Device having patterned spacers for backplates and method of making the same
US7343080B2 (en) * 2004-09-27 2008-03-11 Idc, Llc System and method of testing humidity in a sealed MEMS device
US7302157B2 (en) * 2004-09-27 2007-11-27 Idc, Llc System and method for multi-level brightness in interferometric modulation
US7675669B2 (en) 2004-09-27 2010-03-09 Qualcomm Mems Technologies, Inc. Method and system for driving interferometric modulators
US7355780B2 (en) * 2004-09-27 2008-04-08 Idc, Llc System and method of illuminating interferometric modulators using backlighting
US7936497B2 (en) * 2004-09-27 2011-05-03 Qualcomm Mems Technologies, Inc. MEMS device having deformable membrane characterized by mechanical persistence
US7460246B2 (en) * 2004-09-27 2008-12-02 Idc, Llc Method and system for sensing light using interferometric elements
US7813026B2 (en) 2004-09-27 2010-10-12 Qualcomm Mems Technologies, Inc. System and method of reducing color shift in a display
US20060176487A1 (en) * 2004-09-27 2006-08-10 William Cummings Process control monitors for interferometric modulators
US7299681B2 (en) * 2004-09-27 2007-11-27 Idc, Llc Method and system for detecting leak in electronic devices
US7808703B2 (en) * 2004-09-27 2010-10-05 Qualcomm Mems Technologies, Inc. System and method for implementation of interferometric modulator displays
US7630119B2 (en) * 2004-09-27 2009-12-08 Qualcomm Mems Technologies, Inc. Apparatus and method for reducing slippage between structures in an interferometric modulator
US7553684B2 (en) * 2004-09-27 2009-06-30 Idc, Llc Method of fabricating interferometric devices using lift-off processing techniques
US7405861B2 (en) * 2004-09-27 2008-07-29 Idc, Llc Method and device for protecting interferometric modulators from electrostatic discharge
US7130104B2 (en) * 2004-09-27 2006-10-31 Idc, Llc Methods and devices for inhibiting tilting of a mirror in an interferometric modulator
US7653371B2 (en) * 2004-09-27 2010-01-26 Qualcomm Mems Technologies, Inc. Selectable capacitance circuit
US7420725B2 (en) 2004-09-27 2008-09-02 Idc, Llc Device having a conductive light absorbing mask and method for fabricating same
US20060077126A1 (en) * 2004-09-27 2006-04-13 Manish Kothari Apparatus and method for arranging devices into an interconnected array
US20060066932A1 (en) * 2004-09-27 2006-03-30 Clarence Chui Method of selective etching using etch stop layer
US7532195B2 (en) 2004-09-27 2009-05-12 Idc, Llc Method and system for reducing power consumption in a display
US7668415B2 (en) * 2004-09-27 2010-02-23 Qualcomm Mems Technologies, Inc. Method and device for providing electronic circuitry on a backplate
US7554714B2 (en) * 2004-09-27 2009-06-30 Idc, Llc Device and method for manipulation of thermal response in a modulator
US7345805B2 (en) * 2004-09-27 2008-03-18 Idc, Llc Interferometric modulator array with integrated MEMS electrical switches
US7349136B2 (en) * 2004-09-27 2008-03-25 Idc, Llc Method and device for a display having transparent components integrated therein
US7321456B2 (en) * 2004-09-27 2008-01-22 Idc, Llc Method and device for corner interferometric modulation
US7417735B2 (en) * 2004-09-27 2008-08-26 Idc, Llc Systems and methods for measuring color and contrast in specular reflective devices
US7424198B2 (en) 2004-09-27 2008-09-09 Idc, Llc Method and device for packaging a substrate
US7368803B2 (en) * 2004-09-27 2008-05-06 Idc, Llc System and method for protecting microelectromechanical systems array using back-plate with non-flat portion
US7843410B2 (en) * 2004-09-27 2010-11-30 Qualcomm Mems Technologies, Inc. Method and device for electrically programmable display
US7916103B2 (en) * 2004-09-27 2011-03-29 Qualcomm Mems Technologies, Inc. System and method for display device with end-of-life phenomena
US8310441B2 (en) 2004-09-27 2012-11-13 Qualcomm Mems Technologies, Inc. Method and system for writing data to MEMS display elements
US7453579B2 (en) 2004-09-27 2008-11-18 Idc, Llc Measurement of the dynamic characteristics of interferometric modulators
US7372613B2 (en) * 2004-09-27 2008-05-13 Idc, Llc Method and device for multistate interferometric light modulation
US20060065622A1 (en) * 2004-09-27 2006-03-30 Floyd Philip D Method and system for xenon fluoride etching with enhanced efficiency
US8008736B2 (en) * 2004-09-27 2011-08-30 Qualcomm Mems Technologies, Inc. Analog interferometric modulator device
US7893919B2 (en) 2004-09-27 2011-02-22 Qualcomm Mems Technologies, Inc. Display region architectures
US7684104B2 (en) * 2004-09-27 2010-03-23 Idc, Llc MEMS using filler material and method
US7492502B2 (en) * 2004-09-27 2009-02-17 Idc, Llc Method of fabricating a free-standing microstructure
US7327510B2 (en) * 2004-09-27 2008-02-05 Idc, Llc Process for modifying offset voltage characteristics of an interferometric modulator
US8124434B2 (en) * 2004-09-27 2012-02-28 Qualcomm Mems Technologies, Inc. Method and system for packaging a display
US7679627B2 (en) 2004-09-27 2010-03-16 Qualcomm Mems Technologies, Inc. Controller and driver features for bi-stable display
US7415186B2 (en) * 2004-09-27 2008-08-19 Idc, Llc Methods for visually inspecting interferometric modulators for defects
US7692839B2 (en) * 2004-09-27 2010-04-06 Qualcomm Mems Technologies, Inc. System and method of providing MEMS device with anti-stiction coating
US7944599B2 (en) 2004-09-27 2011-05-17 Qualcomm Mems Technologies, Inc. Electromechanical device with optical function separated from mechanical and electrical function
US20060066596A1 (en) * 2004-09-27 2006-03-30 Sampsell Jeffrey B System and method of transmitting video data
US20060065366A1 (en) * 2004-09-27 2006-03-30 Cummings William J Portable etch chamber
US7920135B2 (en) 2004-09-27 2011-04-05 Qualcomm Mems Technologies, Inc. Method and system for driving a bi-stable display
US7527995B2 (en) * 2004-09-27 2009-05-05 Qualcomm Mems Technologies, Inc. Method of making prestructure for MEMS systems
US7535466B2 (en) * 2004-09-27 2009-05-19 Idc, Llc System with server based control of client device display features
US7289256B2 (en) * 2004-09-27 2007-10-30 Idc, Llc Electrical characterization of interferometric modulators
US7586484B2 (en) * 2004-09-27 2009-09-08 Idc, Llc Controller and driver features for bi-stable display
US7719500B2 (en) * 2004-09-27 2010-05-18 Qualcomm Mems Technologies, Inc. Reflective display pixels arranged in non-rectangular arrays
US7564612B2 (en) * 2004-09-27 2009-07-21 Idc, Llc Photonic MEMS and structures
US7429334B2 (en) * 2004-09-27 2008-09-30 Idc, Llc Methods of fabricating interferometric modulators by selectively removing a material
US7289259B2 (en) 2004-09-27 2007-10-30 Idc, Llc Conductive bus structure for interferometric modulator array
US7359066B2 (en) * 2004-09-27 2008-04-15 Idc, Llc Electro-optical measurement of hysteresis in interferometric modulators
US7417783B2 (en) * 2004-09-27 2008-08-26 Idc, Llc Mirror and mirror layer for optical modulator and method
US7259449B2 (en) * 2004-09-27 2007-08-21 Idc, Llc Method and system for sealing a substrate
AU2005289445A1 (en) * 2004-09-27 2006-04-06 Idc, Llc Method and device for multistate interferometric light modulation
US7304784B2 (en) * 2004-09-27 2007-12-04 Idc, Llc Reflective display device having viewable display on both sides
US7583429B2 (en) 2004-09-27 2009-09-01 Idc, Llc Ornamental display device
US7369296B2 (en) * 2004-09-27 2008-05-06 Idc, Llc Device and method for modifying actuation voltage thresholds of a deformable membrane in an interferometric modulator
US7369294B2 (en) * 2004-09-27 2008-05-06 Idc, Llc Ornamental display device
US7724993B2 (en) * 2004-09-27 2010-05-25 Qualcomm Mems Technologies, Inc. MEMS switches with deforming membranes
US7310179B2 (en) 2004-09-27 2007-12-18 Idc, Llc Method and device for selective adjustment of hysteresis window
US7405924B2 (en) 2004-09-27 2008-07-29 Idc, Llc System and method for protecting microelectromechanical systems array using structurally reinforced back-plate
US7373026B2 (en) * 2004-09-27 2008-05-13 Idc, Llc MEMS device fabricated on a pre-patterned substrate
US7161730B2 (en) 2004-09-27 2007-01-09 Idc, Llc System and method for providing thermal compensation for an interferometric modulator display
US7446927B2 (en) * 2004-09-27 2008-11-04 Idc, Llc MEMS switch with set and latch electrodes
US20060066594A1 (en) * 2004-09-27 2006-03-30 Karen Tyger Systems and methods for driving a bi-stable display element
US7626581B2 (en) * 2004-09-27 2009-12-01 Idc, Llc Device and method for display memory using manipulation of mechanical response
US8878825B2 (en) * 2004-09-27 2014-11-04 Qualcomm Mems Technologies, Inc. System and method for providing a variable refresh rate of an interferometric modulator display
US20060067650A1 (en) * 2004-09-27 2006-03-30 Clarence Chui Method of making a reflective display device using thin film transistor production techniques
US20060091478A1 (en) * 2004-11-04 2006-05-04 Promos Technologies Inc. Semiconductor gate structure and method for preparing the same
TW200628877A (en) * 2005-02-04 2006-08-16 Prime View Int Co Ltd Method of manufacturing optical interference type color display
CN100421218C (en) * 2005-04-18 2008-09-24 力晶半导体股份有限公司 Semiconductor element with self-aligned contact window and manufacturing method thereof
WO2006121784A1 (en) 2005-05-05 2006-11-16 Qualcomm Incorporated, Inc. Dynamic driver ic and display panel configuration
US7920136B2 (en) * 2005-05-05 2011-04-05 Qualcomm Mems Technologies, Inc. System and method of driving a MEMS display device
US7948457B2 (en) * 2005-05-05 2011-05-24 Qualcomm Mems Technologies, Inc. Systems and methods of actuating MEMS display elements
US20060277486A1 (en) * 2005-06-02 2006-12-07 Skinner David N File or user interface element marking system
EP2495212A3 (en) * 2005-07-22 2012-10-31 QUALCOMM MEMS Technologies, Inc. Mems devices having support structures and methods of fabricating the same
EP1910216A1 (en) * 2005-07-22 2008-04-16 QUALCOMM Incorporated Support structure for mems device and methods therefor
US7355779B2 (en) * 2005-09-02 2008-04-08 Idc, Llc Method and system for driving MEMS display elements
WO2007041302A2 (en) 2005-09-30 2007-04-12 Qualcomm Mems Technologies, Inc. Mems device and interconnects for same
US7630114B2 (en) * 2005-10-28 2009-12-08 Idc, Llc Diffusion barrier layer for MEMS devices
US8391630B2 (en) * 2005-12-22 2013-03-05 Qualcomm Mems Technologies, Inc. System and method for power reduction when decompressing video streams for interferometric modulator displays
US7795061B2 (en) 2005-12-29 2010-09-14 Qualcomm Mems Technologies, Inc. Method of creating MEMS device cavities by a non-etching process
US7636151B2 (en) * 2006-01-06 2009-12-22 Qualcomm Mems Technologies, Inc. System and method for providing residual stress test structures
US7916980B2 (en) 2006-01-13 2011-03-29 Qualcomm Mems Technologies, Inc. Interconnect structure for MEMS device
US7382515B2 (en) * 2006-01-18 2008-06-03 Qualcomm Mems Technologies, Inc. Silicon-rich silicon nitrides as etch stops in MEMS manufacture
US7652814B2 (en) 2006-01-27 2010-01-26 Qualcomm Mems Technologies, Inc. MEMS device with integrated optical element
US8194056B2 (en) * 2006-02-09 2012-06-05 Qualcomm Mems Technologies Inc. Method and system for writing data to MEMS display elements
US7582952B2 (en) * 2006-02-21 2009-09-01 Qualcomm Mems Technologies, Inc. Method for providing and removing discharging interconnect for chip-on-glass output leads and structures thereof
US7547568B2 (en) * 2006-02-22 2009-06-16 Qualcomm Mems Technologies, Inc. Electrical conditioning of MEMS device and insulating layer thereof
US7550810B2 (en) * 2006-02-23 2009-06-23 Qualcomm Mems Technologies, Inc. MEMS device having a layer movable at asymmetric rates
US7450295B2 (en) * 2006-03-02 2008-11-11 Qualcomm Mems Technologies, Inc. Methods for producing MEMS with protective coatings using multi-component sacrificial layers
US7643203B2 (en) 2006-04-10 2010-01-05 Qualcomm Mems Technologies, Inc. Interferometric optical display system with broadband characteristics
US7903047B2 (en) * 2006-04-17 2011-03-08 Qualcomm Mems Technologies, Inc. Mode indicator for interferometric modulator displays
US7527996B2 (en) * 2006-04-19 2009-05-05 Qualcomm Mems Technologies, Inc. Non-planar surface structures and process for microelectromechanical systems
US7417784B2 (en) * 2006-04-19 2008-08-26 Qualcomm Mems Technologies, Inc. Microelectromechanical device and method utilizing a porous surface
US7711239B2 (en) 2006-04-19 2010-05-04 Qualcomm Mems Technologies, Inc. Microelectromechanical device and method utilizing nanoparticles
US7623287B2 (en) * 2006-04-19 2009-11-24 Qualcomm Mems Technologies, Inc. Non-planar surface structures and process for microelectromechanical systems
US20070249078A1 (en) * 2006-04-19 2007-10-25 Ming-Hau Tung Non-planar surface structures and process for microelectromechanical systems
US8049713B2 (en) * 2006-04-24 2011-11-01 Qualcomm Mems Technologies, Inc. Power consumption optimized display update
US7369292B2 (en) * 2006-05-03 2008-05-06 Qualcomm Mems Technologies, Inc. Electrode and interconnect materials for MEMS devices
US7321457B2 (en) 2006-06-01 2008-01-22 Qualcomm Incorporated Process and structure for fabrication of MEMS device having isolated edge posts
US7649671B2 (en) * 2006-06-01 2010-01-19 Qualcomm Mems Technologies, Inc. Analog interferometric modulator device with electrostatic actuation and release
US7405863B2 (en) * 2006-06-01 2008-07-29 Qualcomm Mems Technologies, Inc. Patterning of mechanical layer in MEMS to reduce stresses at supports
US7471442B2 (en) 2006-06-15 2008-12-30 Qualcomm Mems Technologies, Inc. Method and apparatus for low range bit depth enhancements for MEMS display architectures
US7702192B2 (en) 2006-06-21 2010-04-20 Qualcomm Mems Technologies, Inc. Systems and methods for driving MEMS display
US7385744B2 (en) * 2006-06-28 2008-06-10 Qualcomm Mems Technologies, Inc. Support structure for free-standing MEMS device and methods for forming the same
US7835061B2 (en) * 2006-06-28 2010-11-16 Qualcomm Mems Technologies, Inc. Support structures for free-standing electromechanical devices
US7777715B2 (en) 2006-06-29 2010-08-17 Qualcomm Mems Technologies, Inc. Passive circuits for de-multiplexing display inputs
US7527998B2 (en) * 2006-06-30 2009-05-05 Qualcomm Mems Technologies, Inc. Method of manufacturing MEMS devices providing air gap control
US7388704B2 (en) * 2006-06-30 2008-06-17 Qualcomm Mems Technologies, Inc. Determination of interferometric modulator mirror curvature and airgap variation using digital photographs
US7566664B2 (en) * 2006-08-02 2009-07-28 Qualcomm Mems Technologies, Inc. Selective etching of MEMS using gaseous halides and reactive co-etchants
US7763546B2 (en) 2006-08-02 2010-07-27 Qualcomm Mems Technologies, Inc. Methods for reducing surface charges during the manufacture of microelectromechanical systems devices
US20080043315A1 (en) * 2006-08-15 2008-02-21 Cummings William J High profile contacts for microelectromechanical systems
US7535621B2 (en) 2006-12-27 2009-05-19 Qualcomm Mems Technologies, Inc. Aluminum fluoride films for microelectromechanical system applications
TW200830423A (en) * 2007-01-10 2008-07-16 Promos Technologies Inc Method of forming gate structure with locally pull-back conductive layer and its use
US7733552B2 (en) * 2007-03-21 2010-06-08 Qualcomm Mems Technologies, Inc MEMS cavity-coating layers and methods
US7719752B2 (en) 2007-05-11 2010-05-18 Qualcomm Mems Technologies, Inc. MEMS structures, methods of fabricating MEMS components on separate substrates and assembly of same
US7570415B2 (en) * 2007-08-07 2009-08-04 Qualcomm Mems Technologies, Inc. MEMS device and interconnects for same
CN101971239B (en) * 2008-02-11 2014-06-25 高通Mems科技公司 Method and apparatus for sensing, measurement or characterization of display elements integrated with the display drive scheme, and system and applications using the same
US8736590B2 (en) * 2009-03-27 2014-05-27 Qualcomm Mems Technologies, Inc. Low voltage driver scheme for interferometric modulators
CN102834761A (en) 2010-04-09 2012-12-19 高通Mems科技公司 Mechanical layer and methods of forming the same
US8963159B2 (en) 2011-04-04 2015-02-24 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US9134527B2 (en) 2011-04-04 2015-09-15 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US10211103B1 (en) 2017-10-18 2019-02-19 Globalfoundries Inc. Advanced structure for self-aligned contact and method for producing the same
US10510613B2 (en) 2018-01-23 2019-12-17 Globalfoundries Inc. Contact structures
US10347541B1 (en) 2018-04-25 2019-07-09 Globalfoundries Inc. Active gate contacts and method of fabrication thereof
US10573753B1 (en) 2018-09-10 2020-02-25 Globalfoundries Inc. Oxide spacer in a contact over active gate finFET and method of production thereof
US11264481B2 (en) 2020-07-01 2022-03-01 International Business Machines Corporation Self-aligned source and drain contacts

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5444021A (en) * 1992-10-24 1995-08-22 Hyundai Electronics Industries Co., Ltd. Method for making a contact hole of a semiconductor device
US5751048A (en) * 1992-11-23 1998-05-12 Samsung Electronics Co., Ltd. Semiconductor device having a contact window structure
US5989987A (en) * 1997-11-14 1999-11-23 United Semiconductor Corp. Method of forming a self-aligned contact in semiconductor fabrications
US6331478B1 (en) * 1999-10-07 2001-12-18 Samsung Electronics Co., Ltd. Methods for manufacturing semiconductor devices having chamfered metal silicide layers
US6448140B1 (en) * 1999-02-08 2002-09-10 Taiwan Semiconductor Manufacturing Company Laterally recessed tungsten silicide gate structure used with a self-aligned contact structure including a straight walled sidewall spacer while filling recess
US6566236B1 (en) * 2000-04-26 2003-05-20 Integrated Device Technology, Inc. Gate structures with increased etch margin for self-aligned contact and the method of forming the same
US6613684B2 (en) * 2000-10-05 2003-09-02 Oki Electric Industry Co., Ltd. Semiconductor device and method for forming contact holes in a semiconductor device
US6633059B1 (en) * 1997-02-12 2003-10-14 Yamaha Corporation Semiconductor device having MOS transistor
US6762110B1 (en) * 2003-03-25 2004-07-13 Renesas Technology Corp. Method of manufacturing semiconductor device having capacitor
US20040147084A1 (en) * 2003-01-24 2004-07-29 Renesas Technology Corp. Method of manufacturing semiconductor device having MIM capacitor
US7005744B2 (en) * 2003-09-22 2006-02-28 International Business Machines Corporation Conductor line stack having a top portion of a second layer that is smaller than the bottom portion

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5444021A (en) * 1992-10-24 1995-08-22 Hyundai Electronics Industries Co., Ltd. Method for making a contact hole of a semiconductor device
US5751048A (en) * 1992-11-23 1998-05-12 Samsung Electronics Co., Ltd. Semiconductor device having a contact window structure
US6633059B1 (en) * 1997-02-12 2003-10-14 Yamaha Corporation Semiconductor device having MOS transistor
US5989987A (en) * 1997-11-14 1999-11-23 United Semiconductor Corp. Method of forming a self-aligned contact in semiconductor fabrications
US6448140B1 (en) * 1999-02-08 2002-09-10 Taiwan Semiconductor Manufacturing Company Laterally recessed tungsten silicide gate structure used with a self-aligned contact structure including a straight walled sidewall spacer while filling recess
US6331478B1 (en) * 1999-10-07 2001-12-18 Samsung Electronics Co., Ltd. Methods for manufacturing semiconductor devices having chamfered metal silicide layers
US6566236B1 (en) * 2000-04-26 2003-05-20 Integrated Device Technology, Inc. Gate structures with increased etch margin for self-aligned contact and the method of forming the same
US6613684B2 (en) * 2000-10-05 2003-09-02 Oki Electric Industry Co., Ltd. Semiconductor device and method for forming contact holes in a semiconductor device
US20040147084A1 (en) * 2003-01-24 2004-07-29 Renesas Technology Corp. Method of manufacturing semiconductor device having MIM capacitor
US6762110B1 (en) * 2003-03-25 2004-07-13 Renesas Technology Corp. Method of manufacturing semiconductor device having capacitor
US7005744B2 (en) * 2003-09-22 2006-02-28 International Business Machines Corporation Conductor line stack having a top portion of a second layer that is smaller than the bottom portion

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10461186B1 (en) 2018-05-31 2019-10-29 Globalfoundries Inc. Methods of forming vertical field effect transistors with self-aligned contacts and the resulting structures

Also Published As

Publication number Publication date
US20040051183A1 (en) 2004-03-18
US6855610B2 (en) 2005-02-15
TW544787B (en) 2003-08-01

Similar Documents

Publication Publication Date Title
US6855610B2 (en) Method of forming self-aligned contact structure with locally etched gate conductive layer
US4358340A (en) Submicron patterning without using submicron lithographic technique
US4933297A (en) Method for etching windows having different depths
KR100287009B1 (en) Process for fabricating semiconductor device having polycide line and impurity region respectively exposed to contact holes different in depth
KR100277377B1 (en) Formation method of contact/through hole
JP3953726B2 (en) Method for manufacturing semiconductor device having metal silicide layer with chamfer
US5989987A (en) Method of forming a self-aligned contact in semiconductor fabrications
US5490901A (en) Method for forming a contact hole in a semiconductor device
KR100299386B1 (en) Gate electrode formation method of semiconductor device
US5512518A (en) Method of manufacture of multilayer dielectric on a III-V substrate
US20050142830A1 (en) Method for forming a contact of a semiconductor device
KR20040057405A (en) Method for fabricating semiconductor device
KR20010046863A (en) Gate electrode of a semiconductor device
US6303491B1 (en) Method for fabricating self-aligned contact hole
US5972755A (en) Electrostatic protection component and manufacturing method
JPH05259182A (en) Self-aligned contact window
KR100321733B1 (en) A method for fabricating semiconductor device using nitride film for preventing oxidation metal bit line
KR100745052B1 (en) Landing plug contact formation method of semiconductor device
KR100213203B1 (en) Semiconductor device having contact hole and method of forming the same
KR0147424B1 (en) Method for forming self-aligned contacts in semiconductor devices
KR20000027911A (en) Method of forming contact of semiconductor device
KR100328824B1 (en) Manufacturing method for capacitor
KR100456260B1 (en) Gate electrode formation method of semiconductor device
KR100196217B1 (en) Forming method for plug
KR20000003618A (en) Fine contact hole forming method of semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION