US20050110072A1 - Precise patterning of high-K films - Google Patents
Precise patterning of high-K films Download PDFInfo
- Publication number
- US20050110072A1 US20050110072A1 US11/018,015 US1801504A US2005110072A1 US 20050110072 A1 US20050110072 A1 US 20050110072A1 US 1801504 A US1801504 A US 1801504A US 2005110072 A1 US2005110072 A1 US 2005110072A1
- Authority
- US
- United States
- Prior art keywords
- layer
- trench
- dielectric layer
- gate
- gates
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H10P50/613—
-
- H10D64/01326—
-
- H10P50/283—
Definitions
- This invention relates to fabricating microelectronic devices, and more particularly to precision formation of a trench in a dielectric layer.
- Microelectronic structures such as semiconductor structures, may be created by forming layers and trenches in various structural configurations from various materials.
- One of the challenges associated with conventional techniques utilized for patterning dielectric films, such as high dielectric constant, or “high-K”, films is trenching with accuracy to avoid damage to the integrity of adjacent structures.
- FIG. 1A a cross-sectional view of a typical gate structure is depicted wherein two gates ( 104 , 106 ) with spacers ( 108 , 110 , 112 , 114 ) are formed adjacent a high-K gate oxide layer ( 102 ), which is formed adjacent a substrate layer ( 100 ).
- FIG. 1A a cross-sectional view of a typical gate structure is depicted wherein two gates ( 104 , 106 ) with spacers ( 108 , 110 , 112 , 114 ) are formed adjacent a high-K gate oxide layer ( 102 ), which is formed adjacent a substrate layer ( 100 ).
- FIG. 1B depicts an undesirable patterning scenario wherein dry etching techniques have been utilized, resulting in a trench ( 116 ) that is overdeep. While the relatively anisotropic properties of dry etching techniques are favored for minimizing negative etch bias, they may be associated with difficulty in controlling trenching depth, as depicted, for example, in FIG. 1B , where the trench ( 116 ) extends undesirably into the substrate layer ( 100 ).
- FIG. 1C depicts another undesirable patterning scenario wherein wet etching has been utilized, resulting in a trench ( 118 ) that undesirably undercuts neighboring structures such as gates ( 104 , 106 ) and spacers ( 110 , 112 ). Many wet etching treatments are associated with substantially isotropic etch rate characteristics, resulting in negative etch bias and undercutting, as depicted, for example, in FIG. 1C .
- FIGS. 1A-1C are cross-sectional depictions of conventional substrate patterning treatment.
- FIGS. 2A-2C are cross sectional views of various aspects of a patterning treatment of an embodiment of the present invention.
- FIG. 3 is a flowchart depicting various stages of a patterning treatment of an embodiment of the present invention.
- FIGS. 4A-4D are cross sectional views of various aspects of a patterning treatment of a second embodiment of the present invention.
- FIG. 5 is a flowchart depicting various stages of a patterning treatment of the second embodiment of the present invention.
- FIGS. 2A-2C are cross sectional views of various aspects of a patterning treatment of one embodiment of the present invention.
- a microelectronic structure similar to that depicted in FIG. 1A is shown.
- Such a structure may be formed utilizing various techniques and materials.
- a high-K dielectric layer ( 102 ) may be formed upon a substrate layer ( 100 ) using techniques such as chemical or physical vapor deposition or other techniques.
- the high-K dielectric layer ( 102 ) may comprise a high-K material such as hafnium dioxide, zirconium dioxide, or silicate derivatives thereof
- the substrate layer ( 100 ) may comprise a semiconducting material such as silicon, or another material.
- gates ( 104 , 106 ) may be formed between spacers ( 108 , 110 , 112 , 114 ).
- the gates ( 104 , 106 ) comprise a gate material such as polysilicon and the spacers ( 108 , 110 , 112 , 114 ) comprise a spacer material such as silicon nitride, although other materials may be used in other embodiments.
- a portion ( 132 ) of the high-K dielectric layer ( 102 ) surface remains exposed.
- the exposed high-K dielectric layer surface ( 132 ) is exposed to hydrogen ( 120 ), resulting in a hydrogen reduction reaction.
- Reduction of d-block (between groups II and III on the Periodic Table) transition metal complexes/films with molecular hydrogen to the corresponding metallic species is a well-known phenomenon, described, for example, in publications such as “Chemistry of the Elements”, 2 nd Edition, by N. N. Greenwood and A. Earnshaw, 1997.
- the exposed surface ( 132 ) is exposed to hydrogen ( 120 ) in a parallel plate plasma chamber, where a device wafer that includes the gates ( 104 , 106 ), high-K dielectric layer ( 102 ), and substrate layer ( 100 ) acts as one plate, and is spaced in a range of about 5 mm to about 10 mm from a second plate.
- a radio frequency (“RF”) power source with a power density in a range of about 2 W/cm 2 to about 4 W/cm 2 , and a frequency in a range of about 200 kHz to about 13.5 MHz.
- the temperature of the wafer is in a range from about 20° C. to about 450° C.
- the chamber has a pressure in a range of about 1 Torr to about 2 Torr.
- Other embodiments may use different conditions to perform the hydrogen reduction reaction.
- the hydrogen reduction reaction may be notated as follows: HfO 2+2 H 2 ⁇ Hf+2H 2 O
- the result of the reduction reaction is a reduced portion ( 122 ) of the high-K gate dielectric layer ( 102 ).
- the reduced, or “converted” portion ( 122 ), now a metallic substance, may be selectively removed, as depicted in FIG. 2C , via exposure to a wet etch chemistry ( 124 ) selective to the converted metallic, such as the sulfuric acid and hydrogen peroxide based etch chemistry known as a “piranha” etch chemistry, or a hydrochloric acid and hydrogen peroxide based wet etch chemistry known as an “SC2” or “RCA standard clean 2 ” wet etch chemistry, to leave behind a trench ( 126 ).
- a wet etch chemistry 124
- Removal of the reduced portion ( 122 ) also results in remaining discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ).
- the trench ( 126 ) is without substantial negative etch bias or damage to the underlying substrate layer ( 100 ) due to the relatively high selectivity of such wet etch chemistry ( 124 ) to metallics as opposed to other adjacent nonmetallic materials, including adjacent portions of the high-K gate dielectric ( 102 ) which have not been reduced or converted.
- the trench ( 126 ) resulting from the removal of reduced material ( 122 ) is substantially straight with substantially parallel walls—also known in the art as a trench having substantially zero positive or negative “etch bias.”
- Wet etch chemistries ( 124 ) such as piranha and SC2 are well known in the art as systems for selectively removing organics and metallics to reach underlying metallic or substrate materials.
- a low pH system with an oxidant, such as hydrochloric acid with peroxide as in the SC2 etch chemistry is a known effective way to dissolve metallics.
- the dielectric layer ( 102 ) is patterned with precision to avoid problems with eroding an underlying substrate layer ( 100 ) and undercutting adjacent structures, such as gates ( 104 , 106 ) or spacers ( 108 , 110 , 112 , 114 ).
- FIG. 3 a flowchart summarizing a patterning treatment of one embodiment of the present invention is depicted, wherein a high-K gate dielectric layer is formed ( 300 ) adjacent a substrate layer, subsequent to which gates and spacers are formed ( 302 ) adjacent the high-K gate dielectric layer, leaving an exposed surface of the high-K gate dielectric layer.
- the exposed high-K gate dielectric layer surface is exposed ( 304 ) to hydrogen gas, which leads to a reduction reaction.
- the reduced high-K gate dielectric material is etched ( 306 ) to form a trench by a wet etch chemistry that is selective to the reduced high-K gate dielectric material so that the reduced gate dielectric material is selectively removed without substantially undercutting adjacent gate structures or substantially eroding underlying substrate layer materials.
- FIGS. 4A-4D are cross sectional views of various aspects of a patterning treatment of a second embodiment of the present invention.
- a microelectronic structure similar to that depicted in FIG. 2A is shown. However, the structure in FIG. 4A does not include spacers ( 108 , 110 , 112 , 114 ) adjacent the gates ( 104 , 106 ).
- Such a structure may be formed utilizing various techniques and materials. For example, a high-K dielectric layer ( 102 ) may be formed upon a substrate layer ( 100 ) using techniques such as chemical or physical vapor deposition or other techniques.
- the high-K dielectric layer ( 102 ) may comprise a high-K material such as hafnium dioxide, zirconium dioxide, or silicate derivatives thereof, and the substrate layer ( 100 ) may comprise a semiconducting material such as silicon, or another material.
- gates ( 104 , 106 ) may be formed on the high-K dielectric layer ( 102 ).
- the gates ( 104 , 106 ) comprise a gate material such as polysilicon, although other materials may be used in other embodiments.
- a portion ( 132 ) of the high-K dielectric layer ( 102 ) between the gates ( 104 , 106 ) remains exposed.
- the exposed high-K dielectric layer surface ( 132 ) is exposed to hydrogen ( 120 ), resulting in a hydrogen reduction reaction.
- this exposure is performed similarly to the exposure described above with respect to FIG. 2B , with the same result of a reduced portion ( 122 ) of the high-K gate dielectric layer ( 102 ).
- the reduced, or “converted” portion ( 122 ), now a metallic substance, may be selectively removed, as depicted in FIG. 4C , via exposure to a wet etch chemistry ( 124 ) selective to the converted metallic to leave behind a trench ( 126 ).
- This wet etch chemistry ( 124 ) is typically performed in the same manner as described above with respect to FIG. 2C .
- Removal of the reduced portion ( 122 ) also results in remaining discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ).
- the trench ( 126 ) is without substantial negative etch bias or damage to the underlying substrate layer ( 100 ) due to the relatively high selectivity of such wet etch chemistry ( 124 ) to metallics as opposed to other adjacent nonmetallic materials, including adjacent portions of the high-K gate dielectric ( 102 ) which have not been reduced or converted.
- the trench ( 126 ) resulting from the removal of reduced material ( 122 ) is substantially straight with substantially parallel walls—also known in the art as a trench having substantially zero positive or negative “etch bias.”
- the dielectric layer ( 102 ) is patterned with precision to avoid problems with eroding an underlying substrate layer ( 100 ) and undercutting adjacent structures, such as gates ( 104 , 106 ).
- spacers ( 108 , 110 , 112 , 114 ) are then formed adjacent to the gates ( 104 , 106 ) and the discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ).
- spacers ( 110 , 112 ) are formed adjacent to both gates ( 104 , 106 ) and discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ), and extend from substantially a top surface of the gates ( 104 , 106 ) into the trench ( 126 ) and to a top surface of material exposed by removal of the reduced portion ( 122 ) of the high-K dielectric layer ( 102 ).
- the top surface of material exposed by removal of the reduced portion ( 122 ) of the high-K dielectric layer is the bottom surface of the trench, which is the top surface of the substrate layer ( 100 ) in the illustrated embodiment.
- a trench ( 126 ) is formed on one side of each of the gates ( 104 , 106 ).
- the high-K dielectric layer ( 102 ) remains on a non-trench side of the gates ( 104 , 106 ).
- spacers ( 108 , 114 ) on the non-trench side of the gates ( 104 , 106 ) are formed adjacent to the gates ( 104 , 106 ) and extend from substantially the top surface of the gates ( 104 , 106 ) to top surfaces of the discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ).
- trenches ( 126 ) may be formed on both sides of one or both of the gates ( 104 , 106 ).
- one or both of spacers ( 108 , 114 ) on the non-trench side of the gates ( 104 , 106 ) may also be formed adjacent to both gates ( 104 , 106 ) and discrete portions ( 128 , 130 ) of the high-K dielectric layer ( 102 ), and extend from substantially a top surface of the gates ( 104 , 106 ) into the trench ( 126 ) and to a top surface of the substrate layer ( 100 ) exposed by removal of the reduced portion ( 122 ) of the high-K dielectric layer ( 102 ).
- the dielectric layer ( 102 ) is patterned with precision to avoid problems with eroding an underlying substrate layer ( 100 ) and undercutting adjacent structures, such as gates ( 104 , 106 ) or spacers ( 108 , 110 , 112 , 114 ).
- FIG. 5 a flowchart summarizing a patterning treatment of one embodiment of the present invention is depicted, wherein a high-K gate dielectric layer is formed ( 500 ) adjacent a substrate layer, subsequent to which gates are formed ( 502 ) adjacent the high-K gate dielectric layer, leaving an exposed surface of the high-K gate dielectric layer.
- the exposed high-K gate dielectric layer surface is exposed ( 504 ) to hydrogen gas, which leads to a reduction reaction.
- the reduced high-K gate dielectric material is etched ( 506 ) to form a trench by a wet etch chemistry that is selective to the reduced high-K gate dielectric material so that the reduced gate dielectric material is selectively removed without substantially undercutting adjacent gate structures or substantially eroding underlying substrate layer materials.
- spacers are formed ( 508 ) adjacent the gates and a portion of the remaining high-K gate dielectric layer. On sides of the gates adjacent the trench, these spacers extend substantially from the top surface of the gates to the top surface of the substrate layer.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Drying Of Semiconductors (AREA)
- Weting (AREA)
- Electrodes Of Semiconductors (AREA)
- Laminated Bodies (AREA)
- Insulating Bodies (AREA)
Abstract
A high-K thin film patterning solution is disclosed to address structural and process limitations of conventional patterning techniques. Subsequent to formation of gate structures adjacent a high-K dielectric layer, a portion of the high-K dielectric layer material is reduced, preferably via exposure to hydrogen gas, to form a reduced portion of the high-K dielectric layer. The reduced portion may be selectively removed utilizing wet etch chemistries to leave behind a trench of desirable geometric properties.
Description
- This is a Continuation Application of Ser. No. 10/632,470 filed Aug. 1, 2003, which is presently pending.
- This invention relates to fabricating microelectronic devices, and more particularly to precision formation of a trench in a dielectric layer.
- Microelectronic structures, such as semiconductor structures, may be created by forming layers and trenches in various structural configurations from various materials. One of the challenges associated with conventional techniques utilized for patterning dielectric films, such as high dielectric constant, or “high-K”, films is trenching with accuracy to avoid damage to the integrity of adjacent structures. Referring to
FIG. 1A , a cross-sectional view of a typical gate structure is depicted wherein two gates (104, 106) with spacers (108, 110, 112, 114) are formed adjacent a high-K gate oxide layer (102), which is formed adjacent a substrate layer (100).FIG. 1B depicts an undesirable patterning scenario wherein dry etching techniques have been utilized, resulting in a trench (116) that is overdeep. While the relatively anisotropic properties of dry etching techniques are favored for minimizing negative etch bias, they may be associated with difficulty in controlling trenching depth, as depicted, for example, inFIG. 1B , where the trench (116) extends undesirably into the substrate layer (100).FIG. 1C depicts another undesirable patterning scenario wherein wet etching has been utilized, resulting in a trench (118) that undesirably undercuts neighboring structures such as gates (104, 106) and spacers (110, 112). Many wet etching treatments are associated with substantially isotropic etch rate characteristics, resulting in negative etch bias and undercutting, as depicted, for example, inFIG. 1C . - The present invention is illustrated by way of example and is not limited in the figures of the accompanying drawings, in which like references indicate similar elements. Features shown in the drawings are not intended to be drawn to scale, nor are they intended to be shown in precise positional relationship.
-
FIGS. 1A-1C are cross-sectional depictions of conventional substrate patterning treatment. -
FIGS. 2A-2C are cross sectional views of various aspects of a patterning treatment of an embodiment of the present invention. -
FIG. 3 is a flowchart depicting various stages of a patterning treatment of an embodiment of the present invention. -
FIGS. 4A-4D are cross sectional views of various aspects of a patterning treatment of a second embodiment of the present invention. -
FIG. 5 is a flowchart depicting various stages of a patterning treatment of the second embodiment of the present invention. - In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings in which like references indicate similar elements. The illustrative embodiments described herein are disclosed in sufficient detail to enable those skilled in the art to practice the invention. The following detailed description is therefore not to be taken in a limiting sense, and the scope of the invention is defined only by the appended claims.
-
FIGS. 2A-2C are cross sectional views of various aspects of a patterning treatment of one embodiment of the present invention. Referring toFIG. 2A , a microelectronic structure similar to that depicted inFIG. 1A is shown. Such a structure may be formed utilizing various techniques and materials. For example, a high-K dielectric layer (102) may be formed upon a substrate layer (100) using techniques such as chemical or physical vapor deposition or other techniques. In various embodiments, the high-K dielectric layer (102) may comprise a high-K material such as hafnium dioxide, zirconium dioxide, or silicate derivatives thereof, and the substrate layer (100) may comprise a semiconducting material such as silicon, or another material. Subsequently, gates (104, 106) may be formed between spacers (108, 110, 112, 114). In an embodiment, the gates (104, 106) comprise a gate material such as polysilicon and the spacers (108, 110, 112, 114) comprise a spacer material such as silicon nitride, although other materials may be used in other embodiments. Subsequent to formation of the gates (104, 106) and spacers (108, 110, 112, 114), a portion (132) of the high-K dielectric layer (102) surface remains exposed. - Referring to
FIG. 2B , the exposed high-K dielectric layer surface (132) is exposed to hydrogen (120), resulting in a hydrogen reduction reaction. Reduction of d-block (between groups II and III on the Periodic Table) transition metal complexes/films with molecular hydrogen to the corresponding metallic species is a well-known phenomenon, described, for example, in publications such as “Chemistry of the Elements”, 2nd Edition, by N. N. Greenwood and A. Earnshaw, 1997. Hydrogen tunnels in the direction in which it is applied easily into such films to depths commonly encountered in high-K microelectronic device structures, such as between about 5 and about 100 angstroms, in a substantially anisotropic manner. - In an embodiment, the exposed surface (132) is exposed to hydrogen (120) in a parallel plate plasma chamber, where a device wafer that includes the gates (104, 106), high-K dielectric layer (102), and substrate layer (100) acts as one plate, and is spaced in a range of about 5 mm to about 10 mm from a second plate. There is a radio frequency (“RF”) power source with a power density in a range of about 2 W/cm2 to about 4 W/cm2, and a frequency in a range of about 200 kHz to about 13.5 MHz. The temperature of the wafer is in a range from about 20° C. to about 450° C. There is a hydrogen flow rate in a range of about 1000 SCCM to about 2000 SCCM and a flow rate of an inert gas such as argon or helium in a range of about zero SCCM to about 2000 SCCM. The chamber has a pressure in a range of about 1 Torr to about 2 Torr. Other embodiments may use different conditions to perform the hydrogen reduction reaction.
- In an embodiment wherein the high-K gate dielectric (102) comprises hafnium dioxide, the hydrogen reduction reaction may be notated as follows:
HfO2+2H2→Hf+2H2O - The result of the reduction reaction is a reduced portion (122) of the high-K gate dielectric layer (102). The reduced, or “converted” portion (122), now a metallic substance, may be selectively removed, as depicted in
FIG. 2C , via exposure to a wet etch chemistry (124) selective to the converted metallic, such as the sulfuric acid and hydrogen peroxide based etch chemistry known as a “piranha” etch chemistry, or a hydrochloric acid and hydrogen peroxide based wet etch chemistry known as an “SC2” or “RCA standard clean 2” wet etch chemistry, to leave behind a trench (126). Removal of the reduced portion (122) also results in remaining discrete portions (128, 130) of the high-K dielectric layer (102). The trench (126) is without substantial negative etch bias or damage to the underlying substrate layer (100) due to the relatively high selectivity of such wet etch chemistry (124) to metallics as opposed to other adjacent nonmetallic materials, including adjacent portions of the high-K gate dielectric (102) which have not been reduced or converted. Indeed, the trench (126) resulting from the removal of reduced material (122) is substantially straight with substantially parallel walls—also known in the art as a trench having substantially zero positive or negative “etch bias.” Wet etch chemistries (124) such as piranha and SC2 are well known in the art as systems for selectively removing organics and metallics to reach underlying metallic or substrate materials. For example, a low pH system with an oxidant, such as hydrochloric acid with peroxide as in the SC2 etch chemistry, is a known effective way to dissolve metallics. In other embodiments, other methods such as an aqueous solution of a common chelating agent, derivatives of phosphonates or ethylenediaminetetraacetic acid for example, may be used to selectively remove the reduced portion (122). Thus, the dielectric layer (102) is patterned with precision to avoid problems with eroding an underlying substrate layer (100) and undercutting adjacent structures, such as gates (104, 106) or spacers (108, 110, 112, 114). - Referring to
FIG. 3 , a flowchart summarizing a patterning treatment of one embodiment of the present invention is depicted, wherein a high-K gate dielectric layer is formed (300) adjacent a substrate layer, subsequent to which gates and spacers are formed (302) adjacent the high-K gate dielectric layer, leaving an exposed surface of the high-K gate dielectric layer. The exposed high-K gate dielectric layer surface is exposed (304) to hydrogen gas, which leads to a reduction reaction. The reduced high-K gate dielectric material is etched (306) to form a trench by a wet etch chemistry that is selective to the reduced high-K gate dielectric material so that the reduced gate dielectric material is selectively removed without substantially undercutting adjacent gate structures or substantially eroding underlying substrate layer materials. -
FIGS. 4A-4D are cross sectional views of various aspects of a patterning treatment of a second embodiment of the present invention. Referring toFIG. 4A , a microelectronic structure similar to that depicted inFIG. 2A is shown. However, the structure inFIG. 4A does not include spacers (108, 110, 112, 114) adjacent the gates (104, 106). Such a structure may be formed utilizing various techniques and materials. For example, a high-K dielectric layer (102) may be formed upon a substrate layer (100) using techniques such as chemical or physical vapor deposition or other techniques. In various embodiments, the high-K dielectric layer (102) may comprise a high-K material such as hafnium dioxide, zirconium dioxide, or silicate derivatives thereof, and the substrate layer (100) may comprise a semiconducting material such as silicon, or another material. Subsequently, gates (104, 106) may be formed on the high-K dielectric layer (102). In an embodiment, the gates (104, 106) comprise a gate material such as polysilicon, although other materials may be used in other embodiments. Subsequent to formation of the gates (104, 106), a portion (132) of the high-K dielectric layer (102) between the gates (104, 106) remains exposed. - Referring to
FIG. 4B , the exposed high-K dielectric layer surface (132) is exposed to hydrogen (120), resulting in a hydrogen reduction reaction. In an embodiment, this exposure is performed similarly to the exposure described above with respect toFIG. 2B , with the same result of a reduced portion (122) of the high-K gate dielectric layer (102). The reduced, or “converted” portion (122), now a metallic substance, may be selectively removed, as depicted inFIG. 4C , via exposure to a wet etch chemistry (124) selective to the converted metallic to leave behind a trench (126). This wet etch chemistry (124) is typically performed in the same manner as described above with respect toFIG. 2C . Removal of the reduced portion (122) also results in remaining discrete portions (128, 130) of the high-K dielectric layer (102). The trench (126) is without substantial negative etch bias or damage to the underlying substrate layer (100) due to the relatively high selectivity of such wet etch chemistry (124) to metallics as opposed to other adjacent nonmetallic materials, including adjacent portions of the high-K gate dielectric (102) which have not been reduced or converted. Indeed, the trench (126) resulting from the removal of reduced material (122) is substantially straight with substantially parallel walls—also known in the art as a trench having substantially zero positive or negative “etch bias.” Thus, the dielectric layer (102) is patterned with precision to avoid problems with eroding an underlying substrate layer (100) and undercutting adjacent structures, such as gates (104, 106). - Referring to
FIG. 4D , spacers (108, 110, 112, 114) are then formed adjacent to the gates (104, 106) and the discrete portions (128, 130) of the high-K dielectric layer (102). As shown inFIG. 4D , spacers (110, 112) are formed adjacent to both gates (104, 106) and discrete portions (128, 130) of the high-K dielectric layer (102), and extend from substantially a top surface of the gates (104, 106) into the trench (126) and to a top surface of material exposed by removal of the reduced portion (122) of the high-K dielectric layer (102). The top surface of material exposed by removal of the reduced portion (122) of the high-K dielectric layer is the bottom surface of the trench, which is the top surface of the substrate layer (100) in the illustrated embodiment. In an illustrated embodiment, a trench (126) is formed on one side of each of the gates (104, 106). The high-K dielectric layer (102) remains on a non-trench side of the gates (104, 106). In such an embodiment, spacers (108, 114) on the non-trench side of the gates (104, 106) are formed adjacent to the gates (104, 106) and extend from substantially the top surface of the gates (104, 106) to top surfaces of the discrete portions (128, 130) of the high-K dielectric layer (102). In other embodiments (not illustrated) however, trenches (126) may be formed on both sides of one or both of the gates (104, 106). In these other embodiments, one or both of spacers (108, 114) on the non-trench side of the gates (104, 106) may also be formed adjacent to both gates (104, 106) and discrete portions (128, 130) of the high-K dielectric layer (102), and extend from substantially a top surface of the gates (104, 106) into the trench (126) and to a top surface of the substrate layer (100) exposed by removal of the reduced portion (122) of the high-K dielectric layer (102). Thus, the dielectric layer (102) is patterned with precision to avoid problems with eroding an underlying substrate layer (100) and undercutting adjacent structures, such as gates (104, 106) or spacers (108, 110, 112, 114). - Referring to
FIG. 5 , a flowchart summarizing a patterning treatment of one embodiment of the present invention is depicted, wherein a high-K gate dielectric layer is formed (500) adjacent a substrate layer, subsequent to which gates are formed (502) adjacent the high-K gate dielectric layer, leaving an exposed surface of the high-K gate dielectric layer. The exposed high-K gate dielectric layer surface is exposed (504) to hydrogen gas, which leads to a reduction reaction. The reduced high-K gate dielectric material is etched (506) to form a trench by a wet etch chemistry that is selective to the reduced high-K gate dielectric material so that the reduced gate dielectric material is selectively removed without substantially undercutting adjacent gate structures or substantially eroding underlying substrate layer materials. Then, spacers are formed (508) adjacent the gates and a portion of the remaining high-K gate dielectric layer. On sides of the gates adjacent the trench, these spacers extend substantially from the top surface of the gates to the top surface of the substrate layer. - Thus, a novel substrate patterning solution is disclosed. Although the invention is described herein with reference to specific embodiments, many modifications therein will readily occur to those of ordinary skill in the art. Accordingly, all such variations and modifications are included within the intended scope of the invention as defined by the following claims.
Claims (9)
1. A device comprising:
a layer of substrate material;
a layer of high-K dielectric material on the layer of substrate material, the layer of high-K dielectric material being divided by a trench into a first portion and a second portion;
a first gate on the first portion of high-K dielectric material;
a second gate on the second portion of high-K dielectric material; and
a first spacer adjacent to a first side of the first gate adjacent the trench, the first spacer extending from a position above a bottom surface of the first gate into the trench to a position below a top surface of the first portion of high-K dielectric material.
2. The device of claim 1 wherein the trench has side walls that extend from a top surface of the layer of high-K dielectric material toward the layer of substrate material, and the side walls are substantially straight and substantially parallel to each other.
3. The device of claim 1 wherein the trench has side walls that extend from a top surface of the layer of high-K dielectric material to a top surface of the layer of substrate material.
4. The device of claim 3 wherein a region of the top surface of the layer of substrate material is substantially planar, the region including a portion of the layer of substrate material beneath the trench and portions of the layer of substrate material beneath the first and second portions of the high-K dielectric material.
5. The device of claim 4 wherein the side walls are substantially straight and substantially parallel to each other.
6. The device of claim 5 wherein the high-K dielectric material comprises a material selected from the group consisting of hafnium dioxide and zirconium dioxide.
7. The device of claim 1 wherein the first spacer extends from the position above the bottom surface of the first gate to a bottom of the trench.
8. The device of claim 1 wherein the first spacer extends from the position above the bottom surface of the first gate to a top surface of the layer of substrate material.
9. The device of claim 1 , further comprising a second spacer adjacent to a second side of the first gate, the second spacer extending from a position above a bottom surface of the first gate to a top surface of the layer of high-K dielectric material.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/018,015 US20050110072A1 (en) | 2003-08-01 | 2004-12-20 | Precise patterning of high-K films |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/632,470 US6855639B1 (en) | 2003-08-01 | 2003-08-01 | Precise patterning of high-K films |
| US11/018,015 US20050110072A1 (en) | 2003-08-01 | 2004-12-20 | Precise patterning of high-K films |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/632,470 Continuation US6855639B1 (en) | 2003-08-01 | 2003-08-01 | Precise patterning of high-K films |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20050110072A1 true US20050110072A1 (en) | 2005-05-26 |
Family
ID=33541545
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/632,470 Expired - Lifetime US6855639B1 (en) | 2003-08-01 | 2003-08-01 | Precise patterning of high-K films |
| US11/018,015 Abandoned US20050110072A1 (en) | 2003-08-01 | 2004-12-20 | Precise patterning of high-K films |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/632,470 Expired - Lifetime US6855639B1 (en) | 2003-08-01 | 2003-08-01 | Precise patterning of high-K films |
Country Status (8)
| Country | Link |
|---|---|
| US (2) | US6855639B1 (en) |
| EP (1) | EP1503404B1 (en) |
| KR (1) | KR100592841B1 (en) |
| CN (1) | CN100336181C (en) |
| AT (1) | ATE450887T1 (en) |
| DE (1) | DE602004024355D1 (en) |
| TW (1) | TWI320204B (en) |
| WO (1) | WO2005013347A2 (en) |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4040425B2 (en) * | 2002-10-17 | 2008-01-30 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
| US7413996B2 (en) * | 2003-04-14 | 2008-08-19 | Lsi Corporation | High k gate insulator removal |
| US20050064716A1 (en) * | 2003-04-14 | 2005-03-24 | Hong Lin | Plasma removal of high k metal oxide |
| US7037845B2 (en) * | 2003-08-28 | 2006-05-02 | Intel Corporation | Selective etch process for making a semiconductor device having a high-k gate dielectric |
| US7160779B2 (en) * | 2005-02-23 | 2007-01-09 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
| US20060220090A1 (en) * | 2005-03-23 | 2006-10-05 | Intel Corporation | Semiconductor device with a high-k gate dielectric and a metal gate electrode |
| US7449756B2 (en) * | 2005-06-13 | 2008-11-11 | Intel Corporation | Semiconductor device with a high-k gate dielectric and a metal gate electrode |
| US7501336B2 (en) * | 2005-06-21 | 2009-03-10 | Intel Corporation | Metal gate device with reduced oxidation of a high-k gate dielectric |
| US7595248B2 (en) * | 2005-12-01 | 2009-09-29 | Intel Corporation | Angled implantation for removal of thin film layers |
| US7226831B1 (en) | 2005-12-27 | 2007-06-05 | Intel Corporation | Device with scavenging spacer layer |
| US7659178B2 (en) * | 2006-04-21 | 2010-02-09 | International Business Machines Corporation | Semiconductor device structures with reduced junction capacitance and drain induced barrier lowering and methods for fabricating such device structures and for fabricating a semiconductor-on-insulator substrate |
| US7984408B2 (en) * | 2006-04-21 | 2011-07-19 | International Business Machines Corporation | Structures incorporating semiconductor device structures with reduced junction capacitance and drain induced barrier lowering |
| US20070262399A1 (en) * | 2006-05-10 | 2007-11-15 | Gilbert Dewey | Sealing spacer to reduce or eliminate lateral oxidation of a high-k gate dielectric |
| KR100973828B1 (en) * | 2008-05-09 | 2010-08-03 | 포항공과대학교 산학협력단 | Glass nano processing method using deposition of metal thin film |
| US8853076B2 (en) | 2012-09-10 | 2014-10-07 | International Business Machines Corporation | Self-aligned contacts |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| USRE35827E (en) * | 1989-05-02 | 1998-06-23 | Sgs-Thomson Microelectronics S.R.L. | Surface field effect transistor with depressed source and/or drain areas for ULSI integrated devices |
| US6124620A (en) * | 1998-05-14 | 2000-09-26 | Advanced Micro Devices, Inc. | Incorporating barrier atoms into a gate dielectric using gas cluster ion beam implantation |
| US6300202B1 (en) * | 2000-05-18 | 2001-10-09 | Motorola Inc. | Selective removal of a metal oxide dielectric |
| US20020081826A1 (en) * | 2000-12-21 | 2002-06-27 | Rotondaro Antonio L. P. | Annealing of high-K dielectric materials |
| US6432779B1 (en) * | 2000-05-18 | 2002-08-13 | Motorola, Inc. | Selective removal of a metal oxide dielectric |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5424236A (en) * | 1977-07-25 | 1979-02-23 | Sharp Corp | Etching solution and minute working process |
| US4980032A (en) * | 1988-08-12 | 1990-12-25 | Alameda Instruments, Inc. | Distillation method and apparatus for reprocessing sulfuric acid |
| JP2961494B2 (en) * | 1994-07-15 | 1999-10-12 | キヤノン株式会社 | Electron emitting element, electron source, and method of manufacturing image forming apparatus using the same |
| US6017790A (en) * | 1998-07-06 | 2000-01-25 | United Microelectronics Corp. | Method of manufacturing embedded dynamic random access memory |
| JP2001213696A (en) * | 1999-11-22 | 2001-08-07 | Shin Etsu Handotai Co Ltd | Manufacturing method of epitaxyial wafer and its semiconductor manufacturing equipment |
| US7887711B2 (en) * | 2002-06-13 | 2011-02-15 | International Business Machines Corporation | Method for etching chemically inert metal oxides |
| US6794721B2 (en) * | 2002-12-23 | 2004-09-21 | International Business Machines Corporation | Integration system via metal oxide conversion |
-
2003
- 2003-08-01 US US10/632,470 patent/US6855639B1/en not_active Expired - Lifetime
-
2004
- 2004-07-20 CN CNB2004100708261A patent/CN100336181C/en not_active Expired - Fee Related
- 2004-07-21 WO PCT/US2004/023568 patent/WO2005013347A2/en not_active Ceased
- 2004-07-22 TW TW093121973A patent/TWI320204B/en not_active IP Right Cessation
- 2004-07-23 DE DE602004024355T patent/DE602004024355D1/en not_active Expired - Lifetime
- 2004-07-23 EP EP04017471A patent/EP1503404B1/en not_active Expired - Lifetime
- 2004-07-23 AT AT04017471T patent/ATE450887T1/en not_active IP Right Cessation
- 2004-07-30 KR KR1020040060505A patent/KR100592841B1/en not_active Expired - Fee Related
- 2004-12-20 US US11/018,015 patent/US20050110072A1/en not_active Abandoned
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| USRE35827E (en) * | 1989-05-02 | 1998-06-23 | Sgs-Thomson Microelectronics S.R.L. | Surface field effect transistor with depressed source and/or drain areas for ULSI integrated devices |
| US6124620A (en) * | 1998-05-14 | 2000-09-26 | Advanced Micro Devices, Inc. | Incorporating barrier atoms into a gate dielectric using gas cluster ion beam implantation |
| US6300202B1 (en) * | 2000-05-18 | 2001-10-09 | Motorola Inc. | Selective removal of a metal oxide dielectric |
| US6432779B1 (en) * | 2000-05-18 | 2002-08-13 | Motorola, Inc. | Selective removal of a metal oxide dielectric |
| US20020081826A1 (en) * | 2000-12-21 | 2002-06-27 | Rotondaro Antonio L. P. | Annealing of high-K dielectric materials |
Also Published As
| Publication number | Publication date |
|---|---|
| EP1503404B1 (en) | 2009-12-02 |
| TW200518224A (en) | 2005-06-01 |
| TWI320204B (en) | 2010-02-01 |
| WO2005013347A3 (en) | 2005-04-28 |
| US6855639B1 (en) | 2005-02-15 |
| KR100592841B1 (en) | 2006-06-26 |
| WO2005013347A2 (en) | 2005-02-10 |
| CN100336181C (en) | 2007-09-05 |
| US20050026451A1 (en) | 2005-02-03 |
| KR20050016077A (en) | 2005-02-21 |
| EP1503404A3 (en) | 2005-04-06 |
| EP1503404A2 (en) | 2005-02-02 |
| CN1581446A (en) | 2005-02-16 |
| ATE450887T1 (en) | 2009-12-15 |
| DE602004024355D1 (en) | 2010-01-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1273866C (en) | Corrosion technique of anisotropic nitride by inlay corrosion method | |
| JP4554461B2 (en) | Manufacturing method of semiconductor device | |
| US7368394B2 (en) | Etch methods to form anisotropic features for high aspect ratio applications | |
| JP5134760B2 (en) | Manufacturing method of recess channel array transistor using mask layer having high etching selectivity with silicon substrate | |
| US6855639B1 (en) | Precise patterning of high-K films | |
| TW419740B (en) | Method for etching silicon layer | |
| US5872063A (en) | Self-aligned contact structures using high selectivity etching | |
| CN104008994A (en) | Method for manufacturing semiconductor device | |
| CN104752185B (en) | The forming method of metal gates | |
| TW200839866A (en) | Methods for recess etching | |
| US9780000B2 (en) | Method for forming spacers for a transitor gate | |
| US20090065479A1 (en) | Dry etching method of high-k film | |
| US6066567A (en) | Methods for in-situ removal of an anti-reflective coating during an oxide resistor protect etching process | |
| JP3259529B2 (en) | Selective etching method | |
| CN100459053C (en) | Method for manufacturing grid structure of semiconductor device | |
| JPH03241829A (en) | Manufacture of semiconductor device | |
| TW200529326A (en) | Offset spacer manufacturing for critical dimension precision | |
| KR100602094B1 (en) | Trench Formation Method for Semiconductor Devices | |
| JPH0629252A (en) | Manufacture of semiconductor device | |
| KR100792355B1 (en) | Method for manufacturing a semiconductor device having a top round recess pattern | |
| JP2001210618A (en) | Dry etching method | |
| JPH06208975A (en) | Etching method | |
| KR20050004651A (en) | Method for manufacturing semiconductor device | |
| JPH04239135A (en) | Manufacture of semiconductor device | |
| KR20070044920A (en) | Method for manufacturing a semiconductor device having a recess gate |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |