US20050023628A1 - Multilayer high k dielectric films and method of making the same - Google Patents
Multilayer high k dielectric films and method of making the same Download PDFInfo
- Publication number
- US20050023628A1 US20050023628A1 US10/766,148 US76614804A US2005023628A1 US 20050023628 A1 US20050023628 A1 US 20050023628A1 US 76614804 A US76614804 A US 76614804A US 2005023628 A1 US2005023628 A1 US 2005023628A1
- Authority
- US
- United States
- Prior art keywords
- layer
- dielectric film
- dielectric constant
- metal
- multilayer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H10D64/0134—
-
- H10D64/01342—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
Definitions
- the present invention relates generally to the field of semiconductors. More specifically, the present invention relates to multilayer high dielectric constant ( ⁇ ) films and methods of making such films.
- FIG. 1 schematically shows a conventional metal oxide semiconductor field effect transistor (MOSFET) device that consists of a gate, a gate dielectric such as silicon dioxide (SiO 2 ), and a source/drain channel region.
- MOSFET metal oxide semiconductor field effect transistor
- the thickness (t) of the gate dielectric in the case of SiO 2 , reaches a physical limitation of approximately 20 Angstroms. Below this thickness, the conventional SiO 2 gate dielectric no longer functions as an insulator due to direct tunneling of electrons between the gate and the channel region. Thus, SiO 2 gate dielectrics are rapidly becoming one of the limiting factors in device design and manufacturing.
- TiO 2 , Ta 2 O 5 , Ba x Sr i-x TiO 3 , ZrO x , and HfO x have been experimented with as gate dielectrics.
- these materials are subject to limitations.
- TiO 2 and Ta 2 O 5 are thermally unstable and tend to form an undesirable layer of silicon oxide at the interface of the silicon substrate and the gate dielectric.
- Ba x Sr i-x TiO 3 films require high temperature processing which make them undesirable for device integration.
- ZrO x and HfO x have a higher dielectric constant which is about 25, ZrO x and HfO x alone are not suitable as gate dielectrics since undesirable silicon oxide is also formed at the interface between the silicon substrate and the gate dielectric. The formation of additional silicon oxides increases the equivalent oxide thickness (EOT) of the gate dielectric which will result in degradation of device performance.
- EOT equivalent oxide thickness
- zirconium silicate (ZrSi x O y ) and hafnium silicate (HfSi x O y ) have been investigated as new gate dielectric materials.
- zirconium silicate gate dielectrics have been reported in “ Stable zirconium silicate gate dielectrics deposited directly on silicon ” by G. D. Wilk and R. M. Wallace, Applied Physics Letters, Volume 76, Number 1, Jan. 3, 2000 pp. 112-114 and in “ Electrical properties of hafnium silicate gate dielectrics deposited directly on silicon ” by G. D. Wilk et al., Applied Physics Letters, Volume 74, 1999 pp. 2854-2856.
- Zirconium silicate and Hafnium silicate are of particular interest as an alternative gate dielectric material because of its relatively high dielectric constant value. Its dielectric constant is marginally increased to about 10 to 15 depending upon the ZrO x /HfO x content in the film. Moreover, zirconium or hafnium silicate exhibits thermal stability in direct contact with the silicon substrate. However, the dielectric constant is not as high as seen with other materials, and such films have not been successfully employed in commercial operation. Accordingly, a significant need exists for the development of high dielectric constant films.
- Another object of the present invention to provide a method of making a high ⁇ dielectric film.
- a new multilayer dielectric film of the present invention employing metal silicates on a silicon substrate and metal oxides having high ⁇ to enhance the performance of semiconductor transistors.
- a multilayer dielectric film that comprises a first layer formed of a material having a high dielectric constant, and a second layer formed on the first layer.
- the second layer is formed of a material having a dielectric constant lower than the dielectric constant of the first layer.
- the first layer is preferably comprised of a metal oxide material having a dielectric constant in the range of 15 to 200, and the second layer is preferably comprised of a metal silicate material having a dielectric constant in the range of 5 to 100.
- the multilayer dielectric film of the present invention comprises a first layer of a metal oxide having the formula of M x O y , and a second layer of a metal silicate having the formula of M x SiO y , where M is a metal independently selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5.
- Each of the metal oxide first layer and metal silicate second layer may contain more than one metal elements.
- the metal in the first and second layers can be same and/or different.
- the multilayer dielectric film of the present invention comprises a first layer of a metal oxide selected from the group consisting of ZrO 2 and HfO 2 , and a second layer of a metal silicate selected from the group consisting of Zr—Si—O and Hf—Si—O.
- the multilayer dielectric film of the present invention comprises a first layer having a first and second surfaces, a second layer formed on the first surface of the first layer, and a third layer formed on the second surface of the first layer, wherein the second and third layers are comprised of a material having a dielectric constant lower than the dielectric constant of the first layer.
- a method of forming a multilayer dielectric film on a substrate comprises the steps of forming a metal silicate layer on the surface of a substrate, and forming a metal oxide layer atop the metal silicate layer. In one embodiment, the method further comprises forming another metal silicate layer atop the metal oxide layer.
- the forming step can be carried out by chemical vapor deposition, physical vapor deposition, atomic layer deposition, aerosol pyrolysis, spray coating or spin-on-coating.
- FIG. 1 is a cross-sectional view of a conventional semiconductor transistor.
- FIG. 2 is a cross sectional view of a multilayer dielectric film in accordance with one embodiment of the present invention.
- FIG. 3 is a cross-sectional view of a multilayer dielectric film in accordance with another embodiment of the present invention.
- FIG. 4 is a cross-sectional view of a semiconductor transistor with a gate structure incorporating the multilayer dielectric film of the present invention as the gate dielectric.
- FIG. 5 is a graph illustrating the effect of an anneal process on the equivalent oxide thickness (EOT) on a multilayer dielectric film of the present invention.
- FIG. 2 schematically shows a cross sectional view of a multilayer dielectric film 1 of the present invention.
- the multilayer dielectric film 1 comprises a first layer 12 of a material having a high dielectric constant ( ⁇ ), and a second layer 14 of a material having a lower dielectric constant than that of the first layer 12 .
- the dielectric constant of the first layer 12 is preferably greater than about 15, more preferably in the range of about 15 to 200, most preferably in the range of about 25-100.
- the dielectric constant of the second layer 14 is preferably greater than about 5, and more preferably in the range of about 10 to 100.
- the first layer 12 of the multilayer dielectric film 5 is comprised of a metal oxide having the formula of M x O y , where M is a metal selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Th, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5.
- M is a metal selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca
- the second layer 14 of the multilayer dielectric film 5 is comprised of a metal silicate having the formula of M x SiO y , where M is a metal selected from the group consisting of Zr, Hf. Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5.
- Each of the metal oxide first layer 12 and metal silicate second layer 14 may contain more than one metal elements.
- the metal in the first layer 12 and second layer 14 can be the same or different.
- the thickness of the first layer 12 of the multilayer dielectric film 5 is formed greater than the thickness of the second layer 14 in order to promote a high dielectric value for the entire dielectric structure.
- the thickness of the first layer 12 and the second layer 14 can be similar.
- the second layer 14 has a thickness of only one or two atomic layers, so that the first layer 12 may be much thicker.
- the thickness of the first layer 12 is about 60 ⁇ .
- a thickness of 60 ⁇ of ZrO 2 first layer behaves approximately same as a thickness of 10 ⁇ of SiO 2 first layer (Tox, eq) with regard to electrical properties.
- FIG. 3 schematically shows a cross sectional view of a multilayer dielectric film 10 of another embodiment of the present invention.
- the multilayer dielectric film 10 comprises a first layer 12 and two second layers 14 formed on the opposing surfaces of the first layer 12 , forming a structure where the first layer 12 is sandwiched between the two second layers 14 .
- the first layer 12 of the multilayer dielectric film 10 is composed of a material having a high dielectric constant
- the two second layers 14 are formed of a material having a lower dielectric constant than that of the first layer 12 .
- the first layer 12 is comprised of a metal oxide having the formula of M x O y , where M, x and, y are defined as above.
- the second layers 14 are comprised of a metal silicate having the formula of M x SiO y , where M, x, and y are defined as above.
- the metal in the first metal oxide layer 12 and the second metal silicate layers 14 can be the same or different.
- the metal in the first layer 12 and second layers 14 is comprised of the same metal component for ease of processing.
- the first layer 12 of the multilayer dielectric film 10 is formed of a material selected from the group consisting of ZrO 2 and HfO 2 .
- the second layers 14 are formed of a material selected from the group consisting of Zr—Si—O and Hf—Si—O.
- FIG. 4 schematically shows a cross sectional view of a semiconductor transistor 30 incorporating the multilayer dielectric film in accordance with the present invention.
- the transistor 30 comprises a silicon substrate 16 , a drain region 18 and source region 20 formed in the substrate 16 .
- a multilayer dielectric film 10 is formed atop the substrate 16 .
- a gate 22 is formed atop the multilayer dielectric film 10 .
- the gate 22 can be comprised of doped polysilicon or conductive materials.
- the multilayer dielectric film 10 comprises a first layer 12 having a high dielectric constant and at least one second layer 14 having a lower dielectric constant.
- the at least one second layer 14 is in contact with the surface of silicon substrate 16 .
- the first layer 12 is comprised of a metal oxide having the formula of M x O y , where M, x and, y are defined as above.
- the at least one second layer 14 is comprised of a metal silicate having the formula of M x SiO y , where M, x, and y are defined as above.
- a method of forming a multilayer dielectric film on a substrate generally comprises the steps of: forming a metal silicate layer-on the surface of a substrate, and forming a metal oxide layer atop the metal silicate layer.
- the method further comprises the step of: forming another metal silicate layer atop the metal oxide layer.
- the forming steps may be carried out in a variety of ways.
- the forming step may be carried out by deposition or by coating as know in the art.
- Suitable deposition methods include, but are not limited to, chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), and aerosol pyrolysis.
- PVD further includes sputtering and e-beam evaporation techniques.
- CVD further includes thermal, plasma, laser, and photo assisted CVD.
- CVD methods employ an oxygen source.
- the source of oxygen includes O 2 , O 3 , NO, N 2 O, H 2 O, alcohol, alkoxides, OH - , and Hydrogen Peroxide (H 2 O 2 ).
- Suitable coating methods include spray coating and spin-on-coating techniques from liquid source materials, organic solutions, or aqueous solutions. Any one of the layers can be formed by any one of the above methods and may be carried out by those of ordinary skill in the art.
- One advantage of the multilayer dielectric film of the present invention is that it achieves higher dielectric constant values than the metal silicate single layer described in the prior art.
- the higher dielectric constant values allow thicker gate dielectric components and, therefore, lead to better electrical properties in the MOS device architecture, such as lower leakage current, higher breakdown voltage, more resistant to boron penetration, and the like.
- multilayer dielectric film of the present invention can significantly improve the stability of the high ⁇ dielectric film against changes during further device processing which would degrade the effectiveness of the high ⁇ dielectric film.
- the structure is exposed to short anneal (10-60 sec.) at temperatures exceeding the temperature used for deposition of the thin dielectric layer.
- short anneal 10-60 sec.
- the following reaction may occur during a thermal anneal process which generates undesirable metal silicide and silicon oxide at the interface between the metal oxide and silicon substrate or polysilicon electrode: MO 2 +Si ⁇ Msi+SiO x
- EOT equivalent oxide thickness
- the EOT is a value obtained by capacitance-voltage measurements on simple planar capacitors or extracted from transistor characteristics of full transistors built using the thin dielectric stack as a gate material.
- the use of the multilayer dielectric film of the present invention, such as a metal silicate/metal oxide/metal silicate stack will resist the device degradation to a higher anneal temperature. If polysilicon is used as the upper gate electrode, a layer of metal silicate is preferably formed at the upper dielectric interface to resist silicon oxide formation at the gate electrode interface.
- FIG. 5 is a graph that illustrates the effect of post deposition thermal anneal treatment on high ⁇ gate dielectric film with an EOT of 30 ⁇ . If a series of samples are annealed under equal times at progressively higher temperature, the onset of the rapid increase of the EOT will occur sooner for the metal oxide in contact with the silicon than for the multilayer structure of the present invention. Where the metal oxide is contained between layers of metal silicate which act as a buffer or interface layer to the silicon, the structure resists degradation to a higher temperature. Alternatively, the test may be carried out using a fixed anneal temperature and subjecting the structure to anneals of varying time. In that case, the multilayer dielectric film of this invention will resist degradation for a longer time than the metal oxide directly in contact with silicon.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Formation Of Insulating Films (AREA)
Abstract
A new multilayer dielectric film for improving dielectric constant and thermal stability of gate dielectrics is provided. The multilayer dielectric film comprises a first layer formed of a metal oxide material having a high dielectric constant, and a second layer formed on the first layer. The second layer is formed of a metal silicate material having a dielectric constant lower than the dielectric constant of the first layer and a thickness smaller than the thickness of the first layer. A semiconductor transistor incorporating the multilayer dielectric film is also provided.
Description
- This application is a continuation of U.S. application Ser. No. 10/056,625, filed Jan. 25, 2002, which claims the benefit of U.S. Provisional Application No. 60/264,428 filed Jan. 26, 2001, entitled “Multilayer High Dielectric Constant Oxide Films and Method of Making”, the entire disclosures of which are incorporated herein by reference.
- The present invention relates generally to the field of semiconductors. More specifically, the present invention relates to multilayer high dielectric constant (κ) films and methods of making such films.
- Design and manufacturing of integrated circuits (ICs) are becoming increasingly complex as the device density of such circuits increases. High density circuits require closely spaced devices and interconnect lines, as well as multiple layers of materials and structures.
FIG. 1 schematically shows a conventional metal oxide semiconductor field effect transistor (MOSFET) device that consists of a gate, a gate dielectric such as silicon dioxide (SiO2), and a source/drain channel region. As the size of IC device geometry becomes aggressively smaller, the thickness (t) of the gate dielectric, in the case of SiO2, reaches a physical limitation of approximately 20 Angstroms. Below this thickness, the conventional SiO2 gate dielectric no longer functions as an insulator due to direct tunneling of electrons between the gate and the channel region. Thus, SiO2 gate dielectrics are rapidly becoming one of the limiting factors in device design and manufacturing. - To address this problem, alternative gate dielectric materials have recently been investigated. One approach is to replace the SiO2 gate dielectric with a material that has a higher dielectric constant (κ) than SiO2 (κof SiO2 is approximately 3.9). It has been found that when a material with a high dielectric constant is used, the physical thickness (t) of the gate dielectric can be increased while maintaining its gate capacitance. Namely, physically thicker high κ gate dielectric can have electrical properties as good as or better than thin SiO2 gate dielectric. A thicker film is easier to manufacture than a thin film and may exhibit better electrical properties.
- In the prior art, a number of different high κ materials have been developed. For example, TiO2, Ta2O5, BaxSri-xTiO3, ZrOx, and HfOx have been experimented with as gate dielectrics. However, these materials are subject to limitations. TiO2 and Ta2O5 are thermally unstable and tend to form an undesirable layer of silicon oxide at the interface of the silicon substrate and the gate dielectric. BaxSri-xTiO3 films require high temperature processing which make them undesirable for device integration. While ZrOx and HfOx have a higher dielectric constant which is about 25, ZrOx and HfOx alone are not suitable as gate dielectrics since undesirable silicon oxide is also formed at the interface between the silicon substrate and the gate dielectric. The formation of additional silicon oxides increases the equivalent oxide thickness (EOT) of the gate dielectric which will result in degradation of device performance.
- More recently, zirconium silicate (ZrSixOy) and hafnium silicate (HfSixOy) have been investigated as new gate dielectric materials. For example, zirconium silicate gate dielectrics have been reported in “Stable zirconium silicate gate dielectrics deposited directly on silicon” by G. D. Wilk and R. M. Wallace, Applied Physics Letters, Volume 76, Number 1, Jan. 3, 2000 pp. 112-114 and in “Electrical properties of hafnium silicate gate dielectrics deposited directly on silicon” by G. D. Wilk et al., Applied Physics Letters, Volume 74, 1999 pp. 2854-2856. Zirconium silicate and Hafnium silicate are of particular interest as an alternative gate dielectric material because of its relatively high dielectric constant value. Its dielectric constant is marginally increased to about 10 to 15 depending upon the ZrOx/HfOx content in the film. Moreover, zirconium or hafnium silicate exhibits thermal stability in direct contact with the silicon substrate. However, the dielectric constant is not as high as seen with other materials, and such films have not been successfully employed in commercial operation. Accordingly, a significant need exists for the development of high dielectric constant films.
- Accordingly, it is an object of the present invention to provide a high dielectric constant (κ) films for gate dielectrics.
- It is further an object of the present invention to provide a semiconductor transistor that incorporates the high κ dielectric film as the gate dielectric.
- Another object of the present invention to provide a method of making a high κ dielectric film.
- These and other objects are achieved by a new multilayer dielectric film of the present invention employing metal silicates on a silicon substrate and metal oxides having high κ to enhance the performance of semiconductor transistors.
- In accordance with the present invention, there is provided a multilayer dielectric film that comprises a first layer formed of a material having a high dielectric constant, and a second layer formed on the first layer. The second layer is formed of a material having a dielectric constant lower than the dielectric constant of the first layer. The first layer is preferably comprised of a metal oxide material having a dielectric constant in the range of 15 to 200, and the second layer is preferably comprised of a metal silicate material having a dielectric constant in the range of 5 to 100.
- In one preferred embodiment, the multilayer dielectric film of the present invention comprises a first layer of a metal oxide having the formula of MxOy, and a second layer of a metal silicate having the formula of MxSiOy, where M is a metal independently selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5. Each of the metal oxide first layer and metal silicate second layer may contain more than one metal elements. The metal in the first and second layers can be same and/or different.
- In another preferred embodiment, the multilayer dielectric film of the present invention comprises a first layer of a metal oxide selected from the group consisting of ZrO2 and HfO2, and a second layer of a metal silicate selected from the group consisting of Zr—Si—O and Hf—Si—O.
- In another embodiment of the present invention, the multilayer dielectric film of the present invention comprises a first layer having a first and second surfaces, a second layer formed on the first surface of the first layer, and a third layer formed on the second surface of the first layer, wherein the second and third layers are comprised of a material having a dielectric constant lower than the dielectric constant of the first layer.
- In another aspect of the present invention, there is provided a method of forming a multilayer dielectric film on a substrate. The method comprises the steps of forming a metal silicate layer on the surface of a substrate, and forming a metal oxide layer atop the metal silicate layer. In one embodiment, the method further comprises forming another metal silicate layer atop the metal oxide layer. The forming step can be carried out by chemical vapor deposition, physical vapor deposition, atomic layer deposition, aerosol pyrolysis, spray coating or spin-on-coating.
- The foregoing and other objects of the invention will be more clearly understood from the following description when read in conjunction with the accompanying drawings in which:
-
FIG. 1 is a cross-sectional view of a conventional semiconductor transistor. -
FIG. 2 is a cross sectional view of a multilayer dielectric film in accordance with one embodiment of the present invention. -
FIG. 3 is a cross-sectional view of a multilayer dielectric film in accordance with another embodiment of the present invention. -
FIG. 4 is a cross-sectional view of a semiconductor transistor with a gate structure incorporating the multilayer dielectric film of the present invention as the gate dielectric. -
FIG. 5 is a graph illustrating the effect of an anneal process on the equivalent oxide thickness (EOT) on a multilayer dielectric film of the present invention. -
FIG. 2 schematically shows a cross sectional view of a multilayer dielectric film 1 of the present invention. The multilayer dielectric film 1 comprises afirst layer 12 of a material having a high dielectric constant (κ), and asecond layer 14 of a material having a lower dielectric constant than that of thefirst layer 12. - The dielectric constant of the
first layer 12 is preferably greater than about 15, more preferably in the range of about 15 to 200, most preferably in the range of about 25-100. The dielectric constant of thesecond layer 14 is preferably greater than about 5, and more preferably in the range of about 10 to 100. - The
first layer 12 of the multilayer dielectric film 5 is comprised of a metal oxide having the formula of MxOy, where M is a metal selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Th, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5. Thesecond layer 14 of the multilayer dielectric film 5 is comprised of a metal silicate having the formula of MxSiOy, where M is a metal selected from the group consisting of Zr, Hf. Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5. Each of the metal oxidefirst layer 12 and metal silicatesecond layer 14 may contain more than one metal elements. The metal in thefirst layer 12 andsecond layer 14 can be the same or different. - Preferably, the thickness of the
first layer 12 of the multilayer dielectric film 5 is formed greater than the thickness of thesecond layer 14 in order to promote a high dielectric value for the entire dielectric structure. Alternatively, the thickness of thefirst layer 12 and thesecond layer 14 can be similar. In one embodiment, thesecond layer 14 has a thickness of only one or two atomic layers, so that thefirst layer 12 may be much thicker. In another embodiment where thefirst layer 12 of the multilayer dielectric film 5 is ZrO2 ( the dielectric constant of ZrO2 is 25 which is six times as high as that of SiO2), the thickness of thefirst layer 12 is about 60 Å. A thickness of 60 Å of ZrO2 first layer behaves approximately same as a thickness of 10 Å of SiO2 first layer (Tox, eq) with regard to electrical properties. -
FIG. 3 schematically shows a cross sectional view of amultilayer dielectric film 10 of another embodiment of the present invention. Themultilayer dielectric film 10 comprises afirst layer 12 and twosecond layers 14 formed on the opposing surfaces of thefirst layer 12, forming a structure where thefirst layer 12 is sandwiched between the twosecond layers 14. Thefirst layer 12 of themultilayer dielectric film 10 is composed of a material having a high dielectric constant, and the twosecond layers 14 are formed of a material having a lower dielectric constant than that of thefirst layer 12. - The
first layer 12 is comprised of a metal oxide having the formula of MxOy, where M, x and, y are defined as above. The second layers 14 are comprised of a metal silicate having the formula of MxSiOy, where M, x, and y are defined as above. The metal in the firstmetal oxide layer 12 and the second metal silicate layers 14 can be the same or different. Preferably, the metal in thefirst layer 12 andsecond layers 14 is comprised of the same metal component for ease of processing. - In one preferred embodiment of the present invention, the
first layer 12 of themultilayer dielectric film 10 is formed of a material selected from the group consisting of ZrO2 and HfO2. The second layers 14 are formed of a material selected from the group consisting of Zr—Si—O and Hf—Si—O. -
FIG. 4 schematically shows a cross sectional view of asemiconductor transistor 30 incorporating the multilayer dielectric film in accordance with the present invention. Thetransistor 30 comprises asilicon substrate 16, adrain region 18 andsource region 20 formed in thesubstrate 16. Amultilayer dielectric film 10 is formed atop thesubstrate 16. Agate 22 is formed atop themultilayer dielectric film 10. - The
gate 22 can be comprised of doped polysilicon or conductive materials. Themultilayer dielectric film 10 comprises afirst layer 12 having a high dielectric constant and at least onesecond layer 14 having a lower dielectric constant. The at least onesecond layer 14 is in contact with the surface ofsilicon substrate 16. Thefirst layer 12 is comprised of a metal oxide having the formula of MxOy, where M, x and, y are defined as above. The at least onesecond layer 14 is comprised of a metal silicate having the formula of MxSiOy, where M, x, and y are defined as above. - In another aspect of the present invention, a method of forming a multilayer dielectric film on a substrate is provided. In one embodiment, the method generally comprises the steps of: forming a metal silicate layer-on the surface of a substrate, and forming a metal oxide layer atop the metal silicate layer. In another embodiment, where the
first layer 12 of themultilayer dielectric film 10 is sandwiched between twosecond layers 14 as illustrated inFIG. 4 , the method further comprises the step of: forming another metal silicate layer atop the metal oxide layer. - The forming steps may be carried out in a variety of ways. For example the forming step may be carried out by deposition or by coating as know in the art. Suitable deposition methods include, but are not limited to, chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), and aerosol pyrolysis. PVD further includes sputtering and e-beam evaporation techniques. CVD further includes thermal, plasma, laser, and photo assisted CVD. CVD methods employ an oxygen source. The source of oxygen includes O2, O3, NO, N2O, H2O, alcohol, alkoxides, OH-, and Hydrogen Peroxide (H2O2). Suitable coating methods include spray coating and spin-on-coating techniques from liquid source materials, organic solutions, or aqueous solutions. Any one of the layers can be formed by any one of the above methods and may be carried out by those of ordinary skill in the art.
- One advantage of the multilayer dielectric film of the present invention is that it achieves higher dielectric constant values than the metal silicate single layer described in the prior art. The higher dielectric constant values allow thicker gate dielectric components and, therefore, lead to better electrical properties in the MOS device architecture, such as lower leakage current, higher breakdown voltage, more resistant to boron penetration, and the like.
- Another advantage of the multilayer dielectric film of the present invention is that it can significantly improve the stability of the high κ dielectric film against changes during further device processing which would degrade the effectiveness of the high κ dielectric film. Commonly during further device processing steps, the structure is exposed to short anneal (10-60 sec.) at temperatures exceeding the temperature used for deposition of the thin dielectric layer. The following reaction may occur during a thermal anneal process which generates undesirable metal silicide and silicon oxide at the interface between the metal oxide and silicon substrate or polysilicon electrode:
MO2+Si→Msi+SiOx - The formation of additional silicon oxide (κ=3.9) will increase the equivalent oxide thickness (EOT) of the gate dielectric which will result in degradation of device performance. The EOT is a value obtained by capacitance-voltage measurements on simple planar capacitors or extracted from transistor characteristics of full transistors built using the thin dielectric stack as a gate material. The use of the multilayer dielectric film of the present invention, such as a metal silicate/metal oxide/metal silicate stack will resist the device degradation to a higher anneal temperature. If polysilicon is used as the upper gate electrode, a layer of metal silicate is preferably formed at the upper dielectric interface to resist silicon oxide formation at the gate electrode interface.
-
FIG. 5 is a graph that illustrates the effect of post deposition thermal anneal treatment on high κ gate dielectric film with an EOT of 30 Å. If a series of samples are annealed under equal times at progressively higher temperature, the onset of the rapid increase of the EOT will occur sooner for the metal oxide in contact with the silicon than for the multilayer structure of the present invention. Where the metal oxide is contained between layers of metal silicate which act as a buffer or interface layer to the silicon, the structure resists degradation to a higher temperature. Alternatively, the test may be carried out using a fixed anneal temperature and subjecting the structure to anneals of varying time. In that case, the multilayer dielectric film of this invention will resist degradation for a longer time than the metal oxide directly in contact with silicon. - While the present invention is disclosed by reference to the preferred embodiments and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than limiting sense, as it is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the scope of the invention and the scope of the appended claims.
Claims (12)
1. A multilayer dielectric film comprising:
a first layer formed of a metal oxide material having a dielectric constant κ and thickness t; and
a second layer formed on said first layer, said second layer is formed of a metal silicate material having a dielectric constant lower than the dielectric constant of said first layer and a thickness smaller than the thickness of said first layer.
2. The multilayer dielectric film of claim 1 wherein said first layer is comprised of a material having a dielectric constant in a range of 15 to 200.
3. The multilayer dielectric film of claim 1 wherein said second layer is comprised of a material having a dielectric constant in a range of 5 to 100.
4. The multilayer dielectric film of claim 1 wherein said first layer is a metal oxide having the formula of MxOy, where M is a metal selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5.
5. The multi layer dielectric film of claim 4 wherein said metal oxide includes more than one metal element.
6. The multilayer dielectric film of claim 4 wherein said first layer is a metal oxide selected from the group consisting of ZrO2 and HfO2.
7. The multilayer dielectric film of claim 1 wherein said second layer is a metal silicate having the formula of MxSiOy, where M is a metal selected from the group consisting of Zr, Hf, Ti, V, Nb, Ta, Cr, Mo, W, Mn, Zn, Al, Ga, In, Ge, Sr, Pb, Sb, Bi, Sc, Y, La, Be, Mg, Ca, Sr, Ba, Th, Lanthanides (Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu), and mixtures thereof, x is a number in the range of 1 to 3, and y is a number in the range of 2 to 5.
8. The multi layer dielectric film of claim 7 wherein said metal silicate includes more than one metal element.
9. The multilayer dielectric film of claim 7 wherein said second layer is a metal silicate selected from the group consisting of Zr—Si—O and Hf—Si—O.
10. The multilayer dielectric film of claim 1 wherein said first layer has a thickness in a range of about 30 to 80 Å.
11. The multilayer dielectric film of claim 1 wherein said second layer has a thickness of one to two atomic layers.
12. A multilayer dielectric film comprising:
a first layer formed of a metal oxide material having a dielectric constant κ and a thickness t in the range of about 30 to 80 Å; and
a second layer formed on said first layer, said second layer is formed of a metal silicate material having a dielectric constant lower than the dielectric constant of said first layer and a thickness in the range of one to two atomic layers.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/766,148 US20050023628A1 (en) | 2001-01-26 | 2004-01-27 | Multilayer high k dielectric films and method of making the same |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US26442801P | 2001-01-26 | 2001-01-26 | |
| US10/056,625 US6713846B1 (en) | 2001-01-26 | 2002-01-25 | Multilayer high κ dielectric films |
| US10/766,148 US20050023628A1 (en) | 2001-01-26 | 2004-01-27 | Multilayer high k dielectric films and method of making the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/056,625 Continuation US6713846B1 (en) | 2001-01-26 | 2002-01-25 | Multilayer high κ dielectric films |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20050023628A1 true US20050023628A1 (en) | 2005-02-03 |
Family
ID=31996444
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/056,625 Expired - Fee Related US6713846B1 (en) | 2001-01-26 | 2002-01-25 | Multilayer high κ dielectric films |
| US10/766,148 Abandoned US20050023628A1 (en) | 2001-01-26 | 2004-01-27 | Multilayer high k dielectric films and method of making the same |
| US10/766,618 Abandoned US20050062136A1 (en) | 2001-01-26 | 2004-01-27 | Multilayer high k dielectric films and method of making the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/056,625 Expired - Fee Related US6713846B1 (en) | 2001-01-26 | 2002-01-25 | Multilayer high κ dielectric films |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/766,618 Abandoned US20050062136A1 (en) | 2001-01-26 | 2004-01-27 | Multilayer high k dielectric films and method of making the same |
Country Status (1)
| Country | Link |
|---|---|
| US (3) | US6713846B1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN114551600A (en) * | 2022-02-22 | 2022-05-27 | 苏州龙驰半导体科技有限公司 | Manufacturing method of semiconductor device and semiconductor device |
| WO2023070846A1 (en) * | 2021-10-29 | 2023-05-04 | 长鑫存储技术有限公司 | Semiconductor structure and fabrication method therefor, and transistor and fabrication method therefor |
| US11961895B2 (en) | 2021-09-08 | 2024-04-16 | International Business Machines Corporation | Gate stacks with multiple high-κ dielectric layers |
Families Citing this family (95)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7554829B2 (en) | 1999-07-30 | 2009-06-30 | Micron Technology, Inc. | Transmission lines for CMOS integrated circuits |
| JP2001257344A (en) * | 2000-03-10 | 2001-09-21 | Toshiba Corp | Semiconductor device and method of manufacturing semiconductor device |
| US6620723B1 (en) | 2000-06-27 | 2003-09-16 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
| US7371633B2 (en) * | 2001-02-02 | 2008-05-13 | Samsung Electronics Co., Ltd. | Dielectric layer for semiconductor device and method of manufacturing the same |
| US6852167B2 (en) * | 2001-03-01 | 2005-02-08 | Micron Technology, Inc. | Methods, systems, and apparatus for uniform chemical-vapor depositions |
| US7563715B2 (en) | 2005-12-05 | 2009-07-21 | Asm International N.V. | Method of producing thin films |
| US9139906B2 (en) * | 2001-03-06 | 2015-09-22 | Asm America, Inc. | Doping with ALD technology |
| US7037862B2 (en) * | 2001-06-13 | 2006-05-02 | Micron Technology, Inc. | Dielectric layer forming method and devices formed therewith |
| US8026161B2 (en) | 2001-08-30 | 2011-09-27 | Micron Technology, Inc. | Highly reliable amorphous high-K gate oxide ZrO2 |
| JP2003152102A (en) * | 2001-11-15 | 2003-05-23 | Hitachi Ltd | Method for manufacturing semiconductor integrated circuit device |
| US6900122B2 (en) * | 2001-12-20 | 2005-05-31 | Micron Technology, Inc. | Low-temperature grown high-quality ultra-thin praseodymium gate dielectrics |
| US6767795B2 (en) * | 2002-01-17 | 2004-07-27 | Micron Technology, Inc. | Highly reliable amorphous high-k gate dielectric ZrOXNY |
| US6893984B2 (en) * | 2002-02-20 | 2005-05-17 | Micron Technology Inc. | Evaporated LaA1O3 films for gate dielectrics |
| US7160577B2 (en) | 2002-05-02 | 2007-01-09 | Micron Technology, Inc. | Methods for atomic-layer deposition of aluminum oxides in integrated circuits |
| US7589029B2 (en) | 2002-05-02 | 2009-09-15 | Micron Technology, Inc. | Atomic layer deposition and conversion |
| US7045430B2 (en) * | 2002-05-02 | 2006-05-16 | Micron Technology Inc. | Atomic layer-deposited LaAlO3 films for gate dielectrics |
| US7205218B2 (en) | 2002-06-05 | 2007-04-17 | Micron Technology, Inc. | Method including forming gate dielectrics having multiple lanthanide oxide layers |
| US7135421B2 (en) | 2002-06-05 | 2006-11-14 | Micron Technology, Inc. | Atomic layer-deposited hafnium aluminum oxide |
| US20030232501A1 (en) * | 2002-06-14 | 2003-12-18 | Kher Shreyas S. | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
| US6858547B2 (en) * | 2002-06-14 | 2005-02-22 | Applied Materials, Inc. | System and method for forming a gate dielectric |
| US7326988B2 (en) * | 2002-07-02 | 2008-02-05 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
| US7221586B2 (en) | 2002-07-08 | 2007-05-22 | Micron Technology, Inc. | Memory utilizing oxide nanolaminates |
| US6921702B2 (en) * | 2002-07-30 | 2005-07-26 | Micron Technology Inc. | Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics |
| US6919251B2 (en) * | 2002-07-31 | 2005-07-19 | Texas Instruments Incorporated | Gate dielectric and method |
| JP2004079687A (en) * | 2002-08-13 | 2004-03-11 | Tokyo Electron Ltd | Capacitor structure, film forming method and film forming apparatus |
| US6790791B2 (en) * | 2002-08-15 | 2004-09-14 | Micron Technology, Inc. | Lanthanide doped TiOx dielectric films |
| US7199023B2 (en) * | 2002-08-28 | 2007-04-03 | Micron Technology, Inc. | Atomic layer deposited HfSiON dielectric films wherein each precursor is independendently pulsed |
| US7084078B2 (en) | 2002-08-29 | 2006-08-01 | Micron Technology, Inc. | Atomic layer deposited lanthanide doped TiOx dielectric films |
| US7122414B2 (en) * | 2002-12-03 | 2006-10-17 | Asm International, Inc. | Method to fabricate dual metal CMOS devices |
| US7045406B2 (en) * | 2002-12-03 | 2006-05-16 | Asm International, N.V. | Method of forming an electrode with adjusted work function |
| US6858524B2 (en) * | 2002-12-03 | 2005-02-22 | Asm International, Nv | Method of depositing barrier layer for metal gates |
| US6958302B2 (en) | 2002-12-04 | 2005-10-25 | Micron Technology, Inc. | Atomic layer deposited Zr-Sn-Ti-O films using TiI4 |
| US7101813B2 (en) | 2002-12-04 | 2006-09-05 | Micron Technology Inc. | Atomic layer deposited Zr-Sn-Ti-O films |
| US6846755B2 (en) * | 2003-02-18 | 2005-01-25 | Intel Corporation | Bonding a metal component to a low-k dielectric material |
| US7192892B2 (en) | 2003-03-04 | 2007-03-20 | Micron Technology, Inc. | Atomic layer deposited dielectric layers |
| US7135369B2 (en) | 2003-03-31 | 2006-11-14 | Micron Technology, Inc. | Atomic layer deposited ZrAlxOy dielectric layers including Zr4AlO9 |
| US7183186B2 (en) * | 2003-04-22 | 2007-02-27 | Micro Technology, Inc. | Atomic layer deposited ZrTiO4 films |
| KR100639204B1 (en) * | 2003-04-30 | 2006-10-30 | 주식회사 하이닉스반도체 | Method of manufacturing semiconductor device using high dielectric material |
| US7192824B2 (en) | 2003-06-24 | 2007-03-20 | Micron Technology, Inc. | Lanthanide oxide / hafnium oxide dielectric layers |
| US7049192B2 (en) * | 2003-06-24 | 2006-05-23 | Micron Technology, Inc. | Lanthanide oxide / hafnium oxide dielectrics |
| US7220665B2 (en) * | 2003-08-05 | 2007-05-22 | Micron Technology, Inc. | H2 plasma treatment |
| US20050082624A1 (en) * | 2003-10-20 | 2005-04-21 | Evgeni Gousev | Germanate gate dielectrics for semiconductor devices |
| US20050233477A1 (en) * | 2004-03-05 | 2005-10-20 | Tokyo Electron Limited | Substrate processing apparatus, substrate processing method, and program for implementing the method |
| US20050252449A1 (en) | 2004-05-12 | 2005-11-17 | Nguyen Son T | Control of gas flow and delivery to suppress the formation of particles in an MOCVD/ALD system |
| US7081421B2 (en) * | 2004-08-26 | 2006-07-25 | Micron Technology, Inc. | Lanthanide oxide dielectric layer |
| US7588988B2 (en) | 2004-08-31 | 2009-09-15 | Micron Technology, Inc. | Method of forming apparatus having oxide films formed using atomic layer deposition |
| US7494939B2 (en) | 2004-08-31 | 2009-02-24 | Micron Technology, Inc. | Methods for forming a lanthanum-metal oxide dielectric layer |
| US20060060930A1 (en) * | 2004-09-17 | 2006-03-23 | Metz Matthew V | Atomic layer deposition of high dielectric constant gate dielectrics |
| US7126199B2 (en) * | 2004-09-27 | 2006-10-24 | Intel Corporation | Multilayer metal gate electrode |
| KR100889362B1 (en) | 2004-10-19 | 2009-03-18 | 삼성전자주식회사 | Transistor composed of multilayer dielectric film and method of manufacturing same |
| US7235501B2 (en) | 2004-12-13 | 2007-06-26 | Micron Technology, Inc. | Lanthanum hafnium oxide dielectrics |
| US7235492B2 (en) * | 2005-01-31 | 2007-06-26 | Applied Materials, Inc. | Low temperature etchant for treatment of silicon-containing surfaces |
| US7687409B2 (en) | 2005-03-29 | 2010-03-30 | Micron Technology, Inc. | Atomic layer deposited titanium silicon oxide films |
| KR20080003387A (en) * | 2005-04-07 | 2008-01-07 | 에비자 테크놀로지, 인크. | Multilayer, Multicomponent High-Polyfilms and Their Deposition Methods |
| US7662729B2 (en) | 2005-04-28 | 2010-02-16 | Micron Technology, Inc. | Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer |
| US7572695B2 (en) | 2005-05-27 | 2009-08-11 | Micron Technology, Inc. | Hafnium titanium oxide films |
| US7648927B2 (en) | 2005-06-21 | 2010-01-19 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
| US7651955B2 (en) * | 2005-06-21 | 2010-01-26 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
| US20060286774A1 (en) * | 2005-06-21 | 2006-12-21 | Applied Materials. Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
| US20060289948A1 (en) * | 2005-06-22 | 2006-12-28 | International Business Machines Corporation | Method to control flatband/threshold voltage in high-k metal gated stacks and structures thereof |
| JP4851740B2 (en) * | 2005-06-30 | 2012-01-11 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
| KR100653721B1 (en) * | 2005-06-30 | 2006-12-05 | 삼성전자주식회사 | Semiconductor device having nitrogen injection active region and manufacturing method |
| US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
| US7402534B2 (en) * | 2005-08-26 | 2008-07-22 | Applied Materials, Inc. | Pretreatment processes within a batch ALD reactor |
| US8110469B2 (en) | 2005-08-30 | 2012-02-07 | Micron Technology, Inc. | Graded dielectric layers |
| US20070096226A1 (en) * | 2005-10-31 | 2007-05-03 | Chun-Li Liu | MOSFET dielectric including a diffusion barrier |
| US8053849B2 (en) * | 2005-11-09 | 2011-11-08 | Advanced Micro Devices, Inc. | Replacement metal gate transistors with reduced gate oxide leakage |
| US7709402B2 (en) | 2006-02-16 | 2010-05-04 | Micron Technology, Inc. | Conductive layers for hafnium silicon oxynitride films |
| US7964514B2 (en) * | 2006-03-02 | 2011-06-21 | Applied Materials, Inc. | Multiple nitrogen plasma treatments for thin SiON dielectrics |
| US7798096B2 (en) | 2006-05-05 | 2010-09-21 | Applied Materials, Inc. | Plasma, UV and ion/neutral assisted ALD or CVD in a batch tool |
| US7759747B2 (en) * | 2006-08-31 | 2010-07-20 | Micron Technology, Inc. | Tantalum aluminum oxynitride high-κ dielectric |
| US7563730B2 (en) | 2006-08-31 | 2009-07-21 | Micron Technology, Inc. | Hafnium lanthanide oxynitride films |
| KR101427142B1 (en) * | 2006-10-05 | 2014-08-07 | 에이에스엠 아메리카, 인코포레이티드 | Atomic layer deposition of metal silicate films |
| US8686490B2 (en) * | 2006-12-20 | 2014-04-01 | Sandisk Corporation | Electron blocking layers for electronic devices |
| US7847341B2 (en) | 2006-12-20 | 2010-12-07 | Nanosys, Inc. | Electron blocking layers for electronic devices |
| US20080150009A1 (en) * | 2006-12-20 | 2008-06-26 | Nanosys, Inc. | Electron Blocking Layers for Electronic Devices |
| US20080150003A1 (en) * | 2006-12-20 | 2008-06-26 | Jian Chen | Electron blocking layers for electronic devices |
| US20080150004A1 (en) * | 2006-12-20 | 2008-06-26 | Nanosys, Inc. | Electron Blocking Layers for Electronic Devices |
| US7659156B2 (en) * | 2007-04-18 | 2010-02-09 | Freescale Semiconductor, Inc. | Method to selectively modulate gate work function through selective Ge condensation and high-K dielectric layer |
| US7659158B2 (en) | 2008-03-31 | 2010-02-09 | Applied Materials, Inc. | Atomic layer deposition processes for non-volatile memory devices |
| US8945675B2 (en) | 2008-05-29 | 2015-02-03 | Asm International N.V. | Methods for forming conductive titanium oxide thin films |
| US20100062149A1 (en) | 2008-09-08 | 2010-03-11 | Applied Materials, Inc. | Method for tuning a deposition rate during an atomic layer deposition process |
| US8491967B2 (en) | 2008-09-08 | 2013-07-23 | Applied Materials, Inc. | In-situ chamber treatment and deposition process |
| US20100102393A1 (en) * | 2008-10-29 | 2010-04-29 | Chartered Semiconductor Manufacturing, Ltd. | Metal gate transistors |
| JP5286052B2 (en) * | 2008-11-28 | 2013-09-11 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
| US8557702B2 (en) * | 2009-02-02 | 2013-10-15 | Asm America, Inc. | Plasma-enhanced atomic layers deposition of conductive material over dielectric layers |
| CN102339858B (en) * | 2010-07-16 | 2013-09-04 | 中国科学院微电子研究所 | P-type semiconductor device and manufacturing method thereof |
| JP2012156375A (en) * | 2011-01-27 | 2012-08-16 | Renesas Electronics Corp | Semiconductor device and manufacturing method of the same |
| US9269580B2 (en) * | 2011-06-27 | 2016-02-23 | Cree, Inc. | Semiconductor device with increased channel mobility and dry chemistry processes for fabrication thereof |
| KR101690392B1 (en) | 2011-12-20 | 2016-12-27 | 인텔 코포레이션 | Conformal low temperature hermetic dielectric diffusion barriers |
| US20150279880A1 (en) * | 2014-03-31 | 2015-10-01 | Taiwan Semiconductor Manufacturing Company Ltd. | Backside illuminated image sensor and method of manufacturing the same |
| US9523148B1 (en) | 2015-08-25 | 2016-12-20 | Asm Ip Holdings B.V. | Process for deposition of titanium oxynitride for use in integrated circuit fabrication |
| US9540729B1 (en) | 2015-08-25 | 2017-01-10 | Asm Ip Holding B.V. | Deposition of titanium nanolaminates for use in integrated circuit fabrication |
| KR102208520B1 (en) | 2016-07-19 | 2021-01-26 | 어플라이드 머티어리얼스, 인코포레이티드 | High-k dielectric materials including zirconium oxide used in display devices |
| TWI635539B (en) * | 2017-09-15 | 2018-09-11 | Corremax International Co., Ltd. | High-k dielectric layer, manufacturing method thereof and multi-function device for performing the same |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20010013629A1 (en) * | 1998-06-30 | 2001-08-16 | Gang Bai | Multi-layer gate dielectric |
| US6278164B1 (en) * | 1996-12-26 | 2001-08-21 | Kabushiki Kaisha Toshiba | Semiconductor device with gate insulator formed of high dielectric film |
| US6383873B1 (en) * | 2000-05-18 | 2002-05-07 | Motorola, Inc. | Process for forming a structure |
| US6407435B1 (en) * | 2000-02-11 | 2002-06-18 | Sharp Laboratories Of America, Inc. | Multilayer dielectric stack and method |
| US20020089023A1 (en) * | 2001-01-05 | 2002-07-11 | Motorola, Inc. | Low leakage current metal oxide-nitrides and method of fabricating same |
| US6479404B1 (en) * | 2000-08-17 | 2002-11-12 | Agere Systems Inc. | Process for fabricating a semiconductor device having a metal oxide or a metal silicate gate dielectric layer |
| US6518634B1 (en) * | 2000-09-01 | 2003-02-11 | Motorola, Inc. | Strontium nitride or strontium oxynitride gate dielectric |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6984591B1 (en) * | 2000-04-20 | 2006-01-10 | International Business Machines Corporation | Precursor source mixtures |
| US6664186B1 (en) * | 2000-09-29 | 2003-12-16 | International Business Machines Corporation | Method of film deposition, and fabrication of structures |
-
2002
- 2002-01-25 US US10/056,625 patent/US6713846B1/en not_active Expired - Fee Related
-
2004
- 2004-01-27 US US10/766,148 patent/US20050023628A1/en not_active Abandoned
- 2004-01-27 US US10/766,618 patent/US20050062136A1/en not_active Abandoned
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6278164B1 (en) * | 1996-12-26 | 2001-08-21 | Kabushiki Kaisha Toshiba | Semiconductor device with gate insulator formed of high dielectric film |
| US20010013629A1 (en) * | 1998-06-30 | 2001-08-16 | Gang Bai | Multi-layer gate dielectric |
| US6407435B1 (en) * | 2000-02-11 | 2002-06-18 | Sharp Laboratories Of America, Inc. | Multilayer dielectric stack and method |
| US6383873B1 (en) * | 2000-05-18 | 2002-05-07 | Motorola, Inc. | Process for forming a structure |
| US6479404B1 (en) * | 2000-08-17 | 2002-11-12 | Agere Systems Inc. | Process for fabricating a semiconductor device having a metal oxide or a metal silicate gate dielectric layer |
| US6518634B1 (en) * | 2000-09-01 | 2003-02-11 | Motorola, Inc. | Strontium nitride or strontium oxynitride gate dielectric |
| US20020089023A1 (en) * | 2001-01-05 | 2002-07-11 | Motorola, Inc. | Low leakage current metal oxide-nitrides and method of fabricating same |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11961895B2 (en) | 2021-09-08 | 2024-04-16 | International Business Machines Corporation | Gate stacks with multiple high-κ dielectric layers |
| WO2023070846A1 (en) * | 2021-10-29 | 2023-05-04 | 长鑫存储技术有限公司 | Semiconductor structure and fabrication method therefor, and transistor and fabrication method therefor |
| CN114551600A (en) * | 2022-02-22 | 2022-05-27 | 苏州龙驰半导体科技有限公司 | Manufacturing method of semiconductor device and semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US6713846B1 (en) | 2004-03-30 |
| US20050062136A1 (en) | 2005-03-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6713846B1 (en) | Multilayer high κ dielectric films | |
| US6020024A (en) | Method for forming high dielectric constant metal oxides | |
| US7902019B2 (en) | Dielectric layer for semiconductor device and method of manufacturing the same | |
| US6875678B2 (en) | Post thermal treatment methods of forming high dielectric layers in integrated circuit devices | |
| US7112539B2 (en) | Dielectric layer for semiconductor device and method of manufacturing the same | |
| TW463385B (en) | Aluminum-doped zirconium dielectric film transistor structure and deposition method for same | |
| US6013553A (en) | Zirconium and/or hafnium oxynitride gate dielectric | |
| US7157780B2 (en) | Semiconductor device and method for producing the same | |
| US7655099B2 (en) | High-k dielectric film, method of forming the same and related semiconductor device | |
| US6723581B1 (en) | Semiconductor device having a high-K gate dielectric and method of manufacture thereof | |
| US7071066B2 (en) | Method and structure for forming high-k gates | |
| US7833865B2 (en) | Method of manufacturing a semiconductor device including a LaAIO3 layer | |
| US7037863B2 (en) | Post thermal treatment methods of forming high dielectric layers over interfacial layers in integrated circuit devices | |
| JP3776889B2 (en) | Semiconductor device and manufacturing method thereof | |
| US6700171B2 (en) | Gate dielectric | |
| US20070034966A1 (en) | Dual gate CMOS semiconductor devices and methods of fabricating such devices | |
| Zhao et al. | Advanced CMOS gate stack: Present research progress | |
| US7662685B2 (en) | Semiconductor device and manufacturing method thereof | |
| US20070166931A1 (en) | Methods of Manufacturing A Semiconductor Device for Improving the Electrical Characteristics of A Dielectric Film | |
| Bauer et al. | High-k: latest developments and perspectives | |
| KR20050061077A (en) | Method for forming dielectric layer in semiconductor device | |
| Xinghua et al. | Electrical prop? erties of ultra thin nitride/oxynitride stack dielectrics pMOS ca? pacitor with refractory metal gate | |
| Kang | A study on the material and device characteristics of hafnium oxynitride MOSFETs with tantalum nitride gate electrodes | |
| Liu et al. | Emerging Central Lab, Macronix International Co., Ltd. | |
| Graetsch et al. | zb, A. Wuerfel, R. Carter, R. Stephan, P. Kücher and W. Hansch. |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: AVIZA TECHNOLOGY, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SENZAKI, YOSHIHIDE;REEL/FRAME:015903/0161 Effective date: 20040930 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |