US20040260989A1 - Test reading apparatus for memories - Google Patents
Test reading apparatus for memories Download PDFInfo
- Publication number
- US20040260989A1 US20040260989A1 US10/871,523 US87152304A US2004260989A1 US 20040260989 A1 US20040260989 A1 US 20040260989A1 US 87152304 A US87152304 A US 87152304A US 2004260989 A1 US2004260989 A1 US 2004260989A1
- Authority
- US
- United States
- Prior art keywords
- test
- memory
- reading apparatus
- memory device
- current
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000012360 testing method Methods 0.000 title claims abstract description 92
- 230000015654 memory Effects 0.000 title claims abstract description 56
- 238000000034 method Methods 0.000 claims description 3
- 101100443251 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) DIG2 gene Proteins 0.000 description 5
- 101100041128 Schizosaccharomyces pombe (strain 972 / ATCC 24843) rst2 gene Proteins 0.000 description 5
- 101100041125 Arabidopsis thaliana RST1 gene Proteins 0.000 description 4
- 101100443250 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) DIG1 gene Proteins 0.000 description 4
- 238000011161 development Methods 0.000 description 2
- 230000003321 amplification Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/3454—Arrangements for verifying correct programming or for detecting overprogrammed cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/3454—Arrangements for verifying correct programming or for detecting overprogrammed cells
- G11C16/3459—Circuits or methods to verify correct programming of nonvolatile memory cells
Definitions
- the invention relates to a test reading apparatus for test reading a memory device when the memory has been programmed.
- the invention also relates to a method for test reading stored logic states in a memory device.
- Test reading involves the contents of the individual memory cells in the memory array being read and being compared with a reference current which corresponds to one state for a memory cell. The comparison with the reference current provides a logic weighting. In a second read operation, all of the cells in the memory array are read again and are compared with a reference current which corresponds to the other logic state for a memory cell.
- test reading apparatus having a memory device having individual memory cells and having a buffer device which is connected to the memory device and which stores data written to the memory cells in the memory device.
- the test reading apparatus also contains an apparatus, which has an input and an output, and at least one test reference source which is switchably coupled to the input of the apparatus by data stored in the buffer device.
- the test reading apparatus contains a test apparatus which is connected to the buffer device and to the output of the apparatus and which is designed to compare a signal at the output of the apparatus with data stored in the buffer device.
- the buffer device is therefore able to select the at least one test reference source which corresponds to the logic state for the memory array's memory cell which is under test.
- the weighting operation in the test apparatus is always performed with the correct value of the test reference signal. It is thus possible to dispense with a fresh read operation.
- a method for test reading stored logic states in a memory device produces a test signal which is dependent on the nominal value of the logic state. This test signal is compared with the logic state which is under test. Since a test signal is always produced for each logic state which under test, said test signal being used to assess whether the state under test is correct, one read operation for all of the memory device's states under test is sufficient. It goes without saying that each logic state under test for the memory device is stored in a memory cell in the memory device.
- the apparatus has a sense amplifier.
- the memory device is in the form of a rewritable read only memory or a nonvolatile memory. It can thus be used particularly for use in chip cards.
- the buffer device is used in an advantageous development for programming the memory device.
- test reference source is in the form of two reference signal sources.
- the signals from the two test reference sources each correspond to a logic state.
- the content of the buffer device can be taken as a basis of respectively connecting a test reference source to an input on the sense amplifier.
- test reference sources it is advantageous for the test reference sources to be in the form of current sources or to have a current mirror.
- the test reference sources it is conceivable for the test reference sources to be in the form of charge stores or charge sources.
- a current weighting and in the other case a charge weighting is provided.
- the test reading apparatus is designed for processing a differential signal. This makes it possible to dispense with a test reference source.
- FIG. 1 shows a block diagram of the invention
- FIG. 2 shows a first exemplary embodiment of the invention
- FIG. 3 shows a second exemplary embodiment
- FIG. 4 shows a current/time graph for the second exemplary embodiment.
- FIG. 1 shows a test reading apparatus which is part of a chip (not shown in more detail) in a chip card.
- the test reading apparatus has a memory device SP which contains a plurality of individual memory cells (not shown here).
- the individual memory cells in the memory device SP contain a respective one of two logic states in line with their programming.
- the data in the memory device SP which correspond to the content of the individual memory cells are likewise stored in the buffer device B, which is connected to the memory device SP.
- the memory device SP is also coupled to a sense amplifier LV which is in the form of an operational amplifier.
- a second input on the sense amplifier LV is connected to a switch S which can connect two test reference sources PR 1 and PR 2 to the second input of the sense amplifier.
- the output of the sense amplifier LV is connected to the input of a test device D.
- the second input of the test device D is coupled to the buffer device B via DP.
- a test read operation involves the content of each individual memory cell being compared with a prescribed value, and the result being used to decide whether programming was successful. To this end, the content of a memory cell in the memory device SP is supplied to the sense amplifier LV. The nominal value of this memory cell, which is stored in the buffer device B, is supplied to the detection device D.
- this nominal value is used to connect the sense amplifier LV to the test reference source associated with the nominal value using the switch S.
- the signals from the two test reference sources PR 1 and PR 2 are associated with a respective one of the two logic states of the nominal value.
- the sense amplifier LV amplifies the difference between the test reference source PR 1 or PR 2 and the value read from the memory cell and transmits the result to the input of the test device D.
- the test device D provides a weighting and decides whether the programming is incorrect. Hence, each logic state for the memory device SP is tested in one read operation.
- FIG. 2 One specific exemplary embodiment, in which a current weighting is provided using reference currents, can be seen in FIG. 2.
- identical components have the same reference symbols, and a repeat explanation is dispensed with.
- the cell current ZS in each memory cell is read.
- This cell current is supplied to a current mirror which is formed from two MOSFET transistors Z.
- the drain contacts of the two transistors Z are grounded in this case.
- the gate contacts of the transistors Z are connected to the source contact of one transistor Z, to which the cell current ZS in a memory cell from the memory device is supplied.
- the second source contact is coupled to the input of the sense amplifier LV and to the drain contact of a first transistor RST 1 , which forms a current mirror together with a second MOSFET transistor RST 2 .
- the source contacts of the two MOS transistors RST 1 and RST 2 are connected to a supply potential.
- the drain contact of the second MOS transistor RST 2 is coupled to the gate contacts of the two transistors RST 1 and RST 2 and to the switch S.
- the switch S switchably couples two test reference sources PR 1 and PR 2 to the source contact of the MOS transistor RST.
- the test reference sources PR 1 and PR 2 are in the form of current sources.
- the choice of the switch position is made using the content of the buffer device B.
- the buffer device B has a connection DP to the test device D.
- the second input of the test device D is connected to the output of the sense amplifier LV by means of a connection RP.
- a test read operation involves the content of a memory cell being read, which results in a cell current ZS which is supplied to the current mirror comprising the two MOS transistors Z. At the same time, the nominal value of this memory cell is communicated to the test device via the line DP, and the switch S is connected to the associated reference current source PR 1 or PR 2 .
- a cell current ZS allowing a current to flow via the two transistors Z flows on the basis of the content of the memory cell.
- the voltage drop across Z changes.
- appropriate connection results in the ground potential or the reference-ground potential being established at the input of the sense amplifier LV.
- the weighting is provided by the test device D.
- identical reference symbols signify the same components.
- a reference current source RS is connected via a transistor T 2 to the drain contact of a second transistor T 3 .
- the drain contact of the transistor T 3 is connected to a device (not shown here) which supplies the cell current ZS. It is also coupled to the source contact and to the gate of a first transistor Z 1 and to the gate of a second transistor Z 2 , which therefore represent a current mirror.
- the drain contacts of the transistors Z 1 and Z 2 representing the current mirror are connected to ground.
- the second source contact of the second transistor Z 2 is connected to the sense amplifier LV, to a switch S 1 and to a drain contact on a transistor T 1 .
- the switch S 1 is connected to the gate contact of the transistor T 1 and via a capacitor C 1 to the source contact of the transistor T 1 and also to a reference-ground potential.
- the output of the sense amplifier LV is routed to the test device D via the connection RP.
- the content of a memory cell within the memory array is read in the form of a differential signal using the buffer device B in two time periods.
- a first period ST 1 the switch S 1 is closed and the offset current is determined, this being made up of any unwanted cell current ZS in the memory cell from the memory device and the reference current RS.
- the cell current ZS is small.
- the transistor T 2 is therefore on, and T 3 is in an off state.
- the switch S 1 is opened and the reference current is thus disconnected.
- the offset current produced in the first phase as the sum of the reference current and any cell current ZS which there may be, is now stored in the transistor T 1 .
- the memory cell is turned on and the memory cell is read.
- a cell current ZS flows. This current is supplied to the sense amplifier LV via the current mirror. If the cell current ZS is larger than the offset current determined during the period T 1 , this corresponds to one logic state, otherwise it corresponds to the other.
- FIG. 4 shows the current wave form within a test read operation for the logic state LZ1 and the logic state LZ0.
- the reference current source RS is switched in by the transistor T 2 and the test current source PR 1 is switched in by the circuit logic unit SL during the period ST 1 .
- the sum of these two currents plus any current PC which there may be from the cell array or the memory cell produces the reference level RP.
- the reference current source and the test reference current source are turned off and just the current PC from the memory cell is measured. If the current from the memory cell or from a cell array is above the reference level RP, then the test has been passed, and if it is below then programming was probably incorrect.
- the test reference current HrC is first turned on during the period ST 2 .
- the reference level is therefore obtained after the period ST 1 from the sum of the reference current rC, the reference current source RS and also any cell current PC which there may be from the cell array or from the memory cell. If the sum of the cell array PC and the test reference current HrC is above the reference level RP, then programming was probably incorrect and the test indicates an error. If the current is below, then programming was successful.
- the period S 3 is used to transfer the circuit to a basic state.
- This arrangement can therefore be used to test individual memory cells in a memory device in one pass.
- Knowledge of the nominal value of the memory cell through the agency of the buffer device is used to select the correct reference value in one step.
- the buffer device including the test device, to be located with the memory on one chip, but rather the memory device, such as a flash memory, EEPROM, EPROM or others, may be part of a chip card, while the buffer device and the test device, in particular, are part of a test apparatus for checking such a chip card.
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Read Only Memory (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
- This application claims priority to German Patent Application No. 10327284.4, which was filed Jun. 17, 2003, and is incorporated herein by reference in its entirety.
- The invention relates to a test reading apparatus for test reading a memory device when the memory has been programmed. The invention also relates to a method for test reading stored logic states in a memory device.
- When nonvolatile read only memories have been programmed, the data stored in the memory are checked. To this end, the data are read again using more stringent criteria than during a later, normal read operation. As an example of this, mention will be made of the read operation in a memory in which the current in a memory cell which is being read in the memory is compared with a reference current. A different reference current is used for a check.
- Test reading involves the contents of the individual memory cells in the memory array being read and being compared with a reference current which corresponds to one state for a memory cell. The comparison with the reference current provides a logic weighting. In a second read operation, all of the cells in the memory array are read again and are compared with a reference current which corresponds to the other logic state for a memory cell.
- This produces, for each memory cell in the memory array, a weighted logic value for the two reference currents corresponding to the binary states. The actual comparison to determine whether the states for the individual memory cells match the nominal values is performed by software or hardware in a subsequent step.
- During such implementation, the data in the memory are read twice. This results in an increased test time, which has disadvantageous effects on the total production time and hence the costs, particularly during mass production, for example in chip cards.
- It is an object of the present invention to provide an arrangement which permits a shorter test time.
- It contains a test reading apparatus having a memory device having individual memory cells and having a buffer device which is connected to the memory device and which stores data written to the memory cells in the memory device. The test reading apparatus also contains an apparatus, which has an input and an output, and at least one test reference source which is switchably coupled to the input of the apparatus by data stored in the buffer device. The test reading apparatus contains a test apparatus which is connected to the buffer device and to the output of the apparatus and which is designed to compare a signal at the output of the apparatus with data stored in the buffer device.
- The buffer device is therefore able to select the at least one test reference source which corresponds to the logic state for the memory array's memory cell which is under test. The weighting operation in the test apparatus is always performed with the correct value of the test reference signal. It is thus possible to dispense with a fresh read operation.
- A method for test reading stored logic states in a memory device produces a test signal which is dependent on the nominal value of the logic state. This test signal is compared with the logic state which is under test. Since a test signal is always produced for each logic state which under test, said test signal being used to assess whether the state under test is correct, one read operation for all of the memory device's states under test is sufficient. It goes without saying that each logic state under test for the memory device is stored in a memory cell in the memory device.
- It is thus advantageous if the apparatus has a sense amplifier. In one development of the invention, the memory device is in the form of a rewritable read only memory or a nonvolatile memory. It can thus be used particularly for use in chip cards. The buffer device is used in an advantageous development for programming the memory device.
- One advantageous refinement is for the test reference source to be in the form of two reference signal sources. The signals from the two test reference sources each correspond to a logic state. For this reason, the content of the buffer device can be taken as a basis of respectively connecting a test reference source to an input on the sense amplifier.
- In this connection, it is advantageous for the test reference sources to be in the form of current sources or to have a current mirror. Alternatively, it is conceivable for the test reference sources to be in the form of charge stores or charge sources. Hence, in one case a current weighting and in the other case a charge weighting is provided.
- In another refinement of the invention, the test reading apparatus is designed for processing a differential signal. This makes it possible to dispense with a test reference source.
- To provide a better understanding, the invention is explained in detail with reference to the drawings, in which:
- FIG. 1 shows a block diagram of the invention;
- FIG. 2 shows a first exemplary embodiment of the invention;
- FIG. 3 shows a second exemplary embodiment; and
- FIG. 4 shows a current/time graph for the second exemplary embodiment.
- FIG. 1 shows a test reading apparatus which is part of a chip (not shown in more detail) in a chip card. The test reading apparatus has a memory device SP which contains a plurality of individual memory cells (not shown here). The individual memory cells in the memory device SP contain a respective one of two logic states in line with their programming.
- The data in the memory device SP which correspond to the content of the individual memory cells are likewise stored in the buffer device B, which is connected to the memory device SP. The memory device SP is also coupled to a sense amplifier LV which is in the form of an operational amplifier. A second input on the sense amplifier LV is connected to a switch S which can connect two test reference sources PR 1 and PR2 to the second input of the sense amplifier.
- The output of the sense amplifier LV is connected to the input of a test device D. The second input of the test device D is coupled to the buffer device B via DP.
- A test read operation involves the content of each individual memory cell being compared with a prescribed value, and the result being used to decide whether programming was successful. To this end, the content of a memory cell in the memory device SP is supplied to the sense amplifier LV. The nominal value of this memory cell, which is stored in the buffer device B, is supplied to the detection device D.
- At the same time, this nominal value is used to connect the sense amplifier LV to the test reference source associated with the nominal value using the switch S. The signals from the two test reference sources PR 1 and PR2 are associated with a respective one of the two logic states of the nominal value. The sense amplifier LV amplifies the difference between the test reference source PR1 or PR2 and the value read from the memory cell and transmits the result to the input of the test device D.
- The test device D provides a weighting and decides whether the programming is incorrect. Hence, each logic state for the memory device SP is tested in one read operation.
- One specific exemplary embodiment, in which a current weighting is provided using reference currents, can be seen in FIG. 2. In this case, identical components have the same reference symbols, and a repeat explanation is dispensed with.
- In this exemplary embodiment, the cell current ZS in each memory cell is read. This cell current is supplied to a current mirror which is formed from two MOSFET transistors Z. The drain contacts of the two transistors Z are grounded in this case. The gate contacts of the transistors Z are connected to the source contact of one transistor Z, to which the cell current ZS in a memory cell from the memory device is supplied.
- The second source contact is coupled to the input of the sense amplifier LV and to the drain contact of a first transistor RST 1, which forms a current mirror together with a second MOSFET transistor RST2. The source contacts of the two MOS transistors RST1 and RST2 are connected to a supply potential. The drain contact of the second MOS transistor RST2 is coupled to the gate contacts of the two transistors RST1 and RST2 and to the switch S.
- The switch S switchably couples two test reference sources PR 1 and PR2 to the source contact of the MOS transistor RST. The test reference sources PR1 and PR2 are in the form of current sources. The choice of the switch position is made using the content of the buffer device B. The buffer device B has a connection DP to the test device D. The second input of the test device D is connected to the output of the sense amplifier LV by means of a connection RP.
- A test read operation involves the content of a memory cell being read, which results in a cell current ZS which is supplied to the current mirror comprising the two MOS transistors Z. At the same time, the nominal value of this memory cell is communicated to the test device via the line DP, and the switch S is connected to the associated reference current source PR 1 or PR2.
- Depending on the test reference source PR 1 or PR2 chosen, a current of differing intensity flows via the transistor RST2. Hence, the voltage drop across the transistor RST1 also changes.
- At the same time, a cell current ZS allowing a current to flow via the two transistors Z flows on the basis of the content of the memory cell. Depending on this flow of current, the voltage drop across Z changes. This pulls the input of the sense amplifier LV to different potentials. By way of example, appropriate connection results in the ground potential or the reference-ground potential being established at the input of the sense amplifier LV. Following difference formation and amplification by the sense amplifier LV, the weighting is provided by the test device D.
- A second exemplary embodiment, in which the read operation takes place as a differential signal, is shown in FIG. 3. In this case too, identical reference symbols signify the same components. A reference current source RS is connected via a transistor T 2 to the drain contact of a second transistor T3. In addition, the drain contact of the transistor T3 is connected to a device (not shown here) which supplies the cell current ZS. It is also coupled to the source contact and to the gate of a first transistor Z1 and to the gate of a second transistor Z2, which therefore represent a current mirror.
- The drain contacts of the transistors Z 1 and Z2 representing the current mirror are connected to ground. The second source contact of the second transistor Z2 is connected to the sense amplifier LV, to a switch S1 and to a drain contact on a transistor T1. The switch S1 is connected to the gate contact of the transistor T1 and via a capacitor C1 to the source contact of the transistor T1 and also to a reference-ground potential. The output of the sense amplifier LV is routed to the test device D via the connection RP.
- The content of a memory cell within the memory array is read in the form of a differential signal using the buffer device B in two time periods. In a first period ST 1, the switch S1 is closed and the offset current is determined, this being made up of any unwanted cell current ZS in the memory cell from the memory device and the reference current RS. Ideally, the cell current ZS is small. During this first phase, the transistor T2 is therefore on, and T3 is in an off state. After that, the switch S1 is opened and the reference current is thus disconnected. The offset current produced in the first phase, as the sum of the reference current and any cell current ZS which there may be, is now stored in the transistor T1. During the period ST2, the memory cell is turned on and the memory cell is read. A cell current ZS flows. This current is supplied to the sense amplifier LV via the current mirror. If the cell current ZS is larger than the offset current determined during the period T1, this corresponds to one logic state, otherwise it corresponds to the other.
- During test reading, there is now the option of impressing an additional test reference current PR 1 on the offset current or on the cell current ZS via a circuit logic unit SL either during the period ST1 or during the period ST2, depending on the buffer B shown here.
- The results of such measurement in the circuit in FIG. 3 are shown in FIG. 4 by way of example. FIG. 4 shows the current wave form within a test read operation for the logic state LZ1 and the logic state LZ0. During the state LZ1, in which the intention is to test whether the memory cell has the
logic state 1, the reference current source RS is switched in by the transistor T2 and the test current source PR1 is switched in by the circuit logic unit SL during the period ST1. These result in a reference current rC and a test current HrC during the period ST1. The sum of these two currents plus any current PC which there may be from the cell array or the memory cell produces the reference level RP. During the period ST2, the reference current source and the test reference current source are turned off and just the current PC from the memory cell is measured. If the current from the memory cell or from a cell array is above the reference level RP, then the test has been passed, and if it is below then programming was probably incorrect. - For the second logic state LZ0, the test reference current HrC is first turned on during the period ST 2. The reference level is therefore obtained after the period ST1 from the sum of the reference current rC, the reference current source RS and also any cell current PC which there may be from the cell array or from the memory cell. If the sum of the cell array PC and the test reference current HrC is above the reference level RP, then programming was probably incorrect and the test indicates an error. If the current is below, then programming was successful.
- The period S 3 is used to transfer the circuit to a basic state.
- This arrangement can therefore be used to test individual memory cells in a memory device in one pass. Knowledge of the nominal value of the memory cell through the agency of the buffer device is used to select the correct reference value in one step. In this case, it is not necessary for the buffer device, including the test device, to be located with the memory on one chip, but rather the memory device, such as a flash memory, EEPROM, EPROM or others, may be part of a chip card, while the buffer device and the test device, in particular, are part of a test apparatus for checking such a chip card.
Claims (11)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE10327284A DE10327284B4 (en) | 2003-06-17 | 2003-06-17 | Test device for memory |
| DE10327284.4 | 2003-06-17 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20040260989A1 true US20040260989A1 (en) | 2004-12-23 |
| US7185245B2 US7185245B2 (en) | 2007-02-27 |
Family
ID=33482947
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/871,523 Expired - Lifetime US7185245B2 (en) | 2003-06-17 | 2004-06-17 | Test reading apparatus for memories |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7185245B2 (en) |
| DE (1) | DE10327284B4 (en) |
| FR (1) | FR2856509B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2015515710A (en) * | 2012-03-30 | 2015-05-28 | シリコン ストーリッジ テクノロージー インコーポレイテッドSilicon Storage Technology, Inc. | Trimmable reference generator for sense amplifiers |
Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4876684A (en) * | 1988-02-11 | 1989-10-24 | John Fluke Mfg. Co., Inc. | Method of and apparatus for diagnosing failures in read only memory systems and the like |
| US5048019A (en) * | 1988-06-18 | 1991-09-10 | U.S. Philips Corporation | Method of testing a read-only memory and device for performing the method |
| US5127097A (en) * | 1987-11-09 | 1992-06-30 | Mitsubishi Denki Kabushiki Kaisha | Memory writing apparatus |
| US5153853A (en) * | 1990-09-20 | 1992-10-06 | Sharp Kabushiki Kaisha | Method and apparatus for measuring EEPROM threshold voltages in a nonvolatile DRAM memory device |
| US5544098A (en) * | 1988-11-22 | 1996-08-06 | Hitachi, Ltd. | Semiconductor memory device having an automatically activated verify function capability |
| US5602789A (en) * | 1991-03-12 | 1997-02-11 | Kabushiki Kaisha Toshiba | Electrically erasable and programmable non-volatile and multi-level memory systemn with write-verify controller |
| US5604756A (en) * | 1993-04-15 | 1997-02-18 | Advantest Corporation | Testing device for concurrently testing a plurality of semiconductor memories |
| US5652721A (en) * | 1994-08-26 | 1997-07-29 | Sgs-Thomson Microelectronics Limited | Testing an integrated circuit device |
| US5675540A (en) * | 1996-01-22 | 1997-10-07 | Micron Quantum Devices, Inc. | Non-volatile memory system having internal data verification test mode |
| US5822250A (en) * | 1996-08-30 | 1998-10-13 | Texas Instruments Incorporated | Circuit and process for autotrim of embedded threshold voltage reference bit |
| US5889702A (en) * | 1997-03-11 | 1999-03-30 | Sgs-Thomson Microelectronics, S.A. | Read circuit for memory adapted to the measurement of leakage currents |
| US5953253A (en) * | 1997-03-20 | 1999-09-14 | Sgs-Thomson Microelectronics S.A. | Word addressable floating-gate memory comprising a reference voltage generator circuit for the verification of the contents of a word |
| US5982681A (en) * | 1997-10-10 | 1999-11-09 | Lsi Logic Corporation | Reconfigurable built-in self test circuit |
| US6081453A (en) * | 1997-04-15 | 2000-06-27 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US6292398B1 (en) * | 1999-05-11 | 2001-09-18 | Stmicroelectronics S.R.L. | Method for the in-writing verification of the threshold value in non-volatile memories |
| US6301165B1 (en) * | 1999-09-14 | 2001-10-09 | Samsung Electronics Co., Ltd. | Apparatus and method for detecting faulty of cells in a semiconductor memory device |
| US20020105832A1 (en) * | 2001-02-05 | 2002-08-08 | Fujitsu Limited | Nonvolatile semiconductor memory device detecting sign of data transformation |
| US6968435B2 (en) * | 2002-04-24 | 2005-11-22 | Nec Electronics Corporation | Non-volatile semiconductor memory device |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05325600A (en) * | 1992-05-20 | 1993-12-10 | Nec Ic Microcomput Syst Ltd | Semiconductor read-only memory |
| US5446396A (en) * | 1992-10-22 | 1995-08-29 | Advanced Micro Devices, Inc. | Voltage comparator with hysteresis |
| JP2000268593A (en) * | 1999-03-18 | 2000-09-29 | Matsushita Electric Ind Co Ltd | Non-volatile semiconductor memory |
| JP2001264398A (en) | 1999-11-22 | 2001-09-26 | Fujitsu Ten Ltd | Inspection device and method for electronic component |
| US6657452B2 (en) * | 1999-12-17 | 2003-12-02 | Infineon Technologies Ag | Configuration for measurement of internal voltages of an integrated semiconductor apparatus |
| JP2001264298A (en) * | 2000-03-22 | 2001-09-26 | Kawasaki Steel Corp | Online measurement method of steel sheet softening degree |
-
2003
- 2003-06-17 DE DE10327284A patent/DE10327284B4/en not_active Expired - Fee Related
-
2004
- 2004-06-11 FR FR0406327A patent/FR2856509B1/en not_active Expired - Lifetime
- 2004-06-17 US US10/871,523 patent/US7185245B2/en not_active Expired - Lifetime
Patent Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5127097A (en) * | 1987-11-09 | 1992-06-30 | Mitsubishi Denki Kabushiki Kaisha | Memory writing apparatus |
| US4876684A (en) * | 1988-02-11 | 1989-10-24 | John Fluke Mfg. Co., Inc. | Method of and apparatus for diagnosing failures in read only memory systems and the like |
| US5048019A (en) * | 1988-06-18 | 1991-09-10 | U.S. Philips Corporation | Method of testing a read-only memory and device for performing the method |
| US5544098A (en) * | 1988-11-22 | 1996-08-06 | Hitachi, Ltd. | Semiconductor memory device having an automatically activated verify function capability |
| US5153853A (en) * | 1990-09-20 | 1992-10-06 | Sharp Kabushiki Kaisha | Method and apparatus for measuring EEPROM threshold voltages in a nonvolatile DRAM memory device |
| US5602789A (en) * | 1991-03-12 | 1997-02-11 | Kabushiki Kaisha Toshiba | Electrically erasable and programmable non-volatile and multi-level memory systemn with write-verify controller |
| US5604756A (en) * | 1993-04-15 | 1997-02-18 | Advantest Corporation | Testing device for concurrently testing a plurality of semiconductor memories |
| US5652721A (en) * | 1994-08-26 | 1997-07-29 | Sgs-Thomson Microelectronics Limited | Testing an integrated circuit device |
| US5675540A (en) * | 1996-01-22 | 1997-10-07 | Micron Quantum Devices, Inc. | Non-volatile memory system having internal data verification test mode |
| US5822250A (en) * | 1996-08-30 | 1998-10-13 | Texas Instruments Incorporated | Circuit and process for autotrim of embedded threshold voltage reference bit |
| US5889702A (en) * | 1997-03-11 | 1999-03-30 | Sgs-Thomson Microelectronics, S.A. | Read circuit for memory adapted to the measurement of leakage currents |
| US5953253A (en) * | 1997-03-20 | 1999-09-14 | Sgs-Thomson Microelectronics S.A. | Word addressable floating-gate memory comprising a reference voltage generator circuit for the verification of the contents of a word |
| US6081453A (en) * | 1997-04-15 | 2000-06-27 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
| US5982681A (en) * | 1997-10-10 | 1999-11-09 | Lsi Logic Corporation | Reconfigurable built-in self test circuit |
| US6292398B1 (en) * | 1999-05-11 | 2001-09-18 | Stmicroelectronics S.R.L. | Method for the in-writing verification of the threshold value in non-volatile memories |
| US6301165B1 (en) * | 1999-09-14 | 2001-10-09 | Samsung Electronics Co., Ltd. | Apparatus and method for detecting faulty of cells in a semiconductor memory device |
| US20020105832A1 (en) * | 2001-02-05 | 2002-08-08 | Fujitsu Limited | Nonvolatile semiconductor memory device detecting sign of data transformation |
| US6968435B2 (en) * | 2002-04-24 | 2005-11-22 | Nec Electronics Corporation | Non-volatile semiconductor memory device |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2015515710A (en) * | 2012-03-30 | 2015-05-28 | シリコン ストーリッジ テクノロージー インコーポレイテッドSilicon Storage Technology, Inc. | Trimmable reference generator for sense amplifiers |
Also Published As
| Publication number | Publication date |
|---|---|
| FR2856509B1 (en) | 2007-01-26 |
| FR2856509A1 (en) | 2004-12-24 |
| DE10327284A1 (en) | 2005-01-13 |
| US7185245B2 (en) | 2007-02-27 |
| DE10327284B4 (en) | 2005-11-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100377492B1 (en) | Nonvolatile semiconductor memory device | |
| US5784314A (en) | Method for setting the threshold voltage of a reference memory cell | |
| US6930954B2 (en) | Non-volatile semiconductor memory device | |
| US6735122B2 (en) | Method and architecture to calibrate read operations in synchronous flash memory | |
| US20060126413A1 (en) | Memory circuit and method for reading out a memory datum from such a memory circuit | |
| US20030214867A1 (en) | Serially sensing the output of multilevel cell arrays | |
| US5684741A (en) | Auto-verification of programming flash memory cells | |
| US7518945B2 (en) | Page buffer circuit of flash memory device | |
| US20060221739A1 (en) | Page buffer circuit of flash memory device with improved read operation function and method of controlling read operation thereof | |
| US6538940B1 (en) | Method and circuitry for identifying weak bits in an MRAM | |
| JPH03230400A (en) | Apparatus and method for verifying state of memory cell | |
| JP3636991B2 (en) | Integrated memory and method for generating a reference voltage on a reference bit line of the integrated memory | |
| JP2010055679A (en) | Semiconductor memory device and inspection method thereof | |
| US8614921B2 (en) | Nonvolatile semiconductor memory device | |
| US7593264B2 (en) | Method and apparatus for programming nonvolatile memory | |
| KR100506459B1 (en) | FeRAM | |
| US7185245B2 (en) | Test reading apparatus for memories | |
| US20070189075A1 (en) | Memory Circuit, Drive Circuit For A Memory And Method For Writing Write Data Into A Memory | |
| US6760265B2 (en) | Read amplifier with a low current consumption differential output stage | |
| GB2432024A (en) | Semiconductor device and method for generating sense signal | |
| US6317361B2 (en) | Semiconductor memory capable of detecting defective data in the memory cells thereof | |
| US20060109727A1 (en) | Integrated semiconductor memory device | |
| JP5060403B2 (en) | Semiconductor memory device | |
| US7301837B2 (en) | Error test for an address decoder of a non-volatile memory | |
| KR960016498B1 (en) | Non-volatile memory device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DIRSCHERL, GERD;SEDLAK, HOLGER;SCHLAGER, TOBIAS;REEL/FRAME:015076/0839;SIGNING DATES FROM 20040716 TO 20040802 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |