US20040085025A1 - Organic EL element drive circuit and organic EL display device using the same drive circuit - Google Patents
Organic EL element drive circuit and organic EL display device using the same drive circuit Download PDFInfo
- Publication number
- US20040085025A1 US20040085025A1 US10/677,328 US67732803A US2004085025A1 US 20040085025 A1 US20040085025 A1 US 20040085025A1 US 67732803 A US67732803 A US 67732803A US 2004085025 A1 US2004085025 A1 US 2004085025A1
- Authority
- US
- United States
- Prior art keywords
- organic
- display
- circuit
- drive circuit
- element drive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003086 colorant Substances 0.000 claims abstract description 50
- 230000001105 regulatory effect Effects 0.000 claims abstract description 19
- 238000006243 chemical reaction Methods 0.000 claims 1
- 238000005401 electroluminescence Methods 0.000 description 55
- BMQYVXCPAOLZOK-NJGYIYPDSA-N D-monapterin Chemical compound C1=C([C@H](O)[C@@H](O)CO)N=C2C(=O)NC(N)=NC2=N1 BMQYVXCPAOLZOK-NJGYIYPDSA-N 0.000 description 12
- PWWSSIYVTQUJQQ-UHFFFAOYSA-N distearyl thiodipropionate Chemical compound CCCCCCCCCCCCCCCCCCOC(=O)CCSCCC(=O)OCCCCCCCCCCCCCCCCCC PWWSSIYVTQUJQQ-UHFFFAOYSA-N 0.000 description 5
- 239000000463 material Substances 0.000 description 4
- 230000000630 rising effect Effects 0.000 description 4
- 239000011159 matrix material Substances 0.000 description 3
- 238000010276 construction Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 102100031880 Helicase SRCAP Human genes 0.000 description 1
- 101000704158 Homo sapiens Helicase SRCAP Proteins 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3275—Details of drivers for data electrodes
- G09G3/3283—Details of drivers for data electrodes in which the data driver supplies a variable data current for setting the current through, or the voltage across, the light-emitting elements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
- G09G2310/0251—Precharge or discharge of pixel before applying new pixel voltage
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/027—Details of drivers for data electrodes, the drivers handling digital grey scale data, e.g. use of D/A converters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/061—Details of flat display driving waveforms for resetting or blanking
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0233—Improving the luminance or brightness uniformity across the screen
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0606—Manual adjustment
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0626—Adjustment of display parameters for control of overall brightness
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0666—Adjustment of display parameters for control of colour parameters, e.g. colour temperature
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2007—Display of intermediate tones
- G09G3/2011—Display of intermediate tones by amplitude modulation
Definitions
- the present invention relates to an organic EL (electro luminescence) element drive circuit and an organic EL display device using the same drive circuit and, in particular, the present invention relates to an organic EL display device suitable for high luminance color display, which can precisely regulate white balance on a display screen of a display device of an electronic device such as a portable telephone set or a PHS by regulating luminance of each of R (red), G (green) and B (blue) display colors, regardless of smallness of dynamic range of regulation of a reference current value of each of R, G and B colors.
- An organic EL display panel of an organic EL display device mounted on a portable telephone set, a PHS, a DVD player or a PDA (personal digital assistance) and having 396 (132 ⁇ 3) terminal pins for column lines and 162 terminal pins for row lines has been proposed and there is a tendency that the number of column lines and the number of row lines are further increased.
- An output stage of a current drive circuit of such organic EL display panel includes an output circuit constructed with, for example, current-mirror circuits, which are provided correspondingly to the respective terminal pins, regardless of the drive current type, the passive matrix type or the active matrix type.
- JPH9-232074A discloses a drive circuit for organic EL elements, in which each of the organic EL elements arranged in a matrix is current-driven and a terminal voltage of the organic EL element is reset by grounding an anode and a cathode of the organic EL element.
- JP2001-143867A discloses a technique with which power consumption of an organic EL display device is reduced by current-driving organic EL elements by using DC-DC converters.
- the current-drive circuit of the organic EL display device generates drive currents for organic EL elements at respective column pins (column side terminal pins of an organic EL panel) by current-amplifying reference currents for R, G and B display colors and the regulation of drive-currents for obtaining white balance is performed by regulating the reference currents for R, G and B display colors.
- each of reference current generator circuits of a conventional drive current regulator circuit includes a D/A converter circuit of, for example, 4 bits and the reference currents for R, G and B display colors are regulated by setting a predetermined bit data for each of R, G and B display colors within a range, for example, from 30 ⁇ A to 75 ⁇ A.
- An object of the present invention is to provide an organic EL element drive circuit, with which regulation of white balance on a screen of an organic EL display device of an electronic device by luminance regulation of R, G and B display colors is facilitated, and an organic EL display device using an organic EL element drive circuit, which is identical to the same organic EL element drive circuit.
- Another object of the present invention is to provide an organic EL element drive circuit capable of finely regulating white balance regardless of smallness of dynamic range of a reference current for each of R, G and B display colors and an organic EL display device using an organic EL element drive circuit, which is identical to the same organic EL element drive circuit.
- an organic EL element drive circuit for current-driving organic EL elements through terminal pins provided correspondingly to R, G and B display colors of an organic EL display panel in a display period and resetting terminal voltages of the organic EL elements in a reset period, according to a timing control signal for regulating the display period corresponding to one horizontal scan period and the reset period corresponding to a retrace period of the horizontal scan, is featured by comprising a pulse generator circuit for generating the timing control signal having the reset period, which is set according to data set externally of the pulse generator circuit, correspondingly to respective R, G and B display colors, a display luminance of each display color on a screen of the organic EL display panel being regulated according to the data.
- a waveform of a drive current for driving the organic EL element which is supplied to each column pin of the organic EL element drive circuit has a peak current starting from the predetermined constant current as shown by a solid curve in FIG. 3( g ).
- a dotted curve in FIG. 3( g ) shows a voltage waveform.
- This constant voltage resetting is performed for a reset time period RT corresponding to the retrace period of the horizontal scan and the display time period D corresponds to one line horizontal scan period.
- the sectioning of the display time period D and the reset time period RT is performed by the reset control pulse (timing control pulse) having a period (corresponding to a horizontal scan frequency) corresponding to (display time period D+reset time period RT).
- FIG. 3 shows the waveforms of drive currents supplied to the respective terminal pins and the timing signal for generating these drive currents.
- FIG. 3( a ) shows a sync clock CLK forming a base of the timing of control signals and FIG. 3( b ) shows a count start pulse CSTP of a pixel counter, count value of which is shown in FIG. 3( c ).
- FIG. 3( d ) shows a display start pulse DSTP and FIG. 3( e ), FIG. 3 ( h ) and FIG. 3( i ) show the reset control pulses RSR for R display color, RSG for G display color and RSB for B display color, respectively.
- the reset period RT of the reset control pulses for R, G and B display colors are made different to make the end time points of the display periods for R, G and B display colors different.
- the white balance regulation is performed by regulating the end time points of the display time period D of R, G and B display colors by externally setting the reset time period RT for R, G and B display colors and regulating luminance of each display color on a display screen.
- FIG. 1 is a block circuit diagram of an organic EL display panel including an organic EL element drive circuit as a column driver thereof, according to an embodiment of the present invention
- FIG. 2 is a circuit diagram of a control circuit of the organic EL display panel shown in FIG. 1, showing a relation between generation of reset control pulse and constant voltage resetting;
- FIG. 3 shows waveforms of current for driving terminal pins and a timing signal for generating the waveforms.
- FIG. 1 shows an embodiment of an organic EL drive circuit according to the present invention.
- a column driver 10 as the organic EL element drive circuit of an organic EL display panel which is provided as an IC chip, includes a reference current generator 1 , a reference current generator circuit 2 R (R-reference current generator circuit 2 R) provided correspondingly to R display color, a reference current generator circuit 2 G (G-reference current generator circuit 2 G for G display color, a reference current generator circuit 2 B (B-reference current generator circuit 2 B) for B display color and three current mirror circuits 3 connected to the respective reference current generator circuits 2 R, 2 G and 2 B. Since the current mirror circuits 3 have identical constructions and operate similarly, only the current mirror circuit 3 for R display color will be described mainly.
- Each reference current generator circuit includes an input stage current mirror circuit (not shown), a D/A converter circuit 2 a of, for example, 4 bits and a register 2 b .
- the registers 2 b store 4-bit data supplied externally through an MPU 7 , respectively.
- the input stage current mirror circuits of the reference current generator circuits 2 R, 2 G and 2 B are supplied with a reference current Iref generated by the reference current generator 1 and the D/A converter circuits 2 a regulate the Iref according to the data stored in the registers 2 b and set in the D/A converters 2 a to generate reference currents Ir, Ig and Ib of R, G and B display colors for white balance regulation, respectively.
- the reference current generator circuit 2 R generates a reference current Ir by the reference current Iref form the reference current generator 1 .
- the reference currents Ir is supplied to input side transistors Tra of the current mirror circuit 3 for R display color.
- reference currents Ir to distribute to output terminals XR 1 to XRm for R display color of the organic EL element drive circuit are generated at each output side transistors Trb to Trn.
- Drains of the transistors Trb to Trn are connected to D/A converters 4 R, respectively, and output currents Ir from the drains become reference drive currents of the respective D/A converters 4 R.
- the D/A converters 4 R amplify the reference currents Ir supplied from the reference current generator circuit 2 R through the MPU 7 and the register 6 by an amount corresponding to the display data to generate drive currents corresponding to luminance of corresponding organic EL elements and to drive output stage current sources 5 R connected to the D/A converter circuits 4 R, respectively.
- the output stage current source 5 R is constructed with a current mirror circuit (cf. FIG. 2) having a pair of transistors and output drive currents i to the organic EL display panel (anodes of the organic EL elements for R display color) through column side output terminals XR 1 to XRm.
- a drain of the last transistor Trn of the current mirror circuit 3 is connected to the D/A converter circuit 4 R corresponding thereto to drive the latter.
- the same D/A converter circuit 4 R drives the output stage current source 5 R correspondingly to the input data, which is set therefor, and the output stage current source 5 R supplies an output current Iout to an external output terminal 10 b of the column driver 10 .
- This output current is used as monitor current for generating similar drive current in a column driver IC provided in a next stage.
- the monitor current may be derived from one of the output stage current sources 5 R provided on B or G color side.
- switch circuits SWR 1 , SWR 2 , . . . , SWRm are provided correspondingly to the output terminals XR 1 , XR 2 , . . . , XRm for R display color and function to reset the respective output terminals to a constant voltage Vzr.
- each of the switch circuits is constructed with, for example, a P channel MOS transistor having a gate supplied with a reset control pulse Rsr from a control circuit 8 through an inverter 85 and a line 11 .
- the P channel MOS transistors constituting the respective switch circuits have sources connected to the respective output terminals XR 1 to XRm and drains grounded through Zener diodes Dzr. Therefore, the transistors are turned ON for the reset time period RT, so that the anodes of the organic EL elements 9 are set to a constant voltage Vzr of the Zener diode Dzr to precharge the organic EL elements 9 . In this case, the cathodes of the organic EL elements 9 are grounded.
- P channel MOS transistors which constitute switch circuits SWG 1 , SWG 2 , . . . , SWGm for G display color, are provided correspondingly to respective output terminals XG 1 , XG 2 , . . . , as shown in FIG. 2.
- Sources of these transistors are connected to output terminals XG 1 , XG 2 , . . . , and drains thereof are grounded through Zener diodes Dzg, respectively.
- Gates of these transistors are connected to a line 12 to receive reset control pulses RSG from a control circuit 8 through the line 12 and other inverter 85 .
- P channel MOS transistors which constitute switch circuits SWB 1 , SWB 2 , . . . , SWBm for B display color, are provided correspondingly to respective output terminals XB 1 , XB 2 , . . . , as shown in FIG. 2.
- Sources of these transistors are connected to output terminals XB 1 , XB 2 , . . . , and drains thereof are grounded through Zener diodes Dzb, respectively.
- Gates of these transistors are connected to a line 13 to receive reset control pulses RSB from a control circuit 8 through the line 13 and other inverter 85 .
- the output terminals XR 1 to XRm take in the form of pads provided on the IC chip and are integrally connected to respective column pins of the organic EL display panel by gold bumps, gold balls, solder bumps or solder balls. Therefore, as shown in FIG. 2, the output terminals XR 1 to XRm are integrated with respective column pins.
- the circuits provided correspondingly to the respective output terminals correspond to the respective column pins (terminal pins).
- the control circuit 8 includes reset control pulse generator circuits 81 R, 81 G and 81 B provided correspondingly to R, G and B display colors and a timing signal generator circuit 84 having a pixel counter. Since the reset control pulse generator circuits have identical constructions, only the reset control pulse generator circuit 81 R will be described in detail.
- control circuit 8 is usually provided as an IC outside of the column driver 10 , the control circuit may be provided within the column driver 10 as shown in FIG. 2.
- the reset control pulse generator circuit 81 R is constructed with a preset counter 82 and a flip-flop 83 .
- the preset counter 82 is preset with data supplied from the MPU 7 , which is external of the column driver 10 , and counts down the preset data according to a clock pulse CLK from the timing signal generator circuit 84 .
- the count of the preset counter 82 becomes zero, it generates an output pulse, a rising edge of which is supplied to the flip-flop 83 as a trigger signal. Since a data input terminal D of the flip-flop 83 is pulled up, data “1” is set in the flip-flop 83 in response to the trigger signal and a Q output thereof is supplied to the line 11 through the inverter 85 as the reset control pulse RSR.
- the flip-flop 83 is reset by the display start pulse DSTP supplied to a reset terminal R thereof from the timing signal generator circuit 84 of the control circuit 8 .
- the count-down of the preset value of the preset counter 82 is performed by every rising edge of the display start pulse DSTP.
- the preset value may be set in the preset counter by the MPU 7 or by an internal register of the the preset counter 82 correspondingly to the rising edge of the display start pulse DSTP.
- the reset control pulse generator circuit 81 R generates the reset control pulse RSR shown in FIG. 3( e ).
- the reset control pulse RSR rises correspondingly to the data for R display color preset in the preset counter 82 .
- the reset control pulse generator circuit 81 G generates the reset control pulse RSG shown in FIG. 3( h ), which rises correspondingly to the data for G display color preset in the preset counter 82 .
- the reset control pulse generator circuit 81 B generates the reset control pulse RSB shown in FIG. 3( i ), which rises correspondingly to the data for B display color preset in the preset counter 82 .
- Each of the reset control pulses RSR, RSG and RSB is in “H” level in the reset time period RT and is in “L” level in the display time period D with a period of (D+RT).
- the reset time period RT is determined by the reset control pulse RSR, which is in “H” level as shown in FIG. 3( e ).
- the display start pulse DSTP becomes “H” level
- the display time period RT is started and, simultaneously, the reset time period is terminated.
- the down-counts of the preset counters 82 corresponding to the reset control pulses RSR, RSG and RSB are started to determine the timing of a next rise.
- the display time periods D for the respective display colors are terminated with the rise timings of the reset control pulses.
- the currents for driving the organic EL elements 9 for, for example, R display color which have waveforms shown by the solid line in FIG. 3( g ), according to the peak generation pulse Pp shown in FIG. 3( f ).
- the dotted line shows the voltage waveform corresponding to the drive current, as mentioned previously.
- FIG. 3( h ) and FIG. 3( i ) are in “H” level
- the setting of various data and the voltage resetting for resetting the anode voltage of the organic EL elements 9 to the predetermined constant voltage, etc. are performed.
- the display data is set in the display data register 6 provided correspondingly to the respective terminal pins.
- the rising edge of the current drive waveform corresponds to a start timing of the display time period D and the falling edge thereof corresponds to an end timing of the display time period D. Therefore, it is possible to change the display time periods D for R, G and B display colors by setting the widths of the reset control pulses RSR, RSG and RSB correspondingly to the respective display colors.
- the display time periods D are determined for the respective display colors by setting preset values in the respective present counters 82 externally of the reset control pulse generator circuits 81 R, 81 G and 81 B and the display luminance of display colors on the display screen is regulated by regulating the display time periods D according to the preset values.
- the data preset in the preset counter 82 of the preset control pulse generator circuit 81 R is set by the MPU 7 as the value corresponding to R display color and the data preset in the preset counter 82 of the reset control pulse generator circuits 81 G and 81 B are also set by the MPU 7 as the values corresponding to G and B display colors, respectively.
- the reset control pulses RSG and RSB corresponding to G and B display colors which have different rise timings such as shown in FIG. 3( h ) and FIG. 3( i ), are generated.
- the rise positions of the reset control pulses RSR, RSG and RSB can be regulated by the data set by the MPU 7 .
- the data values to be supplied from the MPU 7 and to be set in the preset counters 82 of the reset control pulse generator circuits 81 R, 81 G and 81 B are stored in, for example, a non-volatile memory, etc., in the MPU 7 and then set in the preset counters 82 when the power source of the drive circuit is switched ON. Besides, these data are stored in a non-volatile memory, etc., correspondingly to an input data externally inputted to the MPU 7 externally.
- the data input to the MPU 7 and the data write in the non-volatile memory are performed by inputting the data for respective R, G and B display colors to the MPU 7 through a keyboard and the white balance regulation may be performed on the basis of the data in a test stage, etc., of the products.
- the reset control pulse generator circuit is provided for each of G and B display color to generate the respective reset control pulses.
- the difference in light emission efficiency between light emitting materials for G and B display colors is small at present, it is possible to use a single reset control pulse generator circuit instead of the two reset control generator circuits to control the reset time periods for both the G and B display colors.
- the reset time period of each display color is set by measuring the display time period with using the preset counter.
- the preset counter may be constructed with a programmable soft counter. That is, the present invention can use any type preset counter, provided that it can set the reset time period can be set by means of time-measurement.
- the Zener diodes DZR, DZG and DZB are used to generate the precharge voltages for R, G and B display colors.
- the precharge voltages may be the same. Therefore, a single Zener diode or a constant voltage circuit may be used instead of the Zener diodes DZR, DZG and DZB. Further, a Zener diode may be provided for each output terminal.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of El Displays (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to an organic EL (electro luminescence) element drive circuit and an organic EL display device using the same drive circuit and, in particular, the present invention relates to an organic EL display device suitable for high luminance color display, which can precisely regulate white balance on a display screen of a display device of an electronic device such as a portable telephone set or a PHS by regulating luminance of each of R (red), G (green) and B (blue) display colors, regardless of smallness of dynamic range of regulation of a reference current value of each of R, G and B colors.
- 2. Description of the Prior Art
- An organic EL display panel of an organic EL display device mounted on a portable telephone set, a PHS, a DVD player or a PDA (personal digital assistance) and having 396 (132×3) terminal pins for column lines and 162 terminal pins for row lines has been proposed and there is a tendency that the number of column lines and the number of row lines are further increased.
- An output stage of a current drive circuit of such organic EL display panel includes an output circuit constructed with, for example, current-mirror circuits, which are provided correspondingly to the respective terminal pins, regardless of the drive current type, the passive matrix type or the active matrix type.
- One of problems of the organic EL display device is that, when the voltage drive is used as in a liquid crystal display device, it is difficult to control a display because of large variation of luminance and difference in light emission sensitivity between R, G and B colors. For this reason, the organic EL display device should be current-driven. However, even when the current-drive is employed, light emission efficiency ratio of drive currents for R, G and B colors is, for example, R:G:B=6:11:10, which depends upon materials of the organic EL elements.
- In view of this, it is necessary in the current-drive circuit for color display that white balance is obtained on a display screen by regulating luminance of each of R, G and B colors correspondingly to materials of the EL elements for respective R, G and B colors. In order to realize such white balance regulation, a regulation circuit for regulating luminance of each of respective R, G and B colors on the display screen is provided.
- Incidentally, JPH9-232074A discloses a drive circuit for organic EL elements, in which each of the organic EL elements arranged in a matrix is current-driven and a terminal voltage of the organic EL element is reset by grounding an anode and a cathode of the organic EL element. Further, JP2001-143867A discloses a technique with which power consumption of an organic EL display device is reduced by current-driving organic EL elements by using DC-DC converters.
- It is usual that the current-drive circuit of the organic EL display device generates drive currents for organic EL elements at respective column pins (column side terminal pins of an organic EL panel) by current-amplifying reference currents for R, G and B display colors and the regulation of drive-currents for obtaining white balance is performed by regulating the reference currents for R, G and B display colors.
- In order to regulate the reference currents for R, G and B display colors, each of reference current generator circuits of a conventional drive current regulator circuit includes a D/A converter circuit of, for example, 4 bits and the reference currents for R, G and B display colors are regulated by setting a predetermined bit data for each of R, G and B display colors within a range, for example, from 30 μA to 75 μA. With the fact that various organic EL materials have been developed recently, the luminance regulation for realizing white balance, which is realizable by the D/A converter circuits, is not enough since the dynamic range of regulation is as small as 4 bits.
- However, if the number of bits of the D/A converter circuit for luminance regulation of each of R, G and B display colors is increased to a value in a range, for example, from 6 bits to 8 bits in order to enlarge the dynamic range of regulation, the circuit size becomes large, so that it becomes difficult to fabricate the current drive circuits in one chip. Further, the miniaturization of a display device portion becomes impossible.
- An object of the present invention is to provide an organic EL element drive circuit, with which regulation of white balance on a screen of an organic EL display device of an electronic device by luminance regulation of R, G and B display colors is facilitated, and an organic EL display device using an organic EL element drive circuit, which is identical to the same organic EL element drive circuit.
- Another object of the present invention is to provide an organic EL element drive circuit capable of finely regulating white balance regardless of smallness of dynamic range of a reference current for each of R, G and B display colors and an organic EL display device using an organic EL element drive circuit, which is identical to the same organic EL element drive circuit.
- In order to achieve the above objects, an organic EL element drive circuit according to the present invention for current-driving organic EL elements through terminal pins provided correspondingly to R, G and B display colors of an organic EL display panel in a display period and resetting terminal voltages of the organic EL elements in a reset period, according to a timing control signal for regulating the display period corresponding to one horizontal scan period and the reset period corresponding to a retrace period of the horizontal scan, is featured by comprising a pulse generator circuit for generating the timing control signal having the reset period, which is set according to data set externally of the pulse generator circuit, correspondingly to respective R, G and B display colors, a display luminance of each display color on a screen of the organic EL display panel being regulated according to the data.
- The resetting of the terminals of the organic EL elements is performed by precharging the terminal pins to the constant voltage. Therefore, a waveform of a drive current for driving the organic EL element, which is supplied to each column pin of the organic EL element drive circuit has a peak current starting from the predetermined constant current as shown by a solid curve in FIG. 3( g). Incidentally, a dotted curve in FIG. 3(g) shows a voltage waveform.
- This constant voltage resetting is performed for a reset time period RT corresponding to the retrace period of the horizontal scan and the display time period D corresponds to one line horizontal scan period. The sectioning of the display time period D and the reset time period RT is performed by the reset control pulse (timing control pulse) having a period (corresponding to a horizontal scan frequency) corresponding to (display time period D+reset time period RT). Incidentally, FIG. 3 shows the waveforms of drive currents supplied to the respective terminal pins and the timing signal for generating these drive currents.
- Describing FIG. 3 in detail, FIG. 3( a) shows a sync clock CLK forming a base of the timing of control signals and FIG. 3(b) shows a count start pulse CSTP of a pixel counter, count value of which is shown in FIG. 3(c). FIG. 3(d) shows a display start pulse DSTP and FIG. 3(e), FIG. 3(h) and FIG. 3(i) show the reset control pulses RSR for R display color, RSG for G display color and RSB for B display color, respectively.
- In the present invention, the reset period RT of the reset control pulses for R, G and B display colors are made different to make the end time points of the display periods for R, G and B display colors different.
- In other words, according to the present invention, the white balance regulation is performed by regulating the end time points of the display time period D of R, G and B display colors by externally setting the reset time period RT for R, G and B display colors and regulating luminance of each display color on a display screen.
- As a result, it is possible to realize an organic EL element drive circuit capable of regulating white balance regardless of smallness of dynamic range of regulation of reference current values for R, G and B display colors or even without necessity of the reference current regulation.
- FIG. 1 is a block circuit diagram of an organic EL display panel including an organic EL element drive circuit as a column driver thereof, according to an embodiment of the present invention;
- FIG. 2 is a circuit diagram of a control circuit of the organic EL display panel shown in FIG. 1, showing a relation between generation of reset control pulse and constant voltage resetting; and
- FIG. 3 shows waveforms of current for driving terminal pins and a timing signal for generating the waveforms.
- FIG. 1 shows an embodiment of an organic EL drive circuit according to the present invention. In FIG. 1, a
column driver 10 as the organic EL element drive circuit of an organic EL display panel, which is provided as an IC chip, includes areference current generator 1, a referencecurrent generator circuit 2R (R-referencecurrent generator circuit 2R) provided correspondingly to R display color, a referencecurrent generator circuit 2G (G-referencecurrent generator circuit 2G for G display color, a referencecurrent generator circuit 2B (B-referencecurrent generator circuit 2B) for B display color and threecurrent mirror circuits 3 connected to the respective reference 2R, 2G and 2B. Since thecurrent generator circuits current mirror circuits 3 have identical constructions and operate similarly, only thecurrent mirror circuit 3 for R display color will be described mainly. - Each reference current generator circuit includes an input stage current mirror circuit (not shown), a D/
A converter circuit 2 a of, for example, 4 bits and aregister 2 b. Theregisters 2 b store 4-bit data supplied externally through an MPU 7, respectively. The input stage current mirror circuits of the reference 2R, 2G and 2B are supplied with a reference current Iref generated by thecurrent generator circuits reference current generator 1 and the D/A converter circuits 2 a regulate the Iref according to the data stored in theregisters 2 b and set in the D/A converters 2 a to generate reference currents Ir, Ig and Ib of R, G and B display colors for white balance regulation, respectively. - The reference
current generator circuit 2R generates a reference current Ir by the reference current Iref form thereference current generator 1. The reference currents Ir is supplied to input side transistors Tra of thecurrent mirror circuit 3 for R display color. Thus, reference currents Ir to distribute to output terminals XR1 to XRm for R display color of the organic EL element drive circuit are generated at each output side transistors Trb to Trn. - Now, an operation of the
column driver 10 will be described with reference to the circuit for R display color shown in FIG. 1. - The
current mirror circuit 3 includes an input side transistor Tra and P channel MOS FET Trb to Trn. Sources of the transistors Trb to Trn are connected to a power source line +VDD (=+3V). - Drains of the transistors Trb to Trn are connected to D/
A converters 4R, respectively, and output currents Ir from the drains become reference drive currents of the respective D/A converters 4R. - The D/
A converters 4R amplify the reference currents Ir supplied from the referencecurrent generator circuit 2R through the MPU 7 and the register 6 by an amount corresponding to the display data to generate drive currents corresponding to luminance of corresponding organic EL elements and to drive output stagecurrent sources 5R connected to the D/A converter circuits 4R, respectively. The output stagecurrent source 5R is constructed with a current mirror circuit (cf. FIG. 2) having a pair of transistors and output drive currents i to the organic EL display panel (anodes of the organic EL elements for R display color) through column side output terminals XR1 to XRm. - A drain of the last transistor Trn of the
current mirror circuit 3 is connected to the D/A converter circuit 4R corresponding thereto to drive the latter. The same D/A converter circuit 4R drives the output stagecurrent source 5R correspondingly to the input data, which is set therefor, and the output stagecurrent source 5R supplies an output current Iout to anexternal output terminal 10 b of thecolumn driver 10. This output current is used as monitor current for generating similar drive current in a column driver IC provided in a next stage. Alternatively, the monitor current may be derived from one of the output stagecurrent sources 5R provided on B or G color side. - As shown in FIG. 1 and FIG. 2, switch circuits SWR 1, SWR2, . . . , SWRm are provided correspondingly to the output terminals XR1, XR2, . . . , XRm for R display color and function to reset the respective output terminals to a constant voltage Vzr. As shown in FIG. 2, each of the switch circuits is constructed with, for example, a P channel MOS transistor having a gate supplied with a reset control pulse Rsr from a
control circuit 8 through aninverter 85 and aline 11. The P channel MOS transistors constituting the respective switch circuits have sources connected to the respective output terminals XR1 to XRm and drains grounded through Zener diodes Dzr. Therefore, the transistors are turned ON for the reset time period RT, so that the anodes of theorganic EL elements 9 are set to a constant voltage Vzr of the Zener diode Dzr to precharge theorganic EL elements 9. In this case, the cathodes of theorganic EL elements 9 are grounded. - Similarly, P channel MOS transistors, which constitute switch circuits SWG 1, SWG2, . . . , SWGm for G display color, are provided correspondingly to respective output terminals XG1, XG2, . . . , as shown in FIG. 2. Sources of these transistors are connected to output terminals XG1, XG2, . . . , and drains thereof are grounded through Zener diodes Dzg, respectively. Gates of these transistors are connected to a
line 12 to receive reset control pulses RSG from acontrol circuit 8 through theline 12 andother inverter 85. - Similarly, P channel MOS transistors, which constitute switch circuits SWB 1, SWB2, . . . , SWBm for B display color, are provided correspondingly to respective output terminals XB1, XB2, . . . , as shown in FIG. 2. Sources of these transistors are connected to output terminals XB1, XB2, . . . , and drains thereof are grounded through Zener diodes Dzb, respectively. Gates of these transistors are connected to a
line 13 to receive reset control pulses RSB from acontrol circuit 8 through theline 13 andother inverter 85. - Incidentally, the output terminals XR 1 to XRm take in the form of pads provided on the IC chip and are integrally connected to respective column pins of the organic EL display panel by gold bumps, gold balls, solder bumps or solder balls. Therefore, as shown in FIG. 2, the output terminals XR1 to XRm are integrated with respective column pins. The circuits provided correspondingly to the respective output terminals correspond to the respective column pins (terminal pins).
- In FIG. 2, the
control circuit 8 includes reset control 81R, 81G and 81B provided correspondingly to R, G and B display colors and a timingpulse generator circuits signal generator circuit 84 having a pixel counter. Since the reset control pulse generator circuits have identical constructions, only the reset control pulse generator circuit 81R will be described in detail. - Although the
control circuit 8 is usually provided as an IC outside of thecolumn driver 10, the control circuit may be provided within thecolumn driver 10 as shown in FIG. 2. - The reset control pulse generator circuit 81R is constructed with a
preset counter 82 and a flip-flop 83. Thepreset counter 82 is preset with data supplied from the MPU 7, which is external of thecolumn driver 10, and counts down the preset data according to a clock pulse CLK from the timingsignal generator circuit 84. When the count of thepreset counter 82 becomes zero, it generates an output pulse, a rising edge of which is supplied to the flip-flop 83 as a trigger signal. Since a data input terminal D of the flip-flop 83 is pulled up, data “1” is set in the flip-flop 83 in response to the trigger signal and a Q output thereof is supplied to theline 11 through theinverter 85 as the reset control pulse RSR. - Incidentally, the flip-
flop 83 is reset by the display start pulse DSTP supplied to a reset terminal R thereof from the timingsignal generator circuit 84 of thecontrol circuit 8. The count-down of the preset value of thepreset counter 82 is performed by every rising edge of the display start pulse DSTP. The preset value may be set in the preset counter by the MPU 7 or by an internal register of the thepreset counter 82 correspondingly to the rising edge of the display start pulse DSTP. - As a result, the reset control pulse generator circuit 81R generates the reset control pulse RSR shown in FIG. 3(e). The reset control pulse RSR rises correspondingly to the data for R display color preset in the
preset counter 82. - Similarly, the reset control
pulse generator circuit 81G generates the reset control pulse RSG shown in FIG. 3(h), which rises correspondingly to the data for G display color preset in thepreset counter 82. - Similarly, the reset control
pulse generator circuit 81B generates the reset control pulse RSB shown in FIG. 3(i), which rises correspondingly to the data for B display color preset in thepreset counter 82. - Each of the reset control pulses RSR, RSG and RSB is in “H” level in the reset time period RT and is in “L” level in the display time period D with a period of (D+RT). Thus, the reset time period RT is determined by the reset control pulse RSR, which is in “H” level as shown in FIG. 3( e). When the display start pulse DSTP becomes “H” level, the display time period RT is started and, simultaneously, the reset time period is terminated. By using, as a reference, a time at which the reset time period is terminated, the down-counts of the
preset counters 82 corresponding to the reset control pulses RSR, RSG and RSB are started to determine the timing of a next rise. The display time periods D for the respective display colors are terminated with the rise timings of the reset control pulses. - As a result, the currents for driving the
organic EL elements 9 for, for example, R display color, which have waveforms shown by the solid line in FIG. 3(g), according to the peak generation pulse Pp shown in FIG. 3(f). The dotted line shows the voltage waveform corresponding to the drive current, as mentioned previously. - Incidentally, in the reset time period RT in which the reset control pulses RSR, RSG and RSB shown in FIG. 3( e), FIG. 3(h) and FIG. 3(i) are in “H” level, the setting of various data and the voltage resetting for resetting the anode voltage of the
organic EL elements 9 to the predetermined constant voltage, etc., are performed. Particularly, when the reset signals are in “H” level, the display data is set in the display data register 6 provided correspondingly to the respective terminal pins. Therefore, when the number of the terminal pins for each of R, G and B display colors is 132, the “H” time period of each reset control pulse corresponding to 133 clocks or more is required as shown by a pixel counter value in FIG. 3(c). - As shown in FIG. 3( g), the rising edge of the current drive waveform corresponds to a start timing of the display time period D and the falling edge thereof corresponds to an end timing of the display time period D. Therefore, it is possible to change the display time periods D for R, G and B display colors by setting the widths of the reset control pulses RSR, RSG and RSB correspondingly to the respective display colors. In this embodiment, the display time periods D are determined for the respective display colors by setting preset values in the respective present counters 82 externally of the reset control
81R, 81G and 81B and the display luminance of display colors on the display screen is regulated by regulating the display time periods D according to the preset values.pulse generator circuits - The data preset in the
preset counter 82 of the preset control pulse generator circuit 81R is set by the MPU 7 as the value corresponding to R display color and the data preset in thepreset counter 82 of the reset control 81G and 81B are also set by the MPU 7 as the values corresponding to G and B display colors, respectively. Thus, the reset control pulses RSG and RSB corresponding to G and B display colors, which have different rise timings such as shown in FIG. 3(h) and FIG. 3(i), are generated. As a result, the rise positions of the reset control pulses RSR, RSG and RSB can be regulated by the data set by the MPU 7.pulse generator circuits - The data values to be supplied from the MPU 7 and to be set in the
preset counters 82 of the reset control 81R, 81G and 81B are stored in, for example, a non-volatile memory, etc., in the MPU 7 and then set in thepulse generator circuits preset counters 82 when the power source of the drive circuit is switched ON. Besides, these data are stored in a non-volatile memory, etc., correspondingly to an input data externally inputted to the MPU 7 externally. Particularly, it is preferable that the data input to the MPU 7 and the data write in the non-volatile memory are performed by inputting the data for respective R, G and B display colors to the MPU 7 through a keyboard and the white balance regulation may be performed on the basis of the data in a test stage, etc., of the products. - In this embodiment, the reset control pulse generator circuit is provided for each of G and B display color to generate the respective reset control pulses. However, since the difference in light emission efficiency between light emitting materials for G and B display colors is small at present, it is possible to use a single reset control pulse generator circuit instead of the two reset control generator circuits to control the reset time periods for both the G and B display colors.
- Further, in this embodiment, the reset time period of each display color is set by measuring the display time period with using the preset counter. The preset counter may be constructed with a programmable soft counter. That is, the present invention can use any type preset counter, provided that it can set the reset time period can be set by means of time-measurement.
- Further, in this embodiment, the Zener diodes DZR, DZG and DZB are used to generate the precharge voltages for R, G and B display colors. The precharge voltages may be the same. Therefore, a single Zener diode or a constant voltage circuit may be used instead of the Zener diodes DZR, DZG and DZB. Further, a Zener diode may be provided for each output terminal.
Claims (16)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2002294634 | 2002-10-08 | ||
| JP2002-294634 | 2002-10-08 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20040085025A1 true US20040085025A1 (en) | 2004-05-06 |
| US7084577B2 US7084577B2 (en) | 2006-08-01 |
Family
ID=32170875
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/677,328 Expired - Lifetime US7084577B2 (en) | 2002-10-08 | 2003-10-03 | Organic EL element drive circuit and organic EL display device using the same drive circuit |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7084577B2 (en) |
| KR (1) | KR100537486B1 (en) |
| TW (1) | TWI256028B (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040169478A1 (en) * | 2002-03-27 | 2004-09-02 | Rohm Co., Ltd. | Organic EL element drive circuit and organic EL display device |
| US20070200812A1 (en) * | 2004-03-10 | 2007-08-30 | Jun Maede | Organic el display device |
| EP1895494A1 (en) * | 2006-08-29 | 2008-03-05 | LG Electronics Inc. | Display device and method of driving the same |
| CN100426358C (en) * | 2004-03-24 | 2008-10-15 | 罗姆股份有限公司 | Organic el drive circuit and organic el display device using the same |
| US20110148850A1 (en) * | 2009-12-18 | 2011-06-23 | Oki Semiconductor Co., Ltd. | Synchronous processing system and semiconductor integrated circuit |
| US10804332B2 (en) * | 2018-11-16 | 2020-10-13 | Osram Opto Semiconductors Gmbh | Display, circuit arrangement for a display and method of operating a display |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4941906B2 (en) * | 2004-05-12 | 2012-05-30 | ローム株式会社 | Organic EL drive circuit and organic EL display device using the same |
| KR100536222B1 (en) * | 2004-05-17 | 2005-12-12 | 삼성에스디아이 주식회사 | A liquid crystal display and a driving method thereof |
| JP4075880B2 (en) * | 2004-09-29 | 2008-04-16 | セイコーエプソン株式会社 | Electro-optical device, data line driving circuit, signal processing circuit, and electronic device |
| TW200622987A (en) * | 2004-11-24 | 2006-07-01 | Rohm Co Ltd | Reference current generation circuit, organic electroluminescence drive circuit, and organic electroluminescence display device using said organic electroluminescence drive circuit |
| JP4473280B2 (en) * | 2007-02-19 | 2010-06-02 | アスモ株式会社 | Commutator and DC motor |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020021483A1 (en) * | 2000-06-22 | 2002-02-21 | Seiko Epson Corporation | Method and circuit for driving electrophoretic display and electronic device using same |
| US20030052842A1 (en) * | 2001-09-18 | 2003-03-20 | Tohoku Pioneer Corporation | Drive unit for a luminescence display panel |
| US20050030264A1 (en) * | 2001-09-07 | 2005-02-10 | Hitoshi Tsuge | El display, el display driving circuit and image display |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3507239B2 (en) | 1996-02-26 | 2004-03-15 | パイオニア株式会社 | Method and apparatus for driving light emitting element |
| JP2001143867A (en) | 1999-11-18 | 2001-05-25 | Nec Corp | Organic el driving circuit |
-
2003
- 2003-10-02 TW TW092127260A patent/TWI256028B/en not_active IP Right Cessation
- 2003-10-03 US US10/677,328 patent/US7084577B2/en not_active Expired - Lifetime
- 2003-10-07 KR KR10-2003-0069408A patent/KR100537486B1/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020021483A1 (en) * | 2000-06-22 | 2002-02-21 | Seiko Epson Corporation | Method and circuit for driving electrophoretic display and electronic device using same |
| US20050030264A1 (en) * | 2001-09-07 | 2005-02-10 | Hitoshi Tsuge | El display, el display driving circuit and image display |
| US20030052842A1 (en) * | 2001-09-18 | 2003-03-20 | Tohoku Pioneer Corporation | Drive unit for a luminescence display panel |
| US6774878B2 (en) * | 2001-09-18 | 2004-08-10 | Tohoku Pioneer Corporation | Drive unit for a luminescence display panel |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040169478A1 (en) * | 2002-03-27 | 2004-09-02 | Rohm Co., Ltd. | Organic EL element drive circuit and organic EL display device |
| US7026766B2 (en) * | 2002-03-27 | 2006-04-11 | Rohm Co., Ltd. | Organic EL element drive circuit and organic EL display device |
| US20070200812A1 (en) * | 2004-03-10 | 2007-08-30 | Jun Maede | Organic el display device |
| CN100426358C (en) * | 2004-03-24 | 2008-10-15 | 罗姆股份有限公司 | Organic el drive circuit and organic el display device using the same |
| EP1895494A1 (en) * | 2006-08-29 | 2008-03-05 | LG Electronics Inc. | Display device and method of driving the same |
| US20080122823A1 (en) * | 2006-08-29 | 2008-05-29 | Lg Electronics Inc. | Display device and method of driving the same |
| US7679588B2 (en) | 2006-08-29 | 2010-03-16 | Lg Display Co., Ltd. | Display device and method of driving the same |
| US20110148850A1 (en) * | 2009-12-18 | 2011-06-23 | Oki Semiconductor Co., Ltd. | Synchronous processing system and semiconductor integrated circuit |
| US9058789B2 (en) * | 2009-12-18 | 2015-06-16 | Lapis Semiconductor Co., Ltd. | Synchronous processing system and semiconductor integrated circuit |
| US9882569B2 (en) | 2009-12-18 | 2018-01-30 | Lapis Semiconductor Co., Ltd. | Synchronous processing system and semiconductor integrated circuit |
| US10804332B2 (en) * | 2018-11-16 | 2020-10-13 | Osram Opto Semiconductors Gmbh | Display, circuit arrangement for a display and method of operating a display |
Also Published As
| Publication number | Publication date |
|---|---|
| US7084577B2 (en) | 2006-08-01 |
| KR100537486B1 (en) | 2005-12-19 |
| TW200415548A (en) | 2004-08-16 |
| TWI256028B (en) | 2006-06-01 |
| KR20040032062A (en) | 2004-04-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100547498B1 (en) | Active matrix organic electroluminescent display, drive method and electronic device of active matrix organic electroluminescent display | |
| US7292234B2 (en) | Organic EL panel drive circuit and organic EL display device using the same drive circuit | |
| KR100641443B1 (en) | Organic el drive circuit and organic el display device using the same organic el drive circuit | |
| US7864171B2 (en) | Display apparatus, source driver and dispaly panel | |
| CN100561555C (en) | Electronic circuit, electro-optical device and driving method, control method of electronic component | |
| US11132938B2 (en) | Display device and driving method thereof | |
| US6756738B2 (en) | Organic EL drive circuit and organic EL display device using the same | |
| US7084577B2 (en) | Organic EL element drive circuit and organic EL display device using the same drive circuit | |
| JP3881645B2 (en) | Organic EL drive circuit and organic EL display device using the same | |
| US7129916B2 (en) | Organic EL element drive circuit and organic EL display device using the same drive circuit | |
| US7321347B2 (en) | Organic EL element drive circuit and organic EL display device using the same drive circuit | |
| KR100545343B1 (en) | Organic el element drive circuit and organic el display device using the same drive circuit | |
| US7471050B2 (en) | Organic EL drive circuit and organic EL display device | |
| US7084575B2 (en) | Organic EL panel drive circuit and propriety test method for drive current of the same organic EL element drive circuit | |
| JP4266149B2 (en) | Organic EL drive circuit and organic EL display device using the same | |
| JP4608229B2 (en) | Organic EL drive circuit and organic EL display device using the same | |
| US20040207579A1 (en) | Display device | |
| JP4690665B2 (en) | Organic EL drive circuit and organic EL display device using the same | |
| JP2006106664A (en) | Organic el light emitting device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ROHM CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MAEDE, JUN;FUJISAWA, MASANORI;REEL/FRAME:017345/0576 Effective date: 20030919 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |