US20040052106A1 - Semiconductor memory device with latch circuit and two magneto-resistance elements - Google Patents
Semiconductor memory device with latch circuit and two magneto-resistance elements Download PDFInfo
- Publication number
- US20040052106A1 US20040052106A1 US10/334,002 US33400202A US2004052106A1 US 20040052106 A1 US20040052106 A1 US 20040052106A1 US 33400202 A US33400202 A US 33400202A US 2004052106 A1 US2004052106 A1 US 2004052106A1
- Authority
- US
- United States
- Prior art keywords
- line
- magneto
- storage node
- signal
- resistance elements
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C14/00—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
Definitions
- the present invention relates to semiconductor memory devices, particularly to a semiconductor memory device including a latch circuit and two magneto-resistance elements.
- FIG. 7 is a circuit block diagram showing a structure of a memory cell 51 in a conventional MRAM.
- a memory cell 51 is disclosed in, for example, U.S. Pat. No. 6,304,477.
- memory cell 51 is arranged at the crossing of a word line WL and a digit line DL, and a bit line pair BL, ZBL and a write bit line pair WBL, ZBL.
- Memory cell 51 includes P channel MOS transistors 52 and 53 , N channel MOS transistors 54 - 59 , and tunneling magneto-resistance elements 13 and 14 .
- N channel MOS transistor 54 is connected between bit line BL and a node N 51 , and has its gate connected to word line WL.
- N channel MOS transistor 55 is connected between bit line ZBL and a node N 52 , and has its gate connected to word line WL.
- P channel MOS transistors 52 and 53 are connected between the line of power supply potential VDD and storage nodes N 51 and N 52 , respectively, and have their gates connected to nodes N 52 and N 51 , respectively.
- N channel MOS transistors 56 and 57 have their drains connected to storage nodes N 51 and N 52 , respectively, and their gates connected to storage nodes N 52 and N 51 , respectively.
- N channel MOS transistors 58 and 59 have their drains connected to the sources of N channel MOS transistors 56 and 57 , respectively, and their sources connected to the electrodes at the back face of tunneling magneto-resistance elements 60 and 61 , respectively. Both the gates of N channel MOS transistors 58 and 59 receive a signal EN.
- Program lines PL and ZPL at the front face of tunneling magneto-resistance elements 60 and 61 are connected to write bit lines WBL and ZWBL, respectively.
- Digit line DL is disposed in the proximity of the back face of tunneling magneto-resistance elements 60 and 61 .
- memory cell 51 attains a configuration identical to that of a memory cell of a SRAM (Static Random Access Memory).
- Storage nodes N 51 and N 52 store signals complementary to each other. These signals attain either one of an H level and an L level (binary). For example, storage nodes N 51 and N 52 retain an H level and an L level, respectively, to store data “1”. Storage nodes N 51 and N 52 retain an L level and an H level, respectively, to store data “0”.
- the write/read operation of signals of storage nodes N 51 and N 52 is carried out in a manner identical to that of a general SRAM.
- an object of the present invention is to provide a semiconductor memory device of a small layout area that can write a signal in a storage node into a magneto-resistance element rapidly.
- a semiconductor memory device includes first and second magneto-resistance elements.
- Each magneto-resistance element includes a magnetic material film, and a program line and an electrode formed at the front face and back face, respectively, of the magnetic material film.
- the resistance value across the program line and electrode is altered. A binary signal is stored by that resistance value.
- the semiconductor memory device also includes a first inverter driven by a power supply voltage applied via the program line and electrode of the second magneto-resistance element to provide an inverted signal of the signal applied to a first storage node to a second storage node, a second inverter driven by a power supply voltage applied via the program line and electrode of the first magneto-resistance element to provide an inverted signal of the signal applied to the second storage node to the first storage node, and a first switching circuit responding to a write permit signal permitting writing of the signals in the first and second storage nodes to the first and second magneto-resistance elements to connect the program lines of the first and second magneto-resistance elements between the first and second storage nodes, respectively, and the line of a reference potential.
- the signal in a storage node is directly written into a magneto-resistance element
- writing of a signal in a storage node to a magneto-resistance element can be carried out more rapidly than in the conventional case where the signal in the storage node is first read out to an external source and then written into a magneto-resistance element through a write circuit and write bit lines.
- the layout area can be reduced since it is not necessary to provide a write circuit and write bit lines.
- FIG. 1 is a circuit block diagram showing a structure of a memory cell in a MRAM according to an embodiment of the present invention.
- FIG. 2 is a circuit block diagram of a structure of a tunneling magneto-resistance element shown in FIG. 1.
- FIG. 3 is a block diagram showing an entire structure of a MRAM including the memory cell shown in FIG. 1.
- FIG. 4 is a block diagram of a structure of the memory array shown in FIG. 3.
- FIG. 5 is a circuit block diagram of a structure of a bit line peripheral circuit and a read/write circuit shown in FIG. 3.
- FIG. 6 is a circuit block diagram showing a modification of the embodiment.
- FIG. 7 is a circuit block diagram of a structure of a memory cell of a conventional MRAM.
- FIG. 1 is a circuit block diagram showing a structure of a memory cell 1 of a MRAM according to an embodiment of the present invention.
- memory cell 1 is disposed at the crossing of a word line WL and a digit line DL, and bit line pair BL and ZBL.
- Memory cell 1 includes P channel MOS transistors 2 and 3 , N channel MOS transistors 4 - 12 , and tunneling magneto-resistance elements 13 and 14 .
- tunneling magneto-resistance element 13 includes an electrode 15 , a fixed magnetic layer 16 , a tunneling barrier layer 17 , and a free magnetic layer 18 sequentially layered on the surface of electrode 15 , and a program line PL formed at the surface of free magnetic layer 18 .
- Fixed magnetic layer 16 is a ferromagnetic material layer having a fixed constant magnetizing direction.
- Tunneling barrier layer 17 is formed of an insulator film.
- Free magnetic layer 18 is a ferromagnetic material layer magnetized in a direction according to an externally applied magnetic field.
- a magnetic tunnel junction is formed by these fixed magnetic layer 16 , tunneling barrier layer 17 , and free magnetic layer 18 .
- a digit line DL is disposed underneath electrode 15 . Digit line DL and program line PL extend in a direction orthogonal to each other.
- Free magnetic layer 18 is magnetized in a direction identical to or opposite to fixed magnetic layer 16 according to the logic level of the write data signal.
- the electric resistance value between program line PL and electrode 15 attains the smallest value and the largest value when the magnetizing directions of free magnetic layer 18 and fixed magnetic layer 16 are identical and opposite, respectively.
- Tunneling magneto-resistance element 14 has a structure identical to that of tunneling magneto-resistance element 13 .
- N channel MOS transistors 2 and 3 are connected between the line of power supply potential VDD and storage nodes N 1 and N 2 , respectively, and have their gates connected to storage nodes N 2 and N 1 , respectively.
- N channel MOS transistor 7 is connected between storage node N 1 and one end of the program line of tunnel tunneling magneto-resistance element 13 , and has its gate connected to a storage node N 2 .
- N channel MOS transistor 8 is connected between storage node N 2 and the other end of program line PL of tunneling magneto-resistance element 14 , and has its gate connected to storage node N.
- the electrodes of tunneling magneto-resistance elements 13 and 14 are both connected to the line of ground potential GND.
- Each resistance value of tunneling magneto-resistance elements 13 and 14 is 30 k-60 k ⁇ . This resistance value is low enough to retain storage node N 1 or N 2 at an L level.
- N channel MOS transistor 5 is connected between this line BL and storage node N 1 , and has its gate connected to word line WL.
- N channel MOS transistor 6 is connected between bit line ZBL and storage node N 2 , and has its gate connected to word line WL.
- P channel MOS transistor 3 and N channel MOS transistor 8 form a first inverter that provides an inverted signal of the signal applied to storage node N 1 to storage node N 2 .
- P channel MOS transistor 2 and N channel MOS transistor 7 form a second inverter that provides to node N 1 an inverted signal of the signal applied to storage node N 2 .
- the first and second inverters form a latch circuit.
- Storage nodes N 1 and N 2 latch signals complementary to each other. For example, the latching of an H level and an L level at storage nodes N 1 and N 2 , respectively, corresponds to the storage of data “1”. The latching of an L level and an H level in storage nodes N 1 and N 2 , respectively, corresponds to the storage of data “0”.
- N channel MOS transistors 9 and 10 are connected in parallel to N channel MOS transistors 7 and 8 , respectively, and receive a write permit signal WE at their gates.
- N channel MOS transistors 11 and 12 are connected between the other end of program line PL of tunneling magneto-resistance elements 13 and 14 , respectively, and the line of ground potential GND, and receive write permit signal WE at their gates.
- N channel MOS transistors 9 and 12 conduct. A large current flows to the line of ground potential GND from one of storage nodes N 1 and N 2 attaining an H level (for example node N 1 ) through N channel MOS transistor 9 , program line PL of tunneling magneto-resistance element 13 , and N channel MOS transistor 11 . The magnetizing direction of free magnetic layer 18 of tunneling magneto-resistance element 13 is reversed, whereby the resistance of tunneling magneto-resistance element 13 increases.
- N channel MOS transistor 4 is connected between storage nodes N 1 and N 2 , and receives signal SE at its gate.
- Signal SE goes high when power is turned on, and is gradually pulled down to an L level. Accordingly, the signals in tunneling magneto-resistance elements 13 and 14 can be read out stably into storage nodes N 1 and N 2 .
- memory cell 1 The operation of memory cell 1 will be described here. Elements 2 , 3 , 5 - 8 , 13 , and 14 form a memory cell of a general SRAM. Therefore, writing a data signal into storage nodes N 1 and N 2 is performed in a manner similar to that of a general SRAM.
- bits SE and WE are driven to an L level, and digit line DL goes low.
- word line WL is driven to the selected level of H.
- one of bit lines BL and ZBL (for example bit line BL) is driven to an H level and the other bit line (in this case, bit line ZBL) is driven to an L level.
- N channel MOS transistors 5 and 6 are rendered conductive, and the potentials of bit lines BL and ZBL are latched in storage nodes N 1 and N 2 , respectively, by MOS transistors 2 , 3 , 7 , and 8 .
- word line WL By driving word line WL to the non-selected level of L, data is stored in storage nodes N 1 and N 2 .
- signals SE and WE are pulled down to an L level. Also, word line WL is pulled down to an L level. A predetermined current is conducted to digit line DL to apply an auxiliary magnetic field in the hard magnetizing direction. Then, signal WE is pulled up to an H level to render N channel MOS transistors 9 - 12 conductive.
- signals SE and WE are pulled down to an L level.
- Digit line DL is also pulled down to an L level.
- word line WL is pulled up to the selected level of H to render N channel MOS transistors 5 and 6 conductive.
- bit line ZBL In the case where storage nodes N 1 and N 2 are at an H level and an L level, respectively, current flows from bit line ZBL to the line of ground potential GND via N channel MOS transistors 6 and 8 and tunneling magneto-resistance element 14 . As a result, the potential of bit line ZBL becomes lower.
- bit line BL In the case where storage nodes N 1 and N 2 are at an L level and an H level, respectively, current flows from bit line BL to the line of ground potential GND via N channel MOS transistors 5 and 7 and tunneling magneto-resistance element 13 . As a result, the potential of bit line BL becomes lower. Therefore, by comparing the potentials of bit lines BL and ZBL, the signals of storage nodes N 1 and N 2 can be read out.
- Signal SE is pulled up to an H level to render N channel MOS transistor 4 conductive.
- the potentials of storage nodes N 1 and N 2 are equalized.
- signal SE is gradually pulled down from an H level to an L level.
- the difference in the resistances between tunneling magneto-resistance elements 13 and 14 (6 k-12 k ⁇ ) causes difference in the current drivability of pulling down storage nodes N 1 and N 2 to an L level. This difference in the current drivability is sensed and amplified.
- FIG. 3 is a block diagram of the entire structure of a MRAM employing memory cell 1 shown in FIGS. 1 and 2.
- this MRAM includes a memory array 20 , a row decoder 21 , a control circuit 22 , a column decoder 23 , a bit line peripheral circuit 24 , and a read/write circuit 25 .
- memory array 20 includes n ⁇ m memory cells 1 arranged in n rows and m columns (where each of n and m is an integer of at least 2), n word lines WL 1 -WLn provided corresponding to the n rows, respectively, digit lines DL 1 -DLn provided corresponding to the n rows, respectively, n signal lines WSL 1 -WSLn provided corresponding to the n rows, respectively, n signal lines SSL 1 -SSLn provided corresponding to the n rows, respectively, and m bit line pairs BL 1 , ZBL-BLm, ZBLm provided corresponding to the m columns, respectively.
- Each memory cell 1 is connected to word line WL, digit line DL, and signal lines WSL, SSL of the corresponding row, as well as to bit lines BL and ZBL of the corresponding column.
- each of digit lines DL 1 -DLn passes the neighborhood at the back face of tunneling magneto-resistance elements 13 and 14 of each memory cell 1 of the corresponding row.
- Digit lines DL 1 -DLn each have one end connected to row decoder 21 and the other end connected to ground directly or via a resistance element or the like that has a predetermined resistance value.
- row decoder 21 responds to a row address signal RA and an internal control signal from control circuit 22 to drive word line WL, digit line DL and signal lines WSL, SSL. Specifically, row decoder 21 in a normal write/read operation mode selects any of the n word lines WL 1 -WLn according to row address signal RA and drives that word line WL to the selected level of H to render active each memory cell 1 corresponding to that selected word line WL.
- row decoder 21 conducts a predetermined current to each digit line DL.
- row decoder 21 provides signal SE to each memory cell 1 of the relevant row via signal line SSL.
- Signal SE attains an H level in response to the application of power supply potential VDD, and is then gradually pulled down from the H level to an L level.
- Control circuit 22 generates various internal control signals /BLEQ, WE, SE, . . . , according to an external control signal CNT to provide entire control of the MRAM according to the generated internal control signals /BLEQ, WE, SE, . . . .
- Column decoder 23 selects any of the m column select lines CSL 1 -CSLm that will be described afterwards according to a column address signal CA. That column select line CSL is pulled up to an H level corresponding to the selected level.
- bit line peripheral circuit 24 includes a bit line load 30 provided corresponding to each bit line BL or ZBL, and an equalizer 31 provided corresponding to each bit line pair BL and ZBL.
- Bit line load 30 includes a diode-connected N channel MOS transistor between the line of power supply potential VDD and one end of the corresponding bit line BL or ZBL to charge the corresponding bit line BL and or ZBL to an H level.
- Equalizer 31 includes a P channel MOS transistor connected between corresponding bit line pair BL and ZBL, receiving bit line equalize signal /BLEQ at its gate. When bit line equalize signal /BLEQ attains an activation level of L, the P channel MOS transistor is rendered conductive, whereby the potentials of bit lines BL and ZBL are equalized.
- Read/write circuit 25 includes data input/output line pair IO and ZIO, N channel MOS transistors 32 and 33 provided corresponding to each bit line pair BL, ZBL, a write circuit 34 , and a read circuit 35 .
- N channel MOS transistor 32 is connected between the other end of the corresponding bit line BL and one end of data input/output line IO, and have its gate connected to a corresponding column select line CSL.
- N channel MOS transistor 33 is connected between the other end of the corresponding bit line ZBL and one end of data input/output line ZIO, and has its gate connected to a corresponding column select line CSL.
- Write circuit 34 and read circuit 35 are both connected to the other end of data input/output line pair IO and ZIO.
- Write circuit 34 writes externally applied data into memory cell 1 selected by row decoder 21 and column decoder 22 .
- Read circuit 35 outputs the data read out from memory cell 1 selected by row decoder 21 and column decoder 22 .
- word line WL 1 is pulled up to the select level of “H” by row decoder 21 , whereby m memory cells 1 corresponding to that word line WL are rendered active.
- column select line CSL 1 is pulled up to the selected level of H by column decoder 22 , whereby N channel MOS transistors 32 and 33 of that column are rendered conductive.
- Memory cell 1 rendered active is connected to write circuit 34 via bit line pair BL 1 , ZBL 1 and data input/output line pair IO, ZIO.
- write circuit 34 pulls up one of data input/output lines IO and ZIO to an H level and the other of data input/output lines IO and ZIO to an L level to write data into memory cell 1 .
- word line WL 1 and column select line CSL 1 is pulled down to an L level, data is stored in one memory cell 1 .
- column select line CSL 1 is pulled up to the selected level of H by column decoder 22 , whereby N channel MOS transistors 32 and 33 of that column are rendered conductive.
- Bit line pair BL 1 , ZBL 1 is connected to read circuit 35 via data input/output line pair IO, ZIO.
- bit line equalize signal /BLEQ is pulled down to an L level of activation.
- Each equalizer 31 is rendered conductive, whereby the potentials of bit lines BL and ZBL are equalized.
- word line WL 1 Following the drive of bit line equalize signal /BLEQ to an H level of inactivation to render equalizer 31 non-conductive, word line WL 1 , for example, is pulled up to the selected level of H by column decoder 21 . As a result, m memory cells 1 corresponding to that word line WL 1 are rendered active. Accordingly, current flows from one of bit lines BL 1 and ZBL 1 to memory cell 1 according to the data stored in memory cell 1 . In response, the potential of one of data input/output lines IO and ZIO is reduced. Read circuit 35 compares the potentials between data input output lines IO and ZIO to output data of a logic corresponding to the comparison result.
- the signals in storage nodes N 1 and N 2 are directly written into tunneling magneto-resistance elements 13 and 14 by driving write permit signal WE to an H level to render N channel MOS transistors 9 - 12 conductive. Therefore, the writing of signals in storage nodes N 1 and N 2 to tunneling magneto-resistance elements 13 and 14 can be conducted more rapidly than the conventional case where the signals in storage nodes N 51 and N 52 are read out to an external source via bit line pair BL and ZBL and then written into tunneling magneto-resistance elements 60 and 61 via a write circuit and a write bit line pair WBL, ZWBL.
- the layout area can be reduced since it is not necessary to provide the write circuit and write bit line pair WBL, ZWBL required in conventional cases.
- FIG. 6 is directed to clarify the size difference in MOS transistors 2 - 12 of memory cell 1 .
- the size of the symbol of each MOS transistor indicates the size, i.e., the current drivability, of that MOS transistor.
- the sizes of N channel MOS transistors 9 - 12 under control of signal WE are set larger than the sizes of other MOS transistors 2 - 8 . This is because a large current must be conducted to N channel MOS transistors 9 and 11 or 10 and 12 when the magnetizing direction of free magnetic layer 18 of tunneling magneto-resistance elements 13 and 14 is to be altered.
- MOS transistors 2 - 8 may be set small since only the potentials of storage nodes N 1 and N 2 are to be retained.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Hall/Mr Elements (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Static Random-Access Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to semiconductor memory devices, particularly to a semiconductor memory device including a latch circuit and two magneto-resistance elements.
- 2. Description of the Background Art
- As a memory of low power consumption that can store data in a non-volatile manner, a MRAM (Magnetic Random Access Memory) employing a magneto-resistance element is now attracting attention. FIG. 7 is a circuit block diagram showing a structure of a
memory cell 51 in a conventional MRAM. Such amemory cell 51 is disclosed in, for example, U.S. Pat. No. 6,304,477. - Referring to FIG. 7,
memory cell 51 is arranged at the crossing of a word line WL and a digit line DL, and a bit line pair BL, ZBL and a write bit line pair WBL, ZBL.Memory cell 51 includes P 52 and 53, N channel MOS transistors 54-59, and tunneling magneto-channel MOS transistors 13 and 14.resistance elements - N
channel MOS transistor 54 is connected between bit line BL and a node N51, and has its gate connected to word line WL. Nchannel MOS transistor 55 is connected between bit line ZBL and a node N52, and has its gate connected to word line WL. P 52 and 53 are connected between the line of power supply potential VDD and storage nodes N51 and N52, respectively, and have their gates connected to nodes N52 and N51, respectively. Nchannel MOS transistors 56 and 57 have their drains connected to storage nodes N51 and N52, respectively, and their gates connected to storage nodes N52 and N51, respectively. Nchannel MOS transistors 58 and 59 have their drains connected to the sources of Nchannel MOS transistors 56 and 57, respectively, and their sources connected to the electrodes at the back face of tunneling magneto-channel MOS transistors 60 and 61, respectively. Both the gates of Nresistance elements 58 and 59 receive a signal EN. Program lines PL and ZPL at the front face of tunneling magneto-channel MOS transistors 60 and 61 are connected to write bit lines WBL and ZWBL, respectively. Digit line DL is disposed in the proximity of the back face of tunneling magneto-resistance elements 60 and 61.resistance elements - When signal EN is driven to an H level (logical high) to render N
58 and 59 conductive and write bit lines WBL and ZWBL are pulled down to an L level (logical low),channel MOS transistors memory cell 51 attains a configuration identical to that of a memory cell of a SRAM (Static Random Access Memory). Storage nodes N51 and N52 store signals complementary to each other. These signals attain either one of an H level and an L level (binary). For example, storage nodes N51 and N52 retain an H level and an L level, respectively, to store data “1”. Storage nodes N51 and N52 retain an L level and an H level, respectively, to store data “0”. The write/read operation of signals of storage nodes N51 and N52 is carried out in a manner identical to that of a general SRAM. - In the case where signals of storage nodes N 51 and N52 are to be written into tunneling magneto-
60 and 61, the signals of storage nodes N51 and N52 are first temporarily read out to an external source via bit line pair BL and ZBL. Then, a predetermined current is conducted to digit line DL and write bit lines WBL and ZWBL using a dedicated write circuit, whereby signals are written into tunneling magneto-resistance elements 60 and 61. Each resistance value of tunneling magneto-resistance elements 60 and 61 depends upon the logic level of the written signal, and does not change even if power supply voltage VDD is cut off.resistance elements - In the case where power supply potential VDD is cut off and applied again, the drive of signal EN to an H level causes write bit lines WBL and ZWBL to go low. Accordingly, the difference in the resistance between tunneling magneto-
60 and 61 causes difference in the current drivability of pulling down storage nodes N51 and N52 to an L level. A signal of a logic level corresponding to the difference is read out to storage nodes N1 and N2. Thus, this MRAM operates as a non-volatile memory.resistance elements - In the case where the signals of storage nodes N 51 and N52 are to be written into tunneling magneto-
60 and 61 in a conventional MRAM, the signals of storage nodes N51 and N52 had to be first read out to an external source and then written using a dedicated write circuit and write bit lines WBL and ZWBL. There was a problem that signal writing is time-consuming. There was also the problem that the layout area is increased by the provision of the dedicated write circuit and write bit lines WBL and ZWBL.resistance elements - In view of the foregoing, an object of the present invention is to provide a semiconductor memory device of a small layout area that can write a signal in a storage node into a magneto-resistance element rapidly.
- According to an aspect of the present invention, a semiconductor memory device includes first and second magneto-resistance elements. Each magneto-resistance element includes a magnetic material film, and a program line and an electrode formed at the front face and back face, respectively, of the magnetic material film. In response to a current exceeding a predetermined threshold current being conducted to the program line, the resistance value across the program line and electrode is altered. A binary signal is stored by that resistance value. The semiconductor memory device also includes a first inverter driven by a power supply voltage applied via the program line and electrode of the second magneto-resistance element to provide an inverted signal of the signal applied to a first storage node to a second storage node, a second inverter driven by a power supply voltage applied via the program line and electrode of the first magneto-resistance element to provide an inverted signal of the signal applied to the second storage node to the first storage node, and a first switching circuit responding to a write permit signal permitting writing of the signals in the first and second storage nodes to the first and second magneto-resistance elements to connect the program lines of the first and second magneto-resistance elements between the first and second storage nodes, respectively, and the line of a reference potential. Since the signal in a storage node is directly written into a magneto-resistance element, writing of a signal in a storage node to a magneto-resistance element can be carried out more rapidly than in the conventional case where the signal in the storage node is first read out to an external source and then written into a magneto-resistance element through a write circuit and write bit lines. Furthermore, the layout area can be reduced since it is not necessary to provide a write circuit and write bit lines.
- The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
- FIG. 1 is a circuit block diagram showing a structure of a memory cell in a MRAM according to an embodiment of the present invention.
- FIG. 2 is a circuit block diagram of a structure of a tunneling magneto-resistance element shown in FIG. 1.
- FIG. 3 is a block diagram showing an entire structure of a MRAM including the memory cell shown in FIG. 1.
- FIG. 4 is a block diagram of a structure of the memory array shown in FIG. 3.
- FIG. 5 is a circuit block diagram of a structure of a bit line peripheral circuit and a read/write circuit shown in FIG. 3.
- FIG. 6 is a circuit block diagram showing a modification of the embodiment.
- FIG. 7 is a circuit block diagram of a structure of a memory cell of a conventional MRAM.
- FIG. 1 is a circuit block diagram showing a structure of a
memory cell 1 of a MRAM according to an embodiment of the present invention. Referring to FIG. 1,memory cell 1 is disposed at the crossing of a word line WL and a digit line DL, and bit line pair BL and ZBL.Memory cell 1 includes P 2 and 3, N channel MOS transistors 4-12, and tunneling magneto-channel MOS transistors 13 and 14.resistance elements - As shown in FIG. 2, tunneling magneto-
resistance element 13 includes anelectrode 15, a fixedmagnetic layer 16, atunneling barrier layer 17, and a freemagnetic layer 18 sequentially layered on the surface ofelectrode 15, and a program line PL formed at the surface of freemagnetic layer 18. Fixedmagnetic layer 16 is a ferromagnetic material layer having a fixed constant magnetizing direction.Tunneling barrier layer 17 is formed of an insulator film. Freemagnetic layer 18 is a ferromagnetic material layer magnetized in a direction according to an externally applied magnetic field. A magnetic tunnel junction is formed by these fixedmagnetic layer 16,tunneling barrier layer 17, and freemagnetic layer 18. A digit line DL is disposed underneathelectrode 15. Digit line DL and program line PL extend in a direction orthogonal to each other. - Free
magnetic layer 18 is magnetized in a direction identical to or opposite to fixedmagnetic layer 16 according to the logic level of the write data signal. The electric resistance value between program line PL andelectrode 15 attains the smallest value and the largest value when the magnetizing directions of freemagnetic layer 18 and fixedmagnetic layer 16 are identical and opposite, respectively. - Here, it is assumed that the magnetizing directions of free
magnetic layer 18 and fixedmagnetic layer 16 are identical by applying a high magnetic field at the time of fabrication of tunneling magneto- 13 and 14. When a predetermined current is conducted to digit line DL and a current exceeding a predetermined threshold current is conducted to program line PL, the magnetizing direction of freeresistance elements magnetic layer 18 is reversed, whereby the resistance across program line PL andelectrode 15 increases. It is to be noted that the threshold current required to reverse the magnetizing direction of freemagnetic layer 18 becomes smaller as the current conducted to digit line DL becomes larger. Tunneling magneto-resistance element 14 has a structure identical to that of tunneling magneto-resistance element 13. - Referring to FIG. 1 again, P
2 and 3 are connected between the line of power supply potential VDD and storage nodes N1 and N2, respectively, and have their gates connected to storage nodes N2 and N1, respectively. Nchannel MOS transistors channel MOS transistor 7 is connected between storage node N1 and one end of the program line of tunnel tunneling magneto-resistance element 13, and has its gate connected to a storage node N2. Nchannel MOS transistor 8 is connected between storage node N2 and the other end of program line PL of tunneling magneto-resistance element 14, and has its gate connected to storage node N. The electrodes of tunneling magneto- 13 and 14 are both connected to the line of ground potential GND. Each resistance value of tunneling magneto-resistance elements 13 and 14 is 30 k-60 kΩ. This resistance value is low enough to retain storage node N1 or N2 at an L level. Nresistance elements channel MOS transistor 5 is connected between this line BL and storage node N1, and has its gate connected to word line WL. Nchannel MOS transistor 6 is connected between bit line ZBL and storage node N2, and has its gate connected to word line WL. These 2, 3, 5-8, 13 and 14 form the memory cell of a SRAM.elements - P
channel MOS transistor 3 and Nchannel MOS transistor 8 form a first inverter that provides an inverted signal of the signal applied to storage node N1 to storage node N2. Pchannel MOS transistor 2 and Nchannel MOS transistor 7 form a second inverter that provides to node N1 an inverted signal of the signal applied to storage node N2. The first and second inverters form a latch circuit. Storage nodes N1 and N2 latch signals complementary to each other. For example, the latching of an H level and an L level at storage nodes N1 and N2, respectively, corresponds to the storage of data “1”. The latching of an L level and an H level in storage nodes N1 and N2, respectively, corresponds to the storage of data “0”. - N
9 and 10 are connected in parallel to Nchannel MOS transistors 7 and 8, respectively, and receive a write permit signal WE at their gates. Nchannel MOS transistors 11 and 12 are connected between the other end of program line PL of tunneling magneto-channel MOS transistors 13 and 14, respectively, and the line of ground potential GND, and receive write permit signal WE at their gates.resistance elements - When signal WE attains an H level of activation, N
9 and 12 conduct. A large current flows to the line of ground potential GND from one of storage nodes N1 and N2 attaining an H level (for example node N1) through Nchannel MOS transistors channel MOS transistor 9, program line PL of tunneling magneto-resistance element 13, and Nchannel MOS transistor 11. The magnetizing direction of freemagnetic layer 18 of tunneling magneto-resistance element 13 is reversed, whereby the resistance of tunneling magneto-resistance element 13 increases. - N
channel MOS transistor 4 is connected between storage nodes N1 and N2, and receives signal SE at its gate. Signal SE goes high when power is turned on, and is gradually pulled down to an L level. Accordingly, the signals in tunneling magneto- 13 and 14 can be read out stably into storage nodes N1 and N2.resistance elements - The operation of
memory cell 1 will be described here. 2, 3, 5-8, 13, and 14 form a memory cell of a general SRAM. Therefore, writing a data signal into storage nodes N1 and N2 is performed in a manner similar to that of a general SRAM.Elements - Specifically, signals SE and WE are driven to an L level, and digit line DL goes low. Then, word line WL is driven to the selected level of H. According to the write data signal, one of bit lines BL and ZBL (for example bit line BL) is driven to an H level and the other bit line (in this case, bit line ZBL) is driven to an L level. Accordingly, N
5 and 6 are rendered conductive, and the potentials of bit lines BL and ZBL are latched in storage nodes N1 and N2, respectively, bychannel MOS transistors 2, 3, 7, and 8. By driving word line WL to the non-selected level of L, data is stored in storage nodes N1 and N2.MOS transistors - In the case where the data in storage nodes N 1 and N2 are to be written into tunneling magneto-
13 and 14, signals SE and WE are pulled down to an L level. Also, word line WL is pulled down to an L level. A predetermined current is conducted to digit line DL to apply an auxiliary magnetic field in the hard magnetizing direction. Then, signal WE is pulled up to an H level to render N channel MOS transistors 9-12 conductive.resistance elements - In the case where storage nodes N 1 and N2 latch an H level and an L level, respectively, current flows from the line of a power supply potential VDD to the line of ground potential GND via P
channel MOS transistor 2, storage node N1, Nchannel MOS transistor 9, program line PL at the surface of tunneling magneto-resistance element 13, and Nchannel MOS transistor 11. By this current, a magnetic field in the easy magnetizing direction is generated to reverse the magnetizing direction of freemagnetic layer 18 of tunneling magneto-resistance element 13. As a result, the resistance of tunneling magneto-resistance element 13 is increased. - In the case where storage nodes N 1 and N2 latch an L level and an H level, respectively, current flows from the line of power supply potential VDD to the line of ground potential GND via P
channel MOS transistor 3, storage node N2, Nchannel MOS transistor 10, program line PL at the surface of tunneling magneto-resistance element 14, and Nchannel MOS transistor 12. By this current, a magnetic field in the easy magnetizing direction is generated to reverse the magnetizing direction of freemagnetic layer 18 of tunneling magneto-resistance element 14. As a result, the resistance of tunneling magneto-resistance element 14 increases. Upon signal WE going low, the data transfer from storage nodes N1 and N2 to tunneling magneto- 13 and 14 ends.resistance elements - When the magnetizing direction of free
magnetic layer 18 is reversed, the resistance of tunneling magneto- 13 or 14 becomes higher by approximately 20%. However, this does not affect the retention of the level at storage nodes N1 and N2. Therefore, reading out signals from storage nodes N1 and N2 is carried out in a manner similar to that of a general SRAM.resistance element - Specifically, signals SE and WE are pulled down to an L level. Digit line DL is also pulled down to an L level. Following the charge of each bit lines BL and ZBL to an H level, word line WL is pulled up to the selected level of H to render N
5 and 6 conductive.channel MOS transistors - In the case where storage nodes N 1 and N2 are at an H level and an L level, respectively, current flows from bit line ZBL to the line of ground potential GND via N
6 and 8 and tunneling magneto-channel MOS transistors resistance element 14. As a result, the potential of bit line ZBL becomes lower. - In the case where storage nodes N 1 and N2 are at an L level and an H level, respectively, current flows from bit line BL to the line of ground potential GND via N
5 and 7 and tunneling magneto-channel MOS transistors resistance element 13. As a result, the potential of bit line BL becomes lower. Therefore, by comparing the potentials of bit lines BL and ZBL, the signals of storage nodes N1 and N2 can be read out. - Although the cut off of power supply voltage VDD will pull down storage nodes N 1 and N2 to both an L level to result in the loss of the signals in storage nodes N1 and N2, the magnetizing directions of tunneling magneto-
13 and 14 do not change. In the case where power supply voltage VDD is cut off and power is turned on again, the signals stored in tunneling magneto-resistance elements 13 and 14 are read out to storage nodes N1 and N2 by the procedure set forth below.resistance elements - Signal SE is pulled up to an H level to render N
channel MOS transistor 4 conductive. The potentials of storage nodes N1 and N2 are equalized. Then, signal SE is gradually pulled down from an H level to an L level. At this stage, the difference in the resistances between tunneling magneto-resistance elements 13 and 14 (6 k-12 kΩ) causes difference in the current drivability of pulling down storage nodes N1 and N2 to an L level. This difference in the current drivability is sensed and amplified. - In the case where the resistance value of tunneling magneto-
resistance element 13 is higher than the resistance value of tunneling magneto-resistance element 14, storage nodes N1 and N2 attain an H level and an L level, respectively. In the case where the resistance value of tunneling magneto-resistance element 14 is higher than the resistance value of tunneling magneto-resistance element 13, storage nodes N1 and N2 attain an L level and an H level, respectively. This relationship matches the relationship between the potentials of storage nodes N1 and N2 and the resistance values of tunneling magneto- 13 and 14 when the signals in storage nodes N1 and N2 are written into tunneling magneto-resistance elements 13 and 14. Therefore, this MRAM functions as a non-volatile memory.resistance elements - FIG. 3 is a block diagram of the entire structure of a MRAM employing
memory cell 1 shown in FIGS. 1 and 2. Referring to FIG. 3, this MRAM includes amemory array 20, arow decoder 21, acontrol circuit 22, acolumn decoder 23, a bit lineperipheral circuit 24, and a read/write circuit 25. - Referring to FIG. 4,
memory array 20 includes n×mmemory cells 1 arranged in n rows and m columns (where each of n and m is an integer of at least 2), n word lines WL1-WLn provided corresponding to the n rows, respectively, digit lines DL1-DLn provided corresponding to the n rows, respectively, n signal lines WSL1-WSLn provided corresponding to the n rows, respectively, n signal lines SSL1-SSLn provided corresponding to the n rows, respectively, and m bit line pairs BL1, ZBL-BLm, ZBLm provided corresponding to the m columns, respectively. Eachmemory cell 1 is connected to word line WL, digit line DL, and signal lines WSL, SSL of the corresponding row, as well as to bit lines BL and ZBL of the corresponding column. - As shown in FIGS. 1 and 2, each of digit lines DL 1-DLn passes the neighborhood at the back face of tunneling magneto-
13 and 14 of eachresistance elements memory cell 1 of the corresponding row. Digit lines DL1-DLn each have one end connected to rowdecoder 21 and the other end connected to ground directly or via a resistance element or the like that has a predetermined resistance value. - Referring to FIG. 3 again,
row decoder 21 responds to a row address signal RA and an internal control signal fromcontrol circuit 22 to drive word line WL, digit line DL and signal lines WSL, SSL. Specifically,row decoder 21 in a normal write/read operation mode selects any of the n word lines WL1-WLn according to row address signal RA and drives that word line WL to the selected level of H to render active eachmemory cell 1 corresponding to that selected word line WL. - In the case where the signals in storage nodes N 1 and N2 are to be written into tunneling magneto-
13 and 14,resistance elements row decoder 21 conducts a predetermined current to each digit line DL. In the case where the data signals of tunneling magneto- 13 and 14 are to be read out to storage nodes N1 and N2 when power is turned on,resistance elements row decoder 21 provides signal SE to eachmemory cell 1 of the relevant row via signal line SSL. Signal SE attains an H level in response to the application of power supply potential VDD, and is then gradually pulled down from the H level to an L level. -
Control circuit 22 generates various internal control signals /BLEQ, WE, SE, . . . , according to an external control signal CNT to provide entire control of the MRAM according to the generated internal control signals /BLEQ, WE, SE, . . . .Column decoder 23 selects any of the m column select lines CSL1-CSLm that will be described afterwards according to a column address signal CA. That column select line CSL is pulled up to an H level corresponding to the selected level. - Referring to FIG. 5, bit line
peripheral circuit 24 includes abit line load 30 provided corresponding to each bit line BL or ZBL, and anequalizer 31 provided corresponding to each bit line pair BL and ZBL.Bit line load 30 includes a diode-connected N channel MOS transistor between the line of power supply potential VDD and one end of the corresponding bit line BL or ZBL to charge the corresponding bit line BL and or ZBL to an H level.Equalizer 31 includes a P channel MOS transistor connected between corresponding bit line pair BL and ZBL, receiving bit line equalize signal /BLEQ at its gate. When bit line equalize signal /BLEQ attains an activation level of L, the P channel MOS transistor is rendered conductive, whereby the potentials of bit lines BL and ZBL are equalized. - Read/
write circuit 25 includes data input/output line pair IO and ZIO, N 32 and 33 provided corresponding to each bit line pair BL, ZBL, a write circuit 34, and achannel MOS transistors read circuit 35. Nchannel MOS transistor 32 is connected between the other end of the corresponding bit line BL and one end of data input/output line IO, and have its gate connected to a corresponding column select line CSL. Nchannel MOS transistor 33 is connected between the other end of the corresponding bit line ZBL and one end of data input/output line ZIO, and has its gate connected to a corresponding column select line CSL. Write circuit 34 and readcircuit 35 are both connected to the other end of data input/output line pair IO and ZIO. Write circuit 34 writes externally applied data intomemory cell 1 selected byrow decoder 21 andcolumn decoder 22. Readcircuit 35 outputs the data read out frommemory cell 1 selected byrow decoder 21 andcolumn decoder 22. - The operation of the MRAM shown in FIGS. 3-5 will be described here. In a normal write operation mode, word line WL1, for example, is pulled up to the select level of “H” by
row decoder 21, whereby mmemory cells 1 corresponding to that word line WL are rendered active. Then, column select line CSL1, for example, is pulled up to the selected level of H bycolumn decoder 22, whereby N 32 and 33 of that column are rendered conductive.channel MOS transistors Memory cell 1 rendered active is connected to write circuit 34 via bit line pair BL1, ZBL1 and data input/output line pair IO, ZIO. - According to externally applied data, write circuit 34 pulls up one of data input/output lines IO and ZIO to an H level and the other of data input/output lines IO and ZIO to an L level to write data into
memory cell 1. When word line WL1 and column select line CSL1 is pulled down to an L level, data is stored in onememory cell 1. - In a normal read operation mode, column select line CSL 1, for example, is pulled up to the selected level of H by
column decoder 22, whereby N 32 and 33 of that column are rendered conductive. Bit line pair BL1, ZBL1 is connected to readchannel MOS transistors circuit 35 via data input/output line pair IO, ZIO. Then, bit line equalize signal /BLEQ is pulled down to an L level of activation. Eachequalizer 31 is rendered conductive, whereby the potentials of bit lines BL and ZBL are equalized. Following the drive of bit line equalize signal /BLEQ to an H level of inactivation to renderequalizer 31 non-conductive, word line WL1, for example, is pulled up to the selected level of H bycolumn decoder 21. As a result,m memory cells 1 corresponding to that word line WL1 are rendered active. Accordingly, current flows from one of bit lines BL1 and ZBL1 tomemory cell 1 according to the data stored inmemory cell 1. In response, the potential of one of data input/output lines IO and ZIO is reduced. Readcircuit 35 compares the potentials between data input output lines IO and ZIO to output data of a logic corresponding to the comparison result. - The writing of data in storage nodes N 1 and N2 into tunneling magneto-
13 and 14 as well as reading out data in tunneling magneto-resistance elements 13 and 14 to storage nodes N1 and N2 have already been described in detail with reference to FIGS. 1 and 2. Therefore, description thereof will not be repeated here.resistance elements - According to the present invention, the signals in storage nodes N 1 and N2 are directly written into tunneling magneto-
13 and 14 by driving write permit signal WE to an H level to render N channel MOS transistors 9-12 conductive. Therefore, the writing of signals in storage nodes N1 and N2 to tunneling magneto-resistance elements 13 and 14 can be conducted more rapidly than the conventional case where the signals in storage nodes N51 and N52 are read out to an external source via bit line pair BL and ZBL and then written into tunneling magneto-resistance elements 60 and 61 via a write circuit and a write bit line pair WBL, ZWBL.resistance elements - Furthermore, the layout area can be reduced since it is not necessary to provide the write circuit and write bit line pair WBL, ZWBL required in conventional cases.
- FIG. 6 is directed to clarify the size difference in MOS transistors 2-12 of
memory cell 1. The size of the symbol of each MOS transistor indicates the size, i.e., the current drivability, of that MOS transistor. The sizes of N channel MOS transistors 9-12 under control of signal WE are set larger than the sizes of other MOS transistors 2-8. This is because a large current must be conducted to N 9 and 11 or 10 and 12 when the magnetizing direction of freechannel MOS transistors magnetic layer 18 of tunneling magneto- 13 and 14 is to be altered. MOS transistors 2-8 may be set small since only the potentials of storage nodes N1 and N2 are to be retained. By optimizing the size of each of MOS transistors 2-12 corresponding to the function of that MOS transistor, a stable latch operation and write operation can be realized. Furthermore, the layout area ofresistance elements memory cell 1 can be suppressed. - Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.
Claims (4)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2002-266379(P) | 2002-09-12 | ||
| JP2002266379A JP4133149B2 (en) | 2002-09-12 | 2002-09-12 | Semiconductor memory device |
| JP2002-266379 | 2002-09-12 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20040052106A1 true US20040052106A1 (en) | 2004-03-18 |
| US6717844B1 US6717844B1 (en) | 2004-04-06 |
Family
ID=31986639
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/334,002 Expired - Lifetime US6717844B1 (en) | 2002-09-12 | 2002-12-31 | Semiconductor memory device with latch circuit and two magneto-resistance elements |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6717844B1 (en) |
| JP (1) | JP4133149B2 (en) |
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050073878A1 (en) * | 2003-10-03 | 2005-04-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-sensing level MRAM structure with different magnetoresistance ratios |
| US20090219746A1 (en) * | 2006-04-13 | 2009-09-03 | Austriamicrosytems Ag | Circuit Arrangement Comprising a Non-Volatile Memory Cell and Method |
| CN102122528A (en) * | 2009-10-12 | 2011-07-13 | 恒忆公司 | Non-volatile SRAM cell that incorporates phase-change memory into a CMOS process |
| US20120014194A1 (en) * | 2010-07-13 | 2012-01-19 | Texas Instruments Incorporated | Memory Cell with Equalization Write Assist in Solid-State Memory |
| US20120224414A1 (en) * | 2011-03-04 | 2012-09-06 | Texas Instruments Incorporated | Solid-State Memory Cell with Improved Read Stability |
| US8295079B2 (en) | 2007-08-31 | 2012-10-23 | Tokyo Institute Of Technology | Nonvolatile SRAM/latch circuit using current-induced magnetization reversal MTJ |
| US20140269008A1 (en) * | 2014-04-30 | 2014-09-18 | Freescale Semiconductor, Inc. | Non-volatile memory using bi-directional resistive elements |
| US9111854B2 (en) | 2013-05-20 | 2015-08-18 | Kabushiki Kaisha Toshiba | Non-volatile memory, writing method for the same, and reading method for the same |
| TWI508063B (en) * | 2012-05-18 | 2015-11-11 | Japan Science & Tech Agency | Memory circuits with bistable circuits and nonvolatile components |
| US20160056821A1 (en) * | 2013-04-02 | 2016-02-25 | Hewlett-Packard Development Company, L.P. | State-retaining logic cell |
| US9576661B2 (en) * | 2015-05-19 | 2017-02-21 | Nxp Usa, Inc. | Systems and methods for SRAM with backup non-volatile memory that includes MTJ resistive elements |
| US9666276B2 (en) | 2014-04-30 | 2017-05-30 | Nxp Usa, Inc. | Non-volatile memory using bi-directional resistive elements |
| KR101847890B1 (en) | 2010-10-12 | 2018-04-12 | 삼성세미콘덕터, 인코포레이티드 | Pseudo page mode memory architecture and method |
| EP2330594B1 (en) * | 2009-05-26 | 2018-07-11 | Crocus Technology S.A. | Non volatile logic devices using magnetic tunnel junctions |
| CN112585679A (en) * | 2018-08-27 | 2021-03-30 | 索尼半导体解决方案公司 | Semiconductor circuit and electronic device |
Families Citing this family (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2003085741A1 (en) * | 2002-04-10 | 2003-10-16 | Matsushita Electric Industrial Co., Ltd. | Non-volatile flip-flop |
| US7113445B1 (en) * | 2003-09-26 | 2006-09-26 | Cypress Semiconductor Corporation | Multi-port memory cell and access method |
| US7012832B1 (en) * | 2003-10-31 | 2006-03-14 | Western Digital (Fremont), Inc. | Magnetic memory cell with plural read transistors |
| US7339818B2 (en) * | 2004-06-04 | 2008-03-04 | Micron Technology, Inc. | Spintronic devices with integrated transistors |
| US7209383B2 (en) * | 2004-06-16 | 2007-04-24 | Stmicroelectronics, Inc. | Magnetic random access memory array having bit/word lines for shared write select and read operations |
| FR2871921A1 (en) * | 2004-06-16 | 2005-12-23 | St Microelectronics Sa | MEMORY ARCHITECTURE WITH SEGMENTED WRITING LINES |
| US7372728B2 (en) * | 2004-06-16 | 2008-05-13 | Stmicroelectronics, Inc. | Magnetic random access memory array having bit/word lines for shared write select and read operations |
| US7079415B2 (en) * | 2004-06-30 | 2006-07-18 | Stmicroelectronics, Inc. | Magnetic random access memory element |
| US7136298B2 (en) | 2004-06-30 | 2006-11-14 | Stmicroelectronics, Inc. | Magnetic random access memory array with global write lines |
| US7301800B2 (en) * | 2004-06-30 | 2007-11-27 | Stmicroelectronics, Inc. | Multi-bit magnetic random access memory element |
| US7106621B2 (en) * | 2004-06-30 | 2006-09-12 | Stmicroelectronics, Inc. | Random access memory array with parity bit structure |
| JP4909705B2 (en) * | 2006-10-20 | 2012-04-04 | 株式会社東芝 | Semiconductor integrated circuit device |
| JP2010192053A (en) * | 2009-02-19 | 2010-09-02 | Toshiba Corp | Semiconductor memory device |
| KR101611416B1 (en) * | 2009-12-09 | 2016-04-12 | 삼성전자주식회사 | Nonvolatile logic circuit, Integrated circuit including the nonvolatile logic circuit and method of operating the integrated circuit |
| JP5023167B2 (en) * | 2010-02-08 | 2012-09-12 | 株式会社東芝 | Nonvolatile memory circuit using spin MOS transistor |
| JP5010700B2 (en) | 2010-03-05 | 2012-08-29 | 株式会社東芝 | Semiconductor integrated circuit |
| FR2970589B1 (en) * | 2011-01-19 | 2013-02-15 | Centre Nat Rech Scient | VOLATILE MEMORY CELL / NON VOLATILE |
| JP5225419B2 (en) * | 2011-03-28 | 2013-07-03 | 株式会社東芝 | Memory circuit using spin MOSFET, pass transistor circuit with memory function, switching box circuit, switching block circuit, and field programmable gate array |
| JP5267623B2 (en) * | 2011-07-27 | 2013-08-21 | 凸版印刷株式会社 | Nonvolatile memory cell and nonvolatile memory |
| JP2013034040A (en) * | 2011-07-29 | 2013-02-14 | Toppan Printing Co Ltd | Nonvolatile flip-flop and nonvolatile latch |
| US9196337B2 (en) * | 2012-04-25 | 2015-11-24 | Qualcomm Incorporated | Low sensing current non-volatile flip-flop |
| FR3004576B1 (en) | 2013-04-15 | 2019-11-29 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | MEMORY CELL WITH NON-VOLATILE DATA STORAGE |
| FR3004577A1 (en) | 2013-04-15 | 2014-10-17 | Commissariat Energie Atomique | |
| FR3008219B1 (en) | 2013-07-05 | 2016-12-09 | Commissariat Energie Atomique | NON-VOLATILE MEMORY DEVICE |
| JP6230204B2 (en) | 2014-08-12 | 2017-11-15 | 国立研究開発法人科学技術振興機構 | Memory circuit |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6304477B1 (en) * | 2001-01-31 | 2001-10-16 | Motorola, Inc. | Content addressable magnetic random access memory |
| US6515895B2 (en) * | 2001-01-31 | 2003-02-04 | Motorola, Inc. | Non-volatile magnetic register |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6269027B1 (en) | 1998-04-14 | 2001-07-31 | Honeywell, Inc. | Non-volatile storage latch |
-
2002
- 2002-09-12 JP JP2002266379A patent/JP4133149B2/en not_active Expired - Fee Related
- 2002-12-31 US US10/334,002 patent/US6717844B1/en not_active Expired - Lifetime
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6304477B1 (en) * | 2001-01-31 | 2001-10-16 | Motorola, Inc. | Content addressable magnetic random access memory |
| US6515895B2 (en) * | 2001-01-31 | 2003-02-04 | Motorola, Inc. | Non-volatile magnetic register |
Cited By (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050073878A1 (en) * | 2003-10-03 | 2005-04-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-sensing level MRAM structure with different magnetoresistance ratios |
| US20060152973A1 (en) * | 2003-10-03 | 2006-07-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-sensing level MRAM structure with different magneto-resistance ratios |
| US20090219746A1 (en) * | 2006-04-13 | 2009-09-03 | Austriamicrosytems Ag | Circuit Arrangement Comprising a Non-Volatile Memory Cell and Method |
| US7995367B2 (en) * | 2006-04-13 | 2011-08-09 | Austriamicrosystems Ag | Circuit arrangement comprising a non-volatile memory cell and method |
| US8295079B2 (en) | 2007-08-31 | 2012-10-23 | Tokyo Institute Of Technology | Nonvolatile SRAM/latch circuit using current-induced magnetization reversal MTJ |
| EP2330594B1 (en) * | 2009-05-26 | 2018-07-11 | Crocus Technology S.A. | Non volatile logic devices using magnetic tunnel junctions |
| CN102122528A (en) * | 2009-10-12 | 2011-07-13 | 恒忆公司 | Non-volatile SRAM cell that incorporates phase-change memory into a CMOS process |
| US20120014194A1 (en) * | 2010-07-13 | 2012-01-19 | Texas Instruments Incorporated | Memory Cell with Equalization Write Assist in Solid-State Memory |
| US8305798B2 (en) * | 2010-07-13 | 2012-11-06 | Texas Instruments Incorporated | Memory cell with equalization write assist in solid-state memory |
| KR101847890B1 (en) | 2010-10-12 | 2018-04-12 | 삼성세미콘덕터, 인코포레이티드 | Pseudo page mode memory architecture and method |
| US20120224414A1 (en) * | 2011-03-04 | 2012-09-06 | Texas Instruments Incorporated | Solid-State Memory Cell with Improved Read Stability |
| US8498143B2 (en) * | 2011-03-04 | 2013-07-30 | Texas Instruments Incorporated | Solid-state memory cell with improved read stability |
| TWI508063B (en) * | 2012-05-18 | 2015-11-11 | Japan Science & Tech Agency | Memory circuits with bistable circuits and nonvolatile components |
| US9601198B2 (en) | 2012-05-18 | 2017-03-21 | Japan Science And Technology Agency | Memory circuit provided with bistable circuit and non-volatile element |
| US20160056821A1 (en) * | 2013-04-02 | 2016-02-25 | Hewlett-Packard Development Company, L.P. | State-retaining logic cell |
| US9742403B2 (en) * | 2013-04-02 | 2017-08-22 | Hewlett Packard Enterprise Development Lp | State-retaining logic cell |
| US9111854B2 (en) | 2013-05-20 | 2015-08-18 | Kabushiki Kaisha Toshiba | Non-volatile memory, writing method for the same, and reading method for the same |
| US9378812B2 (en) * | 2014-04-30 | 2016-06-28 | Freescale Semiconductor, Inc. | Non-volatile memory using bi-directional resistive elements |
| US20160276029A1 (en) * | 2014-04-30 | 2016-09-22 | Freescale Semiconductor, Inc. | Non-volatile memory using bi-directional resistive elements |
| US9666276B2 (en) | 2014-04-30 | 2017-05-30 | Nxp Usa, Inc. | Non-volatile memory using bi-directional resistive elements |
| US9734905B2 (en) * | 2014-04-30 | 2017-08-15 | Nxp Usa, Inc. | Non-volatile memory using bi-directional resistive elements |
| US20140269008A1 (en) * | 2014-04-30 | 2014-09-18 | Freescale Semiconductor, Inc. | Non-volatile memory using bi-directional resistive elements |
| US9576661B2 (en) * | 2015-05-19 | 2017-02-21 | Nxp Usa, Inc. | Systems and methods for SRAM with backup non-volatile memory that includes MTJ resistive elements |
| CN112585679A (en) * | 2018-08-27 | 2021-03-30 | 索尼半导体解决方案公司 | Semiconductor circuit and electronic device |
| US11450369B2 (en) | 2018-08-27 | 2022-09-20 | Sony Semiconductor Solutions Corporation | Semiconductor circuit and electronic device for storing information |
Also Published As
| Publication number | Publication date |
|---|---|
| JP4133149B2 (en) | 2008-08-13 |
| JP2004103174A (en) | 2004-04-02 |
| US6717844B1 (en) | 2004-04-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6717844B1 (en) | Semiconductor memory device with latch circuit and two magneto-resistance elements | |
| US8125819B2 (en) | Asymmetric write current compensation using gate overdrive for resistive sense memory cells | |
| US5699293A (en) | Method of operating a random access memory device having a plurality of pairs of memory cells as the memory device | |
| US7173846B2 (en) | Magnetic RAM and array architecture using a two transistor, one MTJ cell | |
| US6549455B2 (en) | Magnetic memory device including storage element exhibiting ferromagnetic tunnel effect | |
| JP4084084B2 (en) | Thin film magnetic memory device | |
| JP2004103104A (en) | Thin film magnetic material storage device | |
| JP2004103174A5 (en) | ||
| US8331138B1 (en) | Non-volatile electromechanical configuration bit array | |
| US7145795B2 (en) | Multi-cell resistive memory array architecture with select transistor | |
| US6903965B2 (en) | Thin film magnetic memory device permitting high precision data read | |
| US6930910B2 (en) | Magnetic random access memory cell device using magnetic tunnel junction | |
| JP2006059523A (en) | Memory cell | |
| US20100034015A1 (en) | Semiconductor device | |
| US20050007830A1 (en) | System and method for reading a memory cell | |
| US20040037152A1 (en) | Non-volatile memory device conducting comparison operation | |
| KR100521363B1 (en) | Circuit for sensing data stored in magnetic random access memory and method thereof | |
| JP2003272375A (en) | Magnetic storage device using ferromagnetic tunnel junction device | |
| JP4262969B2 (en) | Thin film magnetic memory device | |
| US7313021B2 (en) | Nonvolatile memory circuit | |
| CN114649016B (en) | Magnetoresistive Random Access Memory | |
| JP5076182B2 (en) | Nonvolatile semiconductor memory device | |
| TWI900216B (en) | Data writing capability enhancement system | |
| JP5076175B2 (en) | Nonvolatile semiconductor memory device | |
| JP2010061727A (en) | Nonvolatile semiconductor memory device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MITSUBISHI DENKI KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OHTANI, JUN;REEL/FRAME:013635/0223 Effective date: 20021204 |
|
| AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:014502/0289 Effective date: 20030908 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:015185/0122 Effective date: 20030908 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:024990/0059 Effective date: 20100401 Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: MERGER;ASSIGNOR:RENESAS TECHNOLOGY CORP.;REEL/FRAME:024990/0098 Effective date: 20100401 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:RENESAS ELECTRONICS CORPORATION;REEL/FRAME:044928/0001 Effective date: 20150806 |