[go: up one dir, main page]

US20040041205A1 - Flash memory cell and the method of making separate sidewall oxidation - Google Patents

Flash memory cell and the method of making separate sidewall oxidation Download PDF

Info

Publication number
US20040041205A1
US20040041205A1 US10/234,344 US23434402A US2004041205A1 US 20040041205 A1 US20040041205 A1 US 20040041205A1 US 23434402 A US23434402 A US 23434402A US 2004041205 A1 US2004041205 A1 US 2004041205A1
Authority
US
United States
Prior art keywords
linear
logic
eeprom
layer
dielectric
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/234,344
Other versions
US6841824B2 (en
Inventor
Danny Shum
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to INFINEON TECHNOLOGIES NORTH AMERICA CORP. reassignment INFINEON TECHNOLOGIES NORTH AMERICA CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHUM, DANNY
Priority to US10/234,344 priority Critical patent/US6841824B2/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES NORTH AMERICA CORP.
Priority to TW092123836A priority patent/TWI231575B/en
Priority to CN2009100054848A priority patent/CN101483178B/en
Priority to EP03793794A priority patent/EP1535337B1/en
Priority to PCT/EP2003/009779 priority patent/WO2004023558A2/en
Priority to DE60335382T priority patent/DE60335382D1/en
Priority to CNB038210924A priority patent/CN100530659C/en
Priority to JP2004533457A priority patent/JP4621023B2/en
Publication of US20040041205A1 publication Critical patent/US20040041205A1/en
Priority to US10/953,949 priority patent/US7081381B2/en
Publication of US6841824B2 publication Critical patent/US6841824B2/en
Application granted granted Critical
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor

Definitions

  • Flash memory cells are often fabricated on the same substrate with logic or linear transistors.
  • the transistors for the control gate in the flash memory cells and the logic and linear transistors often share the same polysilicon mask. They also share the same sidewall oxidation process and the same reactive ion etch (RIE) of the gate. While the sharing of common steps is efficient, it also presents one or more technical problems.
  • logic and/or linear transistors require ultra shallow source and drain junction formation to avoid short channel effect (SCE). In order to achieve such ultra shallow source and drain junction formation the thermal budget for manufacturing the device must be kept very low. As such, sidewall oxidation process must be carried out at a low temperature or be entirely dispensed with.
  • flash memory cell requires significant rounding of the gate edge to reduce the high electric fields that arise from the sharp gate edge, in order to retain charge in the gate stack. Gate rounding reduces leakage current by reducing the electric field around the charged trapped in the floating gate.
  • the invention overcomes the problems of the prior art by optimizing sidewall oxidation processes and temperature for logic and linear transistors and for the flash memory transistor by using a dual hard mask (HM) approach.
  • the logic and linear transistors are formed with one hard mask and the flash memory transistors are formed with another hard mask.
  • a typical hard mask is formed from a chemical vapor deposited (CVD) TEOS (tetraethyl orthosilicade) oxide. While the additional TEOS hard mask adds several steps to the overall process, it avoids the expense of using an additional deep ultraviolet (DUV) mask to separate polysilicon for the control gate of the flash memory cells and the logic and linear transistors. The latter appears to be the only alternative for improving the existing, prior art process. More specifically, a second TEOS hard mask is added after the flash memory cell is etched. This occurs after removal of the first TEOS hard mask and formation of the flash sidewall oxide.
  • CVD chemical vapor deposited
  • DUV deep ultraviolet
  • the substrate is divided into a region including electrically erasable programmable memory EEPROM cells and other regions that include linear or logic devices.
  • a triple well is formed in the EEPROM region.
  • the gate stack is formed for the EEPROM transistor.
  • This step includes forming a tunnel dielectric layer, a tunnel polysilicon gate layer, an interpoly dielectric layer and a control gate layer.
  • the substrate is covered with a first hard mask, typically a TEOS layer.
  • the TEOS layer is patterned and opened only in the EEPROM region to form source and drain regions for the EEPROM transistors.
  • TEOS layer is removed, and the sidewalls are suitably oxidized for the EEPROM transistors.
  • a second TEOS hard mask is deposited over the linear and logic regions. That TEOS hard mask is separately patterned to expose the source and drain regions for the linear and logic transistors.
  • the linear and logic regions are implanted and the linear and logic transistors are completed in a manner well known in the art.
  • the invention allows the manufacturer to optimize the thickness of the sidewall insulating layer on the flash stack and the logic and/or linear stack. It enables manufacture of a device that has different sidewall dielectric thicknesses on the flash transistors and the logic and/or linear transistors.
  • This structure overcomes the defects of prior art structures that have logic and/or linear and flash transistors with the same sidewall thickness.
  • the logic and/or linear devices have thinner sidewall oxides and thus can be more closely spaced to provide added logic and/or linear circuitry on the substrate.
  • the memory devices have thicker sidewall insulating layers that shield the charge stored in the interpoly dielectric layer from adversely influencing the operation of the memory transistor.
  • FIGS. 1 - 4 . 1 show initial key sequential steps in the process along the word line of the EEPROM region.
  • FIGS. 4. 2 - 8 show final key sequential steps in the process along the bit line of the EEPROM region.
  • a P-type substrate 18 is suitably patterned to form shallow trench isolation regions 20 .
  • the trench isolation regions 20 surround each EEPROM transistor and each pair of CMOS transistors.
  • the invention may be made on an N-type substrate where the dopings are suitable reversed.
  • the substrate is then covered with a floating gate oxide 21 followed by a layer 22 of polysilicon.
  • a suitable portion of the substrate, such as portion A is separately patterned and implanted to have a triple-well 50 comprising N-well 51 enclosed in a P-well 52 that resides in the P-type substrate 18 .
  • CMOS pair of transistors in region B.
  • regions may include transistor other than CMOS logic pairs.
  • transistor of one conductivity type may be formed in the B regions and types of transistors may be logic or linear, including and not limited to power transistors such as LDMOS transistors.
  • oxide and polysilicon layers are then patterned with photoresist 23 to form a
  • a layer 24 of oxinitride interpoly dielectric is deposited over the substrate.
  • the layer 24 comprises sequentially deposited layers of low temperature deposited polysilicon that is oxidized and a layer of nitride rich silicon nitride.
  • the layer 24 is suitably patterned by photoresist 23 to form two of the three layers of the ONO dielectric in the EEPROM stack as shown in FIG. 4.
  • the layer 24 and polysilicon layer 11 are stripped from the peripheral regions B and they are suitably patterned and implanted to form P-wells 41 and N-wells 42 .
  • the substrate 18 is covered with a layer 25 of oxide followed by a second layer of polysilicon 26 .
  • the layer 25 forms the gate oxide layer for the logic and linear devices and forms the upper oxide layer of the ONO dielectric layer 24 .
  • the polysilicon layer 26 is provided for the control gates of the EEPROM transistors and the logic and linear transistors.
  • a first TEOS layer 30 is deposited over the second polysilicon layer 26 .
  • the first TEOS layer 30 is then suitably patterned with photoresist 23 to open the source and drain regions of the EEPROM. Source and drain regions are suitably implanted to form the source and drains of the EEPROM.
  • the first TEOS layer 30 is removed by a high selective reactive ion etching, stopping on polysilicon layer 26 . Then the sidewalls of the gate stack of the EEPROM are oxidized to provide a sidewall oxide suitable for flash stack transistors.
  • Oxidation takes place at about 850-950° centigrade in a furnace for approximately 30 minutes in order to grow a sidewall that is about 15 nanometers thick on the polysilicon regions of the gate stack.
  • a second TEOS layer 32 is deposited over the substrate 18 .
  • TEOS layer 32 is suitably patterned with a photoresist layer 23 to form the gates and to open the source and drains of the logic and linear transistors.
  • the sources and drains of the logic and/or linear transistors are implanted, the second TEOS layer 32 is removed by reactive ion etching and the gates of the peripheral transistors receive a thinner sidewall oxide. That sidewall oxide is approximately 6 nanometers and is generated by a relatively short rapid thermal annealing step.
  • the rapid thermal annealing is carried out at about 700-900° C. for about 10-20 second. It activates the doping in the logic and/or linear transistors but does not drive them very far into the substrate. This results in a logic and/or linear region with relatively closely spaced transistors.
  • a manufacturer may produce a single integrated circuit with logic and/or linear and memory devices having different sidewall insulating thicknesses.
  • the sidewalls can be optimized to be as thin as needed to provide more transistor in the region allowed for logic and/or linear devices.
  • the memory devices are optimized to have a thick enough sidewall oxide to prevent the charge stored in the interpoly dielectric layer from having an unwanted effect on the operation of the memory transistors.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

A process and product for making integrated circuits with dense logic and/or linear regions and dense memory regions is disclosed. On a common substrate, a dual hard mask process separately forms stacks of logic and/or linear transistors and EEPROM memory transistors. By using the process, the logic and/or linear and memory transistors are made with different sidewall insulating layers. The logic and/or linear transistors have relatively thin sidewall insulating layers sufficient to provide isolation from adjacent devices and conductors. The memory transistors have thicker sidewall insulating layer to prevent the charge stored in the memory device from adversely influencing the operation of the memory transistor.

Description

    BACKGROUND
  • Flash memory cells are often fabricated on the same substrate with logic or linear transistors. In order to have an efficient manufacturing process, the transistors for the control gate in the flash memory cells and the logic and linear transistors often share the same polysilicon mask. They also share the same sidewall oxidation process and the same reactive ion etch (RIE) of the gate. While the sharing of common steps is efficient, it also presents one or more technical problems. As features sizes shrink, logic and/or linear transistors require ultra shallow source and drain junction formation to avoid short channel effect (SCE). In order to achieve such ultra shallow source and drain junction formation the thermal budget for manufacturing the device must be kept very low. As such, sidewall oxidation process must be carried out at a low temperature or be entirely dispensed with. However, flash memory cell requires significant rounding of the gate edge to reduce the high electric fields that arise from the sharp gate edge, in order to retain charge in the gate stack. Gate rounding reduces leakage current by reducing the electric field around the charged trapped in the floating gate. [0001]
  • SUMMARY
  • The invention overcomes the problems of the prior art by optimizing sidewall oxidation processes and temperature for logic and linear transistors and for the flash memory transistor by using a dual hard mask (HM) approach. The logic and linear transistors are formed with one hard mask and the flash memory transistors are formed with another hard mask. A typical hard mask is formed from a chemical vapor deposited (CVD) TEOS (tetraethyl orthosilicade) oxide. While the additional TEOS hard mask adds several steps to the overall process, it avoids the expense of using an additional deep ultraviolet (DUV) mask to separate polysilicon for the control gate of the flash memory cells and the logic and linear transistors. The latter appears to be the only alternative for improving the existing, prior art process. More specifically, a second TEOS hard mask is added after the flash memory cell is etched. This occurs after removal of the first TEOS hard mask and formation of the flash sidewall oxide. [0002]
  • In order to practice the invention, the substrate is divided into a region including electrically erasable programmable memory EEPROM cells and other regions that include linear or logic devices. A triple well is formed in the EEPROM region. Then the gate stack is formed for the EEPROM transistor. This step includes forming a tunnel dielectric layer, a tunnel polysilicon gate layer, an interpoly dielectric layer and a control gate layer. The substrate is covered with a first hard mask, typically a TEOS layer. The TEOS layer is patterned and opened only in the EEPROM region to form source and drain regions for the EEPROM transistors. Those source and drain regions are implanted, the TEOS layer is removed, and the sidewalls are suitably oxidized for the EEPROM transistors. Thereafter, a second TEOS hard mask is deposited over the linear and logic regions. That TEOS hard mask is separately patterned to expose the source and drain regions for the linear and logic transistors. The linear and logic regions are implanted and the linear and logic transistors are completed in a manner well known in the art. [0003]
  • The invention allows the manufacturer to optimize the thickness of the sidewall insulating layer on the flash stack and the logic and/or linear stack. It enables manufacture of a device that has different sidewall dielectric thicknesses on the flash transistors and the logic and/or linear transistors. This structure overcomes the defects of prior art structures that have logic and/or linear and flash transistors with the same sidewall thickness. With the invention the logic and/or linear devices have thinner sidewall oxides and thus can be more closely spaced to provide added logic and/or linear circuitry on the substrate. In addition, the memory devices have thicker sidewall insulating layers that shield the charge stored in the interpoly dielectric layer from adversely influencing the operation of the memory transistor. [0004]
  • DESCRIPTION OF THE DRAWINGS
  • FIGS. [0005] 1-4.1 show initial key sequential steps in the process along the word line of the EEPROM region.
  • FIGS. 4.[0006] 2-8 show final key sequential steps in the process along the bit line of the EEPROM region.
  • DETAILED DESCRIPTION
  • Turning to FIG. 1, a P-[0007] type substrate 18 is suitably patterned to form shallow trench isolation regions 20. The trench isolation regions 20 surround each EEPROM transistor and each pair of CMOS transistors. Those skilled in the art understand that the invention may be made on an N-type substrate where the dopings are suitable reversed. As shown in FIG. 2, the substrate is then covered with a floating gate oxide 21 followed by a layer 22 of polysilicon. Prior to deposition of the layers, a suitable portion of the substrate, such as portion A, is separately patterned and implanted to have a triple-well 50 comprising N-well 51 enclosed in a P-well 52 that resides in the P-type substrate 18. The drawing accompanying this description shows a logic CMOS pair of transistors in region B. Those regions may include transistor other than CMOS logic pairs. Those skilled in the art understand that transistor of one conductivity type may be formed in the B regions and types of transistors may be logic or linear, including and not limited to power transistors such as LDMOS transistors.
  • The oxide and polysilicon layers are then patterned with [0008] photoresist 23 to form a
  • floating gate stack. Turning to FIG. 3, a layer [0009] 24 of oxinitride interpoly dielectric is deposited over the substrate. The layer 24 comprises sequentially deposited layers of low temperature deposited polysilicon that is oxidized and a layer of nitride rich silicon nitride. The layer 24 is suitably patterned by photoresist 23 to form two of the three layers of the ONO dielectric in the EEPROM stack as shown in FIG. 4. At this point, the layer 24 and polysilicon layer 11 are stripped from the peripheral regions B and they are suitably patterned and implanted to form P-wells 41 and N-wells 42.
  • Next, the [0010] substrate 18 is covered with a layer 25 of oxide followed by a second layer of polysilicon 26. The layer 25 forms the gate oxide layer for the logic and linear devices and forms the upper oxide layer of the ONO dielectric layer 24. The polysilicon layer 26 is provided for the control gates of the EEPROM transistors and the logic and linear transistors.
  • A [0011] first TEOS layer 30 is deposited over the second polysilicon layer 26. The first TEOS layer 30 is then suitably patterned with photoresist 23 to open the source and drain regions of the EEPROM. Source and drain regions are suitably implanted to form the source and drains of the EEPROM. After that, the first TEOS layer 30 is removed by a high selective reactive ion etching, stopping on polysilicon layer 26. Then the sidewalls of the gate stack of the EEPROM are oxidized to provide a sidewall oxide suitable for flash stack transistors. Oxidation takes place at about 850-950° centigrade in a furnace for approximately 30 minutes in order to grow a sidewall that is about 15 nanometers thick on the polysilicon regions of the gate stack. Thereafter, a second TEOS layer 32 is deposited over the substrate 18. TEOS layer 32 is suitably patterned with a photoresist layer 23 to form the gates and to open the source and drains of the logic and linear transistors.
  • The sources and drains of the logic and/or linear transistors are implanted, the [0012] second TEOS layer 32 is removed by reactive ion etching and the gates of the peripheral transistors receive a thinner sidewall oxide. That sidewall oxide is approximately 6 nanometers and is generated by a relatively short rapid thermal annealing step. The rapid thermal annealing is carried out at about 700-900° C. for about 10-20 second. It activates the doping in the logic and/or linear transistors but does not drive them very far into the substrate. This results in a logic and/or linear region with relatively closely spaced transistors.
  • As a result of the process described above a manufacturer may produce a single integrated circuit with logic and/or linear and memory devices having different sidewall insulating thicknesses. In the logic and/or linear region the sidewalls can be optimized to be as thin as needed to provide more transistor in the region allowed for logic and/or linear devices. In the memory region the memory devices are optimized to have a thick enough sidewall oxide to prevent the charge stored in the interpoly dielectric layer from having an unwanted effect on the operation of the memory transistors. [0013]

Claims (19)

What we claim is:
1. A method for forming a flash EEPROM on a substrate with other linear or logic devices comprising the steps of:
isolating an EEPROM region from a linear or device region(s);
forming a triple well in the EEPROM region;
forming an EEPROM gate stack including a tunnel dielectric layer, a tunnel gate layer, a control dielectric layer, and a control gate layer;
covering the substrate with a first deposited hard mask layer;
opening the first deposited oxide layer to expose EEPROM source and drain regions;
implanting the exposed EEPROM source and drain regions;
covering the substrate with a second deposited hard mask layer;
opening the second deposited oxide layer to expose linear or logic source and drain region(s); and
implanting the exposed linear or logic source and drain regions.
2. The method of claim 1 wherein the step of isolating the EEPROM region from the linear or device region(s) comprises forming shallow trenches between the EEPROM region and the other region(s) and filling the shallow trenches with a dielectric.
3. The method of claim 2 wherein the dielectric is silicon dioxide.
4. The method of claim 1 wherein the step of forming a triple well in the EEPROM region comprises providing a substrate lightly doped with one conductivity type impurity, covering the logic or linear regions with a mask layer and leaving areas of the EEPROM region exposed, and implanting the exposed EEPROM areas with two different conductivity type impurities.
5. The method of claim 1 wherein the step of forming an EEPROM gate stack includes depositing and patterning successive layers of tunnel dielectric, tunnel gate material, control gate dielectric, and control gate material.
6. The method of claim 5 wherein the tunnel dielectric is a layer of oxinitride.
7. The method of claim 5 wherein the tunnel gate and control gate are doped polysilicon.
8. The method of claim 1 wherein the first hard mask layer is formed from reacted TEOS.
9. The method of claim 1 wherein the second hard mask layer is formed from reacted TEOS.
10. The method of claim 1 comprising the further step of forming sidewall dielectric layers on the sidewalls of the EEPROM gate stack.
11. The method of claim 10 wherein the further step of forming sidewall dielectric layers on the sidewalls of the EEPROM gate stack comprises rapid thermal oxidation.
12. The method of claim 10 comprising the further step of forming gate stacks for logic or linear devices and forming a sidewall dielectric layer on the sidewalls of the logic or linear gate stacks.
13. The method of claim 12 wherein the EEPROM sidewall dielectric is thinner than the sidewall dielectric on the walls of the logic or linear gate stacks.
14. An integrated circuit with logic and/or linear transistors and memory devices comprising:
a region of logic and/or linear devices comprising field effect transistors, each including
a source spaced from a drain,
a channel between the source and drain,
a control gate including an insulating layer over the channel and a gate electrode on the insulating layer for controlling the electric field in the channel, and
a logic and/or linear device sidewall insulating layer on the sides of the gate electrode to separate it from adjacent transistors;
a region of memory devices including electrically programmable memory transistors each comprising
a source spaced from a drain,
a channel between the source and drain,
a control gate including an insulating layer over the channel and a first electrode on the insulating layer for controlling the electric field in the channel, a dielectric layer over the control gate,
a second electrode on the dielectric layer for applying a voltage to the transistor to store or remove a charge in the dielectric layer, and
a memory device sidewall insulating layer on the sides of the first and second electrodes to reduce the electric field in the substrate generated by the charge stored in the dielectric layer over the control gate and to separate adjacent memory devices from each other, wherein the memory device sidewall insulating layer is thicker than the logic and/or linear device sidewall insulating layer.
15. The integrated circuit of claim 14 wherein the logic and/or linear insulating sidewall layer is less than half the thickness of the memory device sidewall insulating layer.
16. The integrated circuit of claim 15 wherein the logic and/or linear insulating layer is about 6 nanometers thick and the logic and/or linear insulating layer is about 15 nanometers thick.
17. The integrated circuit of claim 14 wherein the memory devices are EEPROM transistors and are formed in triple well regions in the substrate.
18. The integrated circuit of claim 14 wherein the sidewall dielectric layer is silicon dioxide.
19. The integrated circuit of claim 14 wherein the electrodes are doped polysilicon.
US10/234,344 2002-09-04 2002-09-04 Flash memory cell and the method of making separate sidewall oxidation Expired - Lifetime US6841824B2 (en)

Priority Applications (9)

Application Number Priority Date Filing Date Title
US10/234,344 US6841824B2 (en) 2002-09-04 2002-09-04 Flash memory cell and the method of making separate sidewall oxidation
TW092123836A TWI231575B (en) 2002-09-04 2003-08-28 Flash memory cell and the method of making separate sidewall oxidation
JP2004533457A JP4621023B2 (en) 2002-09-04 2003-09-03 Method for forming a flash EEPROM on a substrate having a linear or logic circuit
DE60335382T DE60335382D1 (en) 2002-09-04 2003-09-03 METHOD FOR SEPARATED SIDE WALL OXIDATION OF A FLASH MEMORY CELL
EP03793794A EP1535337B1 (en) 2002-09-04 2003-09-03 Method of making separate sidewall oxidation of a flash memory cell
PCT/EP2003/009779 WO2004023558A2 (en) 2002-09-04 2003-09-03 Flash memory cell and the method of making separate sidewall oxidation
CN2009100054848A CN101483178B (en) 2002-09-04 2003-09-03 Flash memory cell and method for causing separation sidewall oxidation
CNB038210924A CN100530659C (en) 2002-09-04 2003-09-03 Flash memory cell and method for causing separate sidewall oxidation
US10/953,949 US7081381B2 (en) 2002-09-04 2004-09-29 Flash memory cell and the method of making separate sidewall oxidation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/234,344 US6841824B2 (en) 2002-09-04 2002-09-04 Flash memory cell and the method of making separate sidewall oxidation

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/953,949 Division US7081381B2 (en) 2002-09-04 2004-09-29 Flash memory cell and the method of making separate sidewall oxidation

Publications (2)

Publication Number Publication Date
US20040041205A1 true US20040041205A1 (en) 2004-03-04
US6841824B2 US6841824B2 (en) 2005-01-11

Family

ID=31977402

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/234,344 Expired - Lifetime US6841824B2 (en) 2002-09-04 2002-09-04 Flash memory cell and the method of making separate sidewall oxidation
US10/953,949 Expired - Lifetime US7081381B2 (en) 2002-09-04 2004-09-29 Flash memory cell and the method of making separate sidewall oxidation

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/953,949 Expired - Lifetime US7081381B2 (en) 2002-09-04 2004-09-29 Flash memory cell and the method of making separate sidewall oxidation

Country Status (7)

Country Link
US (2) US6841824B2 (en)
EP (1) EP1535337B1 (en)
JP (1) JP4621023B2 (en)
CN (2) CN100530659C (en)
DE (1) DE60335382D1 (en)
TW (1) TWI231575B (en)
WO (1) WO2004023558A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1677348A1 (en) 2004-12-28 2006-07-05 STMicroelectronics S.r.l. Method for manufacturing non-volatile memory cells and periphery transistors
US11289498B2 (en) * 2019-07-26 2022-03-29 Key Foundry Co., Ltd. Semiconductor device including nonvolatile memory device and logic device and manufacturing method of semiconductor device including nonvolatile memory device and logic device

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6909139B2 (en) * 2003-06-27 2005-06-21 Infineon Technologies Ag One transistor flash memory cell
US7160771B2 (en) * 2003-11-28 2007-01-09 International Business Machines Corporation Forming gate oxides having multiple thicknesses
US6972457B1 (en) * 2004-04-09 2005-12-06 Eastman Kodak Company Imaging cell that has a long integration period and method of operating the imaging cell
KR100624290B1 (en) * 2004-06-14 2006-09-19 에스티마이크로일렉트로닉스 엔.브이. Manufacturing Method of Flash Memory Device
US7679130B2 (en) 2005-05-10 2010-03-16 Infineon Technologies Ag Deep trench isolation structures and methods of formation thereof
US7495279B2 (en) * 2005-09-09 2009-02-24 Infineon Technologies Ag Embedded flash memory devices on SOI substrates and methods of manufacture thereof
US20070133289A1 (en) * 2005-12-01 2007-06-14 Aplus Flash Technology, Inc. NAND-type flash memory device with high voltage PMOS and embedded poly and methods of fabricating the same
US20080112231A1 (en) * 2006-11-09 2008-05-15 Danny Pak-Chum Shum Semiconductor devices and methods of manufacture thereof
CN102544004A (en) * 2010-12-09 2012-07-04 和舰科技(苏州)有限公司 Embedded flash memory and manufacturing method thereof
US8916909B2 (en) * 2012-03-06 2014-12-23 Infineon Technologies Austria Ag Semiconductor device and method for fabricating a semiconductor device
CN108630700A (en) * 2017-03-22 2018-10-09 中芯国际集成电路制造(上海)有限公司 Flash memory device and manufacturing method thereof
US10297602B2 (en) * 2017-05-18 2019-05-21 Taiwan Semiconductor Manufacturing Company, Ltd. Implantations for forming source/drain regions of different transistors
TW202118280A (en) * 2019-09-10 2021-05-01 日商索尼半導體解決方案公司 Imaging device, electronic apparatus, and manufacturing method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5702988A (en) * 1996-05-02 1997-12-30 Taiwan Semiconductor Manufacturing Company, Ltd. Blending integrated circuit technology
US6284602B1 (en) * 1999-09-20 2001-09-04 Advanced Micro Devices, Inc. Process to reduce post cycling program VT dispersion for NAND flash memory devices
US6368907B1 (en) * 1999-11-29 2002-04-09 Matsushita Electric Industrial Co., Ltd. Method of fabricating semiconductor device

Family Cites Families (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US25635A (en) 1859-10-04 Accountant label foe peeiodicals
US41000A (en) * 1863-12-22 Improvement in grain-separators
JPH02260564A (en) 1989-03-31 1990-10-23 Mitsubishi Electric Corp Semiconductor device and its manufacturing method
US5190887A (en) * 1991-12-30 1993-03-02 Intel Corporation Method of making electrically erasable and electrically programmable memory cell with extended cycling endurance
US5412238A (en) * 1992-09-08 1995-05-02 National Semiconductor Corporation Source-coupling, split-gate, virtual ground flash EEPROM array
US5313419A (en) 1993-02-01 1994-05-17 National Semiconductor Corporation Self-aligned trench isolation scheme for select transistors in an alternate metal virtual ground (AMG) EPROM array
JP3532625B2 (en) * 1994-10-06 2004-05-31 東芝マイクロエレクトロニクス株式会社 Method for manufacturing semiconductor device
US5717634A (en) 1995-07-19 1998-02-10 Texas Instruments Incorporated Programmable and convertible non-volatile memory array
JP3383140B2 (en) * 1995-10-02 2003-03-04 株式会社東芝 Manufacturing method of nonvolatile semiconductor memory device
SG70594A1 (en) 1996-05-30 2000-02-22 Hyundai Electronics America Triple well flash memory cell and fabrication process
US6043123A (en) * 1996-05-30 2000-03-28 Hyundai Electronics America, Inc. Triple well flash memory fabrication process
JPH10154802A (en) * 1996-11-22 1998-06-09 Toshiba Corp Manufacturing method of nonvolatile semiconductor memory device
US6096597A (en) 1997-01-31 2000-08-01 Texas Instruments Incorporated Method for fabricating an integrated circuit structure
US5880991A (en) 1997-04-14 1999-03-09 International Business Machines Corporation Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure
TW420874B (en) * 1998-05-04 2001-02-01 Koninkl Philips Electronics Nv Method of manufacturing a semiconductor device
US6037222A (en) 1998-05-22 2000-03-14 Taiwan Semiconductor Manufacturing Company Method for fabricating a dual-gate dielectric module for memory embedded logic using salicide technology and polycide technology
US6146970A (en) 1998-05-26 2000-11-14 Motorola Inc. Capped shallow trench isolation and method of formation
US6074914A (en) 1998-10-30 2000-06-13 Halo Lsi Design & Device Technology, Inc. Integration method for sidewall split gate flash transistor
JP2000150678A (en) * 1998-11-10 2000-05-30 Mitsubishi Electric Corp Nonvolatile semiconductor memory device and method of manufacturing the same
TW402793B (en) 1998-12-15 2000-08-21 United Microelectronics Corp Flash memory manufacture method
TW402743B (en) * 1999-02-10 2000-08-21 Promos Techvologies Inc Method for producing metallic polycide gate with amorphous silicon cap layer
US6180456B1 (en) 1999-02-17 2001-01-30 International Business Machines Corporation Triple polysilicon embedded NVRAM cell and method thereof
JP2000243958A (en) * 1999-02-24 2000-09-08 Toshiba Corp Semiconductor device and manufacturing method thereof
JP2000311992A (en) * 1999-04-26 2000-11-07 Toshiba Corp Nonvolatile semiconductor memory device and method of manufacturing the same
TW415045B (en) 1999-08-10 2000-12-11 United Microelectronics Corp Manufacture of embedded flash memory
JP2001094093A (en) * 1999-09-20 2001-04-06 Toshiba Corp Semiconductor device and manufacturing method thereof
US6406960B1 (en) 1999-10-25 2002-06-18 Advanced Micro Devices, Inc. Process for fabricating an ONO structure having a silicon-rich silicon nitride layer
JP2001135804A (en) * 1999-11-01 2001-05-18 Denso Corp Semiconductor device
US6188045B1 (en) * 2000-04-03 2001-02-13 Alto-Shaam, Inc. Combination oven with three-stage water atomizer
JP3773425B2 (en) * 2000-08-10 2006-05-10 松下電器産業株式会社 Manufacturing method of semiconductor memory device
KR100347145B1 (en) 2000-08-29 2002-08-03 주식회사 하이닉스반도체 Method of interconnecting cell region with segment transistor in flash cell array
JP2002118177A (en) 2000-10-11 2002-04-19 Toshiba Corp Semiconductor device and manufacturing method thereof

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5702988A (en) * 1996-05-02 1997-12-30 Taiwan Semiconductor Manufacturing Company, Ltd. Blending integrated circuit technology
US6284602B1 (en) * 1999-09-20 2001-09-04 Advanced Micro Devices, Inc. Process to reduce post cycling program VT dispersion for NAND flash memory devices
US6368907B1 (en) * 1999-11-29 2002-04-09 Matsushita Electric Industrial Co., Ltd. Method of fabricating semiconductor device

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1677348A1 (en) 2004-12-28 2006-07-05 STMicroelectronics S.r.l. Method for manufacturing non-volatile memory cells and periphery transistors
US20060166439A1 (en) * 2004-12-28 2006-07-27 Stmicroelectronics S.R.I. Method for manufacturing electronic non-volatile memory devices integrated in a semiconductor substrate
US7326615B2 (en) 2004-12-28 2008-02-05 Stmicroelectronics S.R.L. Method for manufacturing electronic non-volatile memory devices integrated in a semiconductor substrate
US11289498B2 (en) * 2019-07-26 2022-03-29 Key Foundry Co., Ltd. Semiconductor device including nonvolatile memory device and logic device and manufacturing method of semiconductor device including nonvolatile memory device and logic device
US11665896B2 (en) 2019-07-26 2023-05-30 Key Foundry Co., Ltd. Semiconductor device including nonvolatile memory device and logic device and manufacturing method of semiconductor device including nonvolatile memory device and logic device
US11991878B2 (en) 2019-07-26 2024-05-21 Sk Keyfoundry Inc. Semiconductor device including nonvolatile memory device and logic device and manufacturing method of semiconductor device including nonvolatile memory device and logic device

Also Published As

Publication number Publication date
CN101483178A (en) 2009-07-15
EP1535337A2 (en) 2005-06-01
US6841824B2 (en) 2005-01-11
TW200409302A (en) 2004-06-01
DE60335382D1 (en) 2011-01-27
WO2004023558A2 (en) 2004-03-18
CN101483178B (en) 2011-08-03
WO2004023558A3 (en) 2004-09-02
CN1679166A (en) 2005-10-05
TWI231575B (en) 2005-04-21
JP4621023B2 (en) 2011-01-26
JP2005537671A (en) 2005-12-08
CN100530659C (en) 2009-08-19
US20050040474A1 (en) 2005-02-24
EP1535337B1 (en) 2010-12-15
US7081381B2 (en) 2006-07-25

Similar Documents

Publication Publication Date Title
US7390718B2 (en) SONOS embedded memory with CVD dielectric
US6346442B1 (en) Methods for fabricating a semiconductor chip having CMOS devices and a fieldless array
JP4850174B2 (en) Semiconductor device and manufacturing method thereof
EP0725980B1 (en) Method of fabrication of an integrated circuit chip containing eeprom and capacitor
US7989294B2 (en) Vertical field-effect transistor
US6509232B1 (en) Formation of STI (shallow trench isolation) structures within core and periphery areas of flash memory device
US6841824B2 (en) Flash memory cell and the method of making separate sidewall oxidation
JP5013050B2 (en) Manufacturing method of semiconductor device
EP3371812B1 (en) Integration of metal floating gate in non-volatile memory
US20160126327A1 (en) Method of making a split gate memory cell
US6784039B2 (en) Method to form self-aligned split gate flash with L-shaped wordline spacers
US20030020119A1 (en) Semiconductor device and method of fabricating the same
JP2005537671A5 (en)
US9418864B2 (en) Method of forming a non volatile memory device using wet etching
KR20040067962A (en) Method of producing semiconductor device
JP3651760B2 (en) Manufacturing method of semiconductor device
GB2591472A (en) Method of forming asymmetric differential spacers for optimized MOSFET performance and optimized mosfet and SONOS co-integration
JP2006253311A (en) Semiconductor device and manufacturing method thereof
US6653684B2 (en) Integrated circuit including high-voltage and logic transistors and EPROM cells
US6797568B1 (en) Flash technology transistors and methods for forming the same
CN118401006A (en) Floating gate type split gate flash memory structure in CMOS (complementary metal oxide semiconductor) process and manufacturing method thereof
KR20050060267A (en) Method for fabrication of triple gate having sonos structure
KR20040021181A (en) Flash memory fabrication method

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORP., CALIFOR

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHUM, DANNY;REEL/FRAME:013263/0627

Effective date: 20020901

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;REEL/FRAME:013876/0465

Effective date: 20030813

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12