US20040009675A1 - Gate structure and method - Google Patents
Gate structure and method Download PDFInfo
- Publication number
- US20040009675A1 US20040009675A1 US10/195,639 US19563902A US2004009675A1 US 20040009675 A1 US20040009675 A1 US 20040009675A1 US 19563902 A US19563902 A US 19563902A US 2004009675 A1 US2004009675 A1 US 2004009675A1
- Authority
- US
- United States
- Prior art keywords
- gate
- dielectric
- etch
- silicate
- gate dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28079—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being a single metal, e.g. Ta, W, Mo, Al
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28097—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being a metallic silicide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/665—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
- H10D64/668—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers the layer being a silicide, e.g. TiSi2
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0181—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28114—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor characterised by the sectional shape, e.g. T, inverted-T
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
Definitions
- the invention relates to electronic semiconductor devices, and, more particularly, to gate structures and fabrication methods for integrated circuits.
- MOS silicon field effect transistor gate dielectrics
- MOS silicon field effect transistor gate dielectrics
- Such thin oxides present leakage current problems due to carrier tunneling through the oxide. Consequently, alternative gate dielectrics with greater dielectric constants to permit greater physical thicknesses have been proposed. Indeed, Ta 2 O 5 , (Ba,Sr)TiO 3 , and other high dielectric constant materials have been suggested, but such materials have poor interface stability with silicon.
- the present invention provides integrated circuit fabrication with metal silicate gate dielectrics by use of silicates etches including nitric acid with added peroxide and fluoride.
- FIGS. 1 a - 1 i are cross sectional elevation views of steps of a preferred embodiment integrated circuit fabrication method.
- FIG. 2 illustrates a variant preferred embodiment.
- FIGS. 3 a - 3 c show in cross-sectional elevation views another preferred embodiment method.
- FIG. 4 is a composition diagram.
- Preferred embodiment fabrication methods include selective removal of a high-k dielectric material such as Hf 0.18 Si 0.89 O 2 with solutions of nitric and hydrofluoric acids.
- Preferred embodiment integrated circuits and MOS transistors include high-k gate dielectrics and/or capacitor dielectrics formed using the preferred embodiment methods.
- FIGS. 1 a - 1 j illustrate in cross sectional elevation views the steps of first preferred embodiment fabrication methods for integrated circuits including field effect transistors (e.g., CMOS or BiCMOS) with silicate gate dielectrics and polysilicon gates.
- the preferred embodiments include the following steps:
- FIG. 1 a is a cross-sectional elevation view of the substrate illustrating the trench isolation and locations for fabrication of NMOS and PMOS transistors.
- FIG. 1 b illustrating the masked NMOS transistor location implants; a similar masked implant occurs in the PMOS locations. Note that the implant doses and depths may differ for memory cell array transistors as compared to peripheral transistors. Also, both high and low voltage transistors of the same type may be formed and may have different implant doses and depths.
- a rapid thermal anneal e.g., 1050° C. for 30 s activates and diffuses the implanted dopants (e.g., boron and phosphorus).
- high-k gate dielectric e.g., Hf 0.55 Si 0.45 O 2
- CVD atomic layer deposition
- ALD atomic layer deposition
- PVD atomic layer deposition
- the hafnium silicate dielectric layer could be nitrided and compensate for oxygen vacancies. That is, the resultant dielectric material may generally be Hf w Si x O y N z , with the composition roughly stoichiometric but not easily crystallizable.
- Various integrated circuits include both high voltage and low voltage transistors; that is, MOS transistors with differing operating voltages such as differing maximum source-drain voltages and gate-source voltages.
- high voltage transistor could be used for peripheral transistors or programmable transistors, and low voltage transistors used for central processor or memory array transistors to limit power consumption and heat generation.
- High voltage MOS transistors require a thicker gate dielectric than low voltage MOS transistors in order to avoid breakdown.
- a modification of the foregoing step (2) can provide for two or more transistor gate dielectric thicknesses through various approaches.
- step (2) For example, first grow a thin silicon dioxide layer; next, strip this oxide layer in areas for low voltage transistors; then perform the passivation and silicate deposition of step (2) with silicate dielectric thickness targeted for the low voltage transistors.
- the unremoved initial grown oxide under the silicate dielectric in the areas for high voltage transistors provides the required extra dielectric thickness.
- amorphous silicon (or polysilicon) gate material of thickness 100 nm on the treated silicate gate dielectric see FIG. 1 d .
- the deposition may be low temperature decomposition of silane; the low temperature (low thermal budget) helps avoid crystallization of the high-k dielectric material.
- Alternative gate materials such as metals could be deposited instead of the amorphous silicon.
- a layer of photoresist which is sensitive to deep ultraviolet; optionally, an antireflective coating (ARC) layer could be deposited prior to the photoresist in order to limit interference effects during photoresist exposure.
- the composition of the ARC and thickness are selected according to the exposure wavelength and the reflectivity of the underlying gate material. Expose the photoresist through a reticle for gates and gate level interconnects; the exposed minimal linewidth may be about 50 nm. Lastly, develop photoresist and strip exposed ARC, if any.
- the patterned photoresist as an etch mask for the anisotropic plasma etch of the gate material to form gates and gate level interconnects.
- the etch may be two steps with the second step a HBr plus oxygen source plasma which is very selective to high-k silicate gate dielectric material. If the gate etch erodes the photoresist, the underlying ARC layer provides sufficient etch masking.
- the gate material could also provide a polysilicon emitter for bipolar devices. Gates may be 100 nm high and 50 nm long (FIG. 1 f is a cross section along the gate length, and gates typically have widths much greater than their lengths).
- LDD lightly-doped drain
- Hf metal atoms
- the preferred embodiment method etches the 7 nm thick Hf silicate gate dielectric with a 50% overetch; the 7 nm silicate dielectric should be stripped in about 6 minutes and thus the overetch should be about 3 minutes.
- the overetch removes roughly 65 nm of TEOS CVD oxide in the isolation trenches after the 7 nm of silicate dielectric has been stripped; see FIG. 1 g .
- the temperature of the etching solution could be varied in the range of 10-60° C. with corresponding variation of the etch rates. And the etch rate of the silicate is greater for amorphous silicate than for crystalline, so the amorphization of the exposed silicate by low energy ion-implantation or plasma immersion brings additional benefits.
- This etch also slowly etches the silicon gates but at only about 1 ⁇ 6 the rate that it etches the silicate dielectric. Also, the etch removes silicon nitride at roughly ⁇ fraction (1/10) ⁇ the rate that it etches the deposited TEOS oxide; thus filling the isolation trenches with silicon nitride would limit the trench isolation removal. In any event, subsequent dielectric deposition (see step (7) below) will refill the trenches, so the removal of some of the trench fill can be tolerated.
- FIG. 4 is a relative composition diagram of etch solutions: the diagram shows the relative concentrations of HF, H 2 O 2 , and HNO 3 .
- the amount of water just sets the overall total concentration; and for low concentration solutions generally, increased total concentration implies increased etch rates.
- the region labeled “A” in FIG. 4 corresponds to preferred embodiment etch solutions analogous to the foregoing 1:1:20:100.
- Alternative preferred embodiment etch solutions with relatively less nitric acid are shown in the region labeled “B” in FIG. 4.
- the extreme concentration boundaries are respectively: 0.05% to 5% for HF; 0.05% to 40% for HNO 3 and 0.05% to 30% for H 2 O 2 .
- FIG. 1 h illustrates the resulting sidewall spacers when formed prior to the high-k gate dielectric etch of step (5); this provides some extra high-k gate dielectric to limit undercutting effects of the wet etch of step (5).
- the sidewall spacers may be formed after the high-k dielectric etch.
- FIG. 1 i illustrates subsequent structure after deposition of a first interlevel dielectric (premetal dielectric) and formation of contacts to source/drains.
- the integrated circuit fabrication continues with further levels of dielectrics and interconnects. Note that the interlevel dielectric refills the portion of the trench isolation dielectric removed in the high-k gate dielectric etch.
- the gate material deposited in step (3) could be metal or metal silicide, and could be two different materials with work functions appropriate for NMOS and PMOS devices, such as Ti and Mo or TaSi 2 and Pd 2 Si. Further, the gates (including silicon gates) could be clad with a metal or metal silicide to increase conductivity; see FIG. 2.
- FIGS. 3 a - 3 c illustrate a preferred embodiment disposable gate method of integrated circuit fabrication which uses a preferred embodiment high-k gate dielectric wet etch.
- steps (1)-(5) of the foregoing preferred embodiment to have a polysilicon dummy gate with stripped exposed high-k gate dielectric and implanted source/drains formed in the substrate.
- Alternatives include adding sidewall spacers to increase the high-k gate dielectric protected from the wet etch.
- FIG. 3 a shows dummy gate and gate dielectric; a dummy gate may be about 200 nm high and 50 nm long.
- a gate material such as one of the foregoing different metals, alloys, silicides, etc. to fill the grooves plus cover the planarized dielectric; the gate material may be 100 nm thick.
- the dummy silicon gates need only be partially removed and metal may be deposited directly on the remaining dummy gate and then reacted with the dummy gate to form the silicide.
- To form different silicide gates for NMOS and PMOS deposit a first metal, next, pattern and etch to remove the first metal from NMOS (PMOS) areas, and then deposit a second metal and silicide.
- the preferred embodiments can be modified in various ways while retaining the features of device fabrication using a wet HF-based etch of high-k silicate gate dielectric material.
- the high-k silicate gate dielectric material could include Zr x Si 2-x O 4 and related compounds with varying nonstoichiometry (e.g., oxygen vacancies) and/or with nitrides Zr x Si 2-x O y N z and mixtures with comparable Hf compounds.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- High Energy & Nuclear Physics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Inorganic Chemistry (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Weting (AREA)
Abstract
A MOSFET structure with silicate gate dielectrics and silicon or metal gates with HF-based wet silicate gate dielectric etch.
Description
- The following patent applications disclose related subject matter: Ser. No. 10/006,081, filed Dec. 06, 2001. These applications have a common assignee with the present application.
- The invention relates to electronic semiconductor devices, and, more particularly, to gate structures and fabrication methods for integrated circuits.
- The trend in semiconductor integrated circuits to higher device densities by down-scaling structure sizes and operating voltages has led to silicon field effect (MOS) transistor gate dielectrics, typically made of silicon dioxide, to approach thicknesses on the order of 1-2 nm to maintain the capacitive coupling of the gate to the channel. However, such thin oxides present leakage current problems due to carrier tunneling through the oxide. Consequently, alternative gate dielectrics with greater dielectric constants to permit greater physical thicknesses have been proposed. Indeed, Ta2O5, (Ba,Sr)TiO3, and other high dielectric constant materials have been suggested, but such materials have poor interface stability with silicon.
- Wilk and Wallace, Electrical Properties of Hafnium Silicate Gate Dielectrics Deposited Directly on Silicon, 74 Appl. Phys. Lett. 2854 (1999), disclose measurements on capacitors with a hafnium silicate dielectric formed by sputtering deposition (at a pressure of 5×10−6 mTorr and substrate temperature of 500° C.) of a 5 nm thick Hf6Si29O65 (Hf0.18Si0.89O2) layer directly onto silicon together with a gold top electrode deposition onto the silicate dielectric. Such capacitors showed low leakage current, thermal stability, an effective dielectric constant of about 11, and a breakdown field of 10 MV/cm.
- However, such high-k dielectrics have problems with high volume production of silicon integrated circuits such as effective etches.
- The present invention provides integrated circuit fabrication with metal silicate gate dielectrics by use of silicates etches including nitric acid with added peroxide and fluoride.
- The drawings are heuristic for clarity.
- FIGS. 1a-1 i are cross sectional elevation views of steps of a preferred embodiment integrated circuit fabrication method.
- FIG. 2 illustrates a variant preferred embodiment.
- FIGS. 3a-3 c show in cross-sectional elevation views another preferred embodiment method.
- FIG. 4 is a composition diagram.
- 1. Overview
- Preferred embodiment fabrication methods include selective removal of a high-k dielectric material such as Hf0.18Si0.89O2 with solutions of nitric and hydrofluoric acids. Preferred embodiment integrated circuits and MOS transistors include high-k gate dielectrics and/or capacitor dielectrics formed using the preferred embodiment methods.
- 2. Silicon Gate with High-k Gate Dielectric Preferred Embodiments
- FIGS. 1a-1 j illustrate in cross sectional elevation views the steps of first preferred embodiment fabrication methods for integrated circuits including field effect transistors (e.g., CMOS or BiCMOS) with silicate gate dielectrics and polysilicon gates. The preferred embodiments include the following steps:
- (1) Substrate.
- Start with a p-type silicon (or silicon-on-insulator) wafer102 with <100> orientation and form shallow trench isolation by pad oxide growth, nitride deposition, trench pattern, nitride-oxide-silicon trench etch, trench surface oxidation, trench fill by blanket APCVD oxide deposition, etch-CMP planarization, and nitride strip. FIG. 1a is a cross-sectional elevation view of the substrate illustrating the trench isolation and locations for fabrication of NMOS and PMOS transistors. Next, perform multiple dopant implants to form n- and p-type wells (plus, optionally, memory cell array wells and bipolar device buried layers) plus form channel stop regions, punchthrough deterrence regions, and threshold adjust regions. These implants are performed through the residual pad oxide. FIG. 1b illustrating the masked NMOS transistor location implants; a similar masked implant occurs in the PMOS locations. Note that the implant doses and depths may differ for memory cell array transistors as compared to peripheral transistors. Also, both high and low voltage transistors of the same type may be formed and may have different implant doses and depths. A rapid thermal anneal (e.g., 1050° C. for 30 s) activates and diffuses the implanted dopants (e.g., boron and phosphorus).
- (2) High-k Gate Dielectric Deposition.
- Deposit high-k gate dielectric, e.g., Hf0.55Si0.45O2, by CVD, ALD or PVD to a thickness of about 7 nm; see FIG. 1c. Other (non-stoichiometric) variations of the hafnium silicate could be used; that is, HfwSixOy. This deposition of silicate results in an effective dielectric constant of about 14, so the 7 nm thick silicate has an equivalent silicon dioxide thickness of 2 nm but not the leakage (tunneling) current of such a thin silicon dioxide gate dielectric. Also, after deposition the hafnium silicate dielectric layer could be nitrided and compensate for oxygen vacancies. That is, the resultant dielectric material may generally be HfwSixOyNz, with the composition roughly stoichiometric but not easily crystallizable.
- (2′) Split Gate Option.
- Various integrated circuits include both high voltage and low voltage transistors; that is, MOS transistors with differing operating voltages such as differing maximum source-drain voltages and gate-source voltages. For example, high voltage transistor could be used for peripheral transistors or programmable transistors, and low voltage transistors used for central processor or memory array transistors to limit power consumption and heat generation. High voltage MOS transistors require a thicker gate dielectric than low voltage MOS transistors in order to avoid breakdown. A modification of the foregoing step (2) can provide for two or more transistor gate dielectric thicknesses through various approaches. For example, first grow a thin silicon dioxide layer; next, strip this oxide layer in areas for low voltage transistors; then perform the passivation and silicate deposition of step (2) with silicate dielectric thickness targeted for the low voltage transistors. The unremoved initial grown oxide under the silicate dielectric in the areas for high voltage transistors provides the required extra dielectric thickness.
- (3) Gate Material Deposition.
- Deposit a layer of amorphous silicon (or polysilicon) gate material of thickness 100 nm on the treated silicate gate dielectric; see FIG. 1d. The deposition may be low temperature decomposition of silane; the low temperature (low thermal budget) helps avoid crystallization of the high-k dielectric material. Then dope the gate material n and p type in the NMOS and PMOS areas, respectively, by non-critical photoresist masking and dopant implantations; see FIG. 1e. (Polysilicon emitters for npn bipolars would be in the n type area.) Alternative gate materials such as metals could be deposited instead of the amorphous silicon.
- (4) Gate Mask and Etch
- Spin on a layer of photoresist which is sensitive to deep ultraviolet; optionally, an antireflective coating (ARC) layer could be deposited prior to the photoresist in order to limit interference effects during photoresist exposure. The composition of the ARC and thickness are selected according to the exposure wavelength and the reflectivity of the underlying gate material. Expose the photoresist through a reticle for gates and gate level interconnects; the exposed minimal linewidth may be about 50 nm. Lastly, develop photoresist and strip exposed ARC, if any.
- Use the patterned photoresist as an etch mask for the anisotropic plasma etch of the gate material to form gates and gate level interconnects. For silicon gates the etch may be two steps with the second step a HBr plus oxygen source plasma which is very selective to high-k silicate gate dielectric material. If the gate etch erodes the photoresist, the underlying ARC layer provides sufficient etch masking. The gate material could also provide a polysilicon emitter for bipolar devices. Gates may be 100 nm high and 50 nm long (FIG. 1f is a cross section along the gate length, and gates typically have widths much greater than their lengths).
- (5) High-k Gate Dielectric Etch
- Prior to lightly-doped drain (LDD) implants or source/drain implants, remove the portion of the high-k gate dielectric material remaining on the source/drain areas to avoid knock-on implantation of metal atoms (i.e., Hf) during the LDD and/or source/drain implants. This contrasts with the case of silicon dioxide gate dielectric in which the LDD implant can be made through the dielectric. But the etching of the high-k dielectric material should have as high a selectivity with respect to the gate polysilicon and the isolation (shallow trench) oxide as possible. Thus strip the exposed high-k dielectric material by immersion in a solution with volume ratios 1:1:20:100 of HF (49%), H2O2 (30%), HNO3 (70%), and H2O at 50° C. for a time depending upon thickness; see FIG. 1g. A short overetch generates minimal undercutting of the high-k gate dielectric material laterally under the gates.
- The following table illustrates etch rates (nm/minute) at 50°C. for various mixtures
solution Hf silicate TEOS ratio HF:H2O (1:100) 0.65 16.3 0.040 HF:HNO3:H2O (1:20:100) 0.45 8.7 0.052 HF:H2O2:HNO3:H2O (1:1:20:100) 1.16 21.6 0.054 - The preferred embodiment method etches the 7 nm thick Hf silicate gate dielectric with a 50% overetch; the 7 nm silicate dielectric should be stripped in about 6 minutes and thus the overetch should be about 3 minutes. The overetch removes roughly 65 nm of TEOS CVD oxide in the isolation trenches after the 7 nm of silicate dielectric has been stripped; see FIG. 1g. The temperature of the etching solution could be varied in the range of 10-60° C. with corresponding variation of the etch rates. And the etch rate of the silicate is greater for amorphous silicate than for crystalline, so the amorphization of the exposed silicate by low energy ion-implantation or plasma immersion brings additional benefits.
- This etch also slowly etches the silicon gates but at only about ⅙ the rate that it etches the silicate dielectric. Also, the etch removes silicon nitride at roughly {fraction (1/10)} the rate that it etches the deposited TEOS oxide; thus filling the isolation trenches with silicon nitride would limit the trench isolation removal. In any event, subsequent dielectric deposition (see step (7) below) will refill the trenches, so the removal of some of the trench fill can be tolerated.
- FIG. 4 is a relative composition diagram of etch solutions: the diagram shows the relative concentrations of HF, H2O2, and HNO3. The amount of water just sets the overall total concentration; and for low concentration solutions generally, increased total concentration implies increased etch rates. The region labeled “A” in FIG. 4 corresponds to preferred embodiment etch solutions analogous to the foregoing 1:1:20:100. Alternative preferred embodiment etch solutions with relatively less nitric acid are shown in the region labeled “B” in FIG. 4. The extreme concentration boundaries are respectively: 0.05% to 5% for HF; 0.05% to 40% for HNO3 and 0.05% to 30% for H2O2.
- (6) Sidewall Spacers.
- Form sidewall spacers on the gate sidewalls (and gate level interconnects) by a blanket conformal deposition of spacer material (such as 20 nm of silicon nitride or silicon dioxide) followed by anisotropic etch back to remove the spacer material from horizontal surfaces. FIG. 1h illustrates the resulting sidewall spacers when formed prior to the high-k gate dielectric etch of step (5); this provides some extra high-k gate dielectric to limit undercutting effects of the wet etch of step (5). Alternatively, the sidewall spacers may be formed after the high-k dielectric etch.
- Implant dopants to form source/drain regions using the gates plus sidewall spacers as self-aligning masks; this also adds further dopants to the gates. As before, use a non-critical mask on the NMOS regions during PMOS source/drains implant and a non-critical mask on the PMOS regions during NMOS source/drains implant. For lightly-doped drains, use first implants after gate formation and high-k gate dielectric material etch of step (5) but prior to sidewall spacer formation.
- (7) Interlevel Dielectric and Contacts
- FIG. 1i illustrates subsequent structure after deposition of a first interlevel dielectric (premetal dielectric) and formation of contacts to source/drains. The integrated circuit fabrication continues with further levels of dielectrics and interconnects. Note that the interlevel dielectric refills the portion of the trench isolation dielectric removed in the high-k gate dielectric etch.
- 3. Metal and Silicide Gate Materials
- The gate material deposited in step (3) could be metal or metal silicide, and could be two different materials with work functions appropriate for NMOS and PMOS devices, such as Ti and Mo or TaSi2 and Pd2Si. Further, the gates (including silicon gates) could be clad with a metal or metal silicide to increase conductivity; see FIG. 2.
- 4. Disposable Gate Preferred Embodiments
- FIGS. 3a-3 c illustrate a preferred embodiment disposable gate method of integrated circuit fabrication which uses a preferred embodiment high-k gate dielectric wet etch. In particular, follow the steps (1)-(5) of the foregoing preferred embodiment to have a polysilicon dummy gate with stripped exposed high-k gate dielectric and implanted source/drains formed in the substrate. Alternatives include adding sidewall spacers to increase the high-k gate dielectric protected from the wet etch.
- Deposit 200-nm-thick dielectric, such as TEOS oxide, and planarize the resulting structure, such as by CMP, to expose the top of the polysilicon dummy gate. FIG. 3a shows dummy gate and gate dielectric; a dummy gate may be about 200 nm high and 50 nm long.
- Etch out the dummy gates with an HBr+O2 plasma which stops on the high-k gate dielectric layer. Optionally, strip the gate dielectric and deposit a new 7 nm thick high-k gate dielectric layer at the bottom of the grooves left by the removal of dummy gates; this also deposits roughly 7 nm of high-k dielectric material on the sidewalls to shorten the eventual gate to 35-40 nm. Of course, if the original gate dielectric layer is removed at the bottoms of the grooves, then the original gate dielectric layer could be any convenient dielectric material, such as silicon dioxide or silicon nitride. Optionally, then perform an amorphizing ion bombardment of the high-k gate dielectric layer as illustrated in FIG. 3b; this may be omitted if the treatment had previously been performed on the high-k gate dielectric layer prior to dummy gate material deposition.
- Next, blanket deposit a gate material, such as one of the foregoing different metals, alloys, silicides, etc. to fill the grooves plus cover the planarized dielectric; the gate material may be 100 nm thick. Note for the case of silicide gates, the dummy silicon gates need only be partially removed and metal may be deposited directly on the remaining dummy gate and then reacted with the dummy gate to form the silicide. To form different silicide gates for NMOS and PMOS deposit a first metal, next, pattern and etch to remove the first metal from NMOS (PMOS) areas, and then deposit a second metal and silicide.
- Spin on and pattern photoresist to define a gate top of length 250 nm, and use the patterned photoresist to etch gate material to form T-shaped gate; see FIG. 3c.
- Continue as in the foregoing to form interlevel dielectrics and interconnects.
- 5. Modifications
- The preferred embodiments can be modified in various ways while retaining the features of device fabrication using a wet HF-based etch of high-k silicate gate dielectric material.
- For example, the high-k silicate gate dielectric material could include ZrxSi2-xO4 and related compounds with varying nonstoichiometry (e.g., oxygen vacancies) and/or with nitrides ZrxSi2-xOyNz and mixtures with comparable Hf compounds.
Claims (8)
1. A fabrication method, comprising:
(a) providing a silicate gate dielectric layer with gates thereon;
(b) etching exposed portions of said layer with a solution containing HF, H2O2 and HNO3.
2. The method of claim 1 , wherein:
(a) said solution corresponds to a point within region A of FIG. 4.
3. The method of claim 1 , wherein:
(b) said solution corresponds to a point within region B of FIG. 4.
4. The method of claim 1 , wherein:
(a) said solution has a temperature in the range of 10-60° C.
5. The method of claim 1 , wherein:
(a) said silicate gate dielectric includes Hf, Si, O, and N.
6. The method of claim 1 , wherein:
(a) said silicate gate dielectric includes Hf, Si, and O.
7. The method of claim 1 , wherein:
(a) said silicate gate dielectric includes: Zr, Si, O, and N.
8. The method of claim 1 , wherein:
(a) said silicate gate dielectric includes: Zr, Si, and O.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/195,639 US6723658B2 (en) | 2002-07-15 | 2002-07-15 | Gate structure and method |
EP03102099A EP1383161A1 (en) | 2002-07-15 | 2003-07-10 | Method of etching a silicate gate dielectric using a HF-containing solution |
JP2003196239A JP2004072094A (en) | 2002-07-15 | 2003-07-14 | Gate structure and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/195,639 US6723658B2 (en) | 2002-07-15 | 2002-07-15 | Gate structure and method |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040009675A1 true US20040009675A1 (en) | 2004-01-15 |
US6723658B2 US6723658B2 (en) | 2004-04-20 |
Family
ID=29780167
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/195,639 Expired - Lifetime US6723658B2 (en) | 2002-07-15 | 2002-07-15 | Gate structure and method |
Country Status (3)
Country | Link |
---|---|
US (1) | US6723658B2 (en) |
EP (1) | EP1383161A1 (en) |
JP (1) | JP2004072094A (en) |
Cited By (52)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030189208A1 (en) * | 2002-04-05 | 2003-10-09 | Kam Law | Deposition of silicon layers for active matrix liquid crystal display (AMLCD) applications |
US20030232501A1 (en) * | 2002-06-14 | 2003-12-18 | Kher Shreyas S. | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
US20030232511A1 (en) * | 2002-06-14 | 2003-12-18 | Applied Materials, Inc. | ALD metal oxide deposition process using direct oxidation |
US20030235961A1 (en) * | 2002-04-17 | 2003-12-25 | Applied Materials, Inc. | Cyclical sequential deposition of multicomponent films |
US20040018723A1 (en) * | 2000-06-27 | 2004-01-29 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US20040198069A1 (en) * | 2003-04-04 | 2004-10-07 | Applied Materials, Inc. | Method for hafnium nitride deposition |
US20050008779A1 (en) * | 2002-04-08 | 2005-01-13 | Yang Michael Xi | Multiple precursor cyclical depositon system |
US6858547B2 (en) | 2002-06-14 | 2005-02-22 | Applied Materials, Inc. | System and method for forming a gate dielectric |
US20050252449A1 (en) * | 2004-05-12 | 2005-11-17 | Nguyen Son T | Control of gas flow and delivery to suppress the formation of particles in an MOCVD/ALD system |
US20050260357A1 (en) * | 2004-05-21 | 2005-11-24 | Applied Materials, Inc. | Stabilization of high-k dielectric materials |
US20050280104A1 (en) * | 2004-06-17 | 2005-12-22 | Hong-Jyh Li | CMOS transistor with dual high-k gate dielectric and method of manufacture thereof |
US20050282329A1 (en) * | 2004-06-17 | 2005-12-22 | Hong-Jyh Li | CMOS transistors with dual high-k gate dielectric and methods of manufacture thereof |
US20060019033A1 (en) * | 2004-05-21 | 2006-01-26 | Applied Materials, Inc. | Plasma treatment of hafnium-containing materials |
US20060062917A1 (en) * | 2004-05-21 | 2006-03-23 | Shankar Muthukrishnan | Vapor deposition of hafnium silicate materials with tris(dimethylamino)silane |
US20060115934A1 (en) * | 2004-12-01 | 2006-06-01 | Yihwan Kim | Selective epitaxy process with alternating gas supply |
US20060115933A1 (en) * | 2004-12-01 | 2006-06-01 | Applied Materials, Inc. | Use of CL2 and/or HCL during silicon epitaxial film formation |
US20060118879A1 (en) * | 2004-12-06 | 2006-06-08 | Hong-Jyh Li | CMOS transistor and method of manufacture thereof |
US20060131652A1 (en) * | 2004-12-20 | 2006-06-22 | Hong-Jyh Li | Transistor device and method of manufacture thereof |
US20060134870A1 (en) * | 2004-12-20 | 2006-06-22 | Hongfa Luan | Transistor device and method of manufacture thereof |
US20060153995A1 (en) * | 2004-05-21 | 2006-07-13 | Applied Materials, Inc. | Method for fabricating a dielectric stack |
US20060166414A1 (en) * | 2004-12-01 | 2006-07-27 | Carlson David K | Selective deposition |
US20060169669A1 (en) * | 2005-01-31 | 2006-08-03 | Applied Materials, Inc. | Etchant treatment processes for substrate surfaces and chamber surfaces |
US20060211195A1 (en) * | 2005-03-21 | 2006-09-21 | Hongfa Luan | Transistor device and methods of manufacture thereof |
US20060234488A1 (en) * | 2003-10-10 | 2006-10-19 | Yihwan Kim | METHODS OF SELECTIVE DEPOSITION OF HEAVILY DOPED EPITAXIAL SiGe |
US20060234433A1 (en) * | 2005-04-14 | 2006-10-19 | Hongfa Luan | Transistors and methods of manufacture thereof |
US20060261389A1 (en) * | 2002-08-28 | 2006-11-23 | Micron Technology, Inc. | Systems and methods for forming zirconium and/or hafnium-containing layers |
US20060286776A1 (en) * | 2005-06-21 | 2006-12-21 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US20060286774A1 (en) * | 2005-06-21 | 2006-12-21 | Applied Materials. Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US20070049053A1 (en) * | 2005-08-26 | 2007-03-01 | Applied Materials, Inc. | Pretreatment processes within a batch ALD reactor |
US20070049043A1 (en) * | 2005-08-23 | 2007-03-01 | Applied Materials, Inc. | Nitrogen profile engineering in HI-K nitridation for device performance enhancement and reliability improvement |
US20070052036A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Transistors and methods of manufacture thereof |
US20070052037A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
US20070065578A1 (en) * | 2005-09-21 | 2007-03-22 | Applied Materials, Inc. | Treatment processes for a batch ALD reactor |
US20070075351A1 (en) * | 2005-09-30 | 2007-04-05 | Thomas Schulz | Semiconductor devices and methods of manufacture thereof |
US20070111448A1 (en) * | 2005-11-15 | 2007-05-17 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US20070131972A1 (en) * | 2005-12-14 | 2007-06-14 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US20070141797A1 (en) * | 2005-12-16 | 2007-06-21 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US20070207624A1 (en) * | 2006-03-02 | 2007-09-06 | Applied Materials, Inc. | Multiple nitrogen plasma treatments for thin SiON dielectrics |
US20070252299A1 (en) * | 2006-04-27 | 2007-11-01 | Applied Materials, Inc. | Synchronization of precursor pulsing and wafer rotation |
US20070259110A1 (en) * | 2006-05-05 | 2007-11-08 | Applied Materials, Inc. | Plasma, uv and ion/neutral assisted ald or cvd in a batch tool |
US20070259111A1 (en) * | 2006-05-05 | 2007-11-08 | Singh Kaushal K | Method and apparatus for photo-excitation of chemicals for atomic layer deposition of dielectric film |
US20070259112A1 (en) * | 2006-04-07 | 2007-11-08 | Applied Materials, Inc. | Gas manifolds for use during epitaxial film formation |
US20080026549A1 (en) * | 2006-07-31 | 2008-01-31 | Applied Materials, Inc. | Methods of controlling morphology during epitaxial layer formation |
US20080022924A1 (en) * | 2006-07-31 | 2008-01-31 | Applied Materials, Inc. | Methods of forming carbon-containing silicon epitaxial layers |
US20080044595A1 (en) * | 2005-07-19 | 2008-02-21 | Randhir Thakur | Method for semiconductor processing |
US7446379B2 (en) | 2004-03-18 | 2008-11-04 | Infineon Technologies Ag | Transistor with dopant-bearing metal in source and drain |
US20090214869A1 (en) * | 2008-02-14 | 2009-08-27 | Zeon Corporation | Method for producing retardation film |
US7648927B2 (en) | 2005-06-21 | 2010-01-19 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US7659158B2 (en) | 2008-03-31 | 2010-02-09 | Applied Materials, Inc. | Atomic layer deposition processes for non-volatile memory devices |
US20100062614A1 (en) * | 2008-09-08 | 2010-03-11 | Ma Paul F | In-situ chamber treatment and deposition process |
US8119210B2 (en) | 2004-05-21 | 2012-02-21 | Applied Materials, Inc. | Formation of a silicon oxynitride layer on a high-k dielectric material |
US9418890B2 (en) | 2008-09-08 | 2016-08-16 | Applied Materials, Inc. | Method for tuning a deposition rate during an atomic layer deposition process |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4010819B2 (en) * | 2002-02-04 | 2007-11-21 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
TW580751B (en) * | 2003-01-30 | 2004-03-21 | Mosel Vitelic Inc | Method of forming bottom oxide in the trench |
US7153734B2 (en) * | 2003-12-29 | 2006-12-26 | Intel Corporation | CMOS device with metal and silicide gate electrodes and a method for making it |
US20050212015A1 (en) * | 2004-03-25 | 2005-09-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate semiconductor device and manufacturing method |
JP4040602B2 (en) * | 2004-05-14 | 2008-01-30 | Necエレクトロニクス株式会社 | Semiconductor device |
US20060091483A1 (en) * | 2004-11-02 | 2006-05-04 | Doczy Mark L | Method for making a semiconductor device with a high-k gate dielectric layer and a silicide gate electrode |
JP5117740B2 (en) * | 2007-03-01 | 2013-01-16 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
KR20100082574A (en) * | 2009-01-09 | 2010-07-19 | 삼성전자주식회사 | Method of manufacturing cmos transistor |
JP5469439B2 (en) * | 2009-11-20 | 2014-04-16 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
US8692353B2 (en) * | 2011-09-02 | 2014-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method |
US8877614B2 (en) | 2011-10-13 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Spacer for semiconductor structure contact |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
SU816983A1 (en) * | 1979-06-13 | 1981-03-30 | Предприятие П/Я В-2502 | Pickling solution |
JPS62218585A (en) * | 1985-10-31 | 1987-09-25 | Hoya Corp | Production of photomask |
US6284721B1 (en) * | 1997-01-21 | 2001-09-04 | Ki Won Lee | Cleaning and etching compositions |
US6551943B1 (en) * | 1999-09-02 | 2003-04-22 | Texas Instruments Incorporated | Wet clean of organic silicate glass films |
US6624086B1 (en) * | 1999-09-15 | 2003-09-23 | Texas Instruments Incorporated | Effective solution and process to wet-etch metal-alloy films in semiconductor processing |
US6348373B1 (en) * | 2000-03-29 | 2002-02-19 | Sharp Laboratories Of America, Inc. | Method for improving electrical properties of high dielectric constant films |
US6514808B1 (en) * | 2001-11-30 | 2003-02-04 | Motorola, Inc. | Transistor having a high K dielectric and short gate length and method therefor |
US6656852B2 (en) * | 2001-12-06 | 2003-12-02 | Texas Instruments Incorporated | Method for the selective removal of high-k dielectrics |
US6555879B1 (en) * | 2002-01-11 | 2003-04-29 | Advanced Micro Devices, Inc. | SOI device with metal source/drain and method of fabrication |
US6455330B1 (en) * | 2002-01-28 | 2002-09-24 | Taiwan Semiconductor Manufacturing Company | Methods to create high-k dielectric gate electrodes with backside cleaning |
-
2002
- 2002-07-15 US US10/195,639 patent/US6723658B2/en not_active Expired - Lifetime
-
2003
- 2003-07-10 EP EP03102099A patent/EP1383161A1/en not_active Withdrawn
- 2003-07-14 JP JP2003196239A patent/JP2004072094A/en not_active Abandoned
Cited By (145)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7208413B2 (en) | 2000-06-27 | 2007-04-24 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US20040018723A1 (en) * | 2000-06-27 | 2004-01-29 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US7501343B2 (en) | 2000-06-27 | 2009-03-10 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US6831004B2 (en) | 2000-06-27 | 2004-12-14 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US7501344B2 (en) | 2000-06-27 | 2009-03-10 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US20050118804A1 (en) * | 2000-06-27 | 2005-06-02 | Applied Materials, Inc. | Formation of boride barrier layers using chemisorption techniques |
US20030189208A1 (en) * | 2002-04-05 | 2003-10-09 | Kam Law | Deposition of silicon layers for active matrix liquid crystal display (AMLCD) applications |
US7439191B2 (en) | 2002-04-05 | 2008-10-21 | Applied Materials, Inc. | Deposition of silicon layers for active matrix liquid crystal display (AMLCD) applications |
US7396565B2 (en) | 2002-04-08 | 2008-07-08 | Applied Materials, Inc. | Multiple precursor cyclical deposition system |
US20050008779A1 (en) * | 2002-04-08 | 2005-01-13 | Yang Michael Xi | Multiple precursor cyclical depositon system |
US20030235961A1 (en) * | 2002-04-17 | 2003-12-25 | Applied Materials, Inc. | Cyclical sequential deposition of multicomponent films |
US20080057737A1 (en) * | 2002-06-14 | 2008-03-06 | Metzner Craig R | System and method for forming a gate dielectric |
US20100239758A1 (en) * | 2002-06-14 | 2010-09-23 | Kher Shreyas S | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
US6858547B2 (en) | 2002-06-14 | 2005-02-22 | Applied Materials, Inc. | System and method for forming a gate dielectric |
US7304004B2 (en) | 2002-06-14 | 2007-12-04 | Applied Materials, Inc. | System and method for forming a gate dielectric |
US20060223339A1 (en) * | 2002-06-14 | 2006-10-05 | Metzner Craig R | Ald metal oxide deposition process using direct oxidation |
US8071167B2 (en) | 2002-06-14 | 2011-12-06 | Applied Materials, Inc. | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
US7531468B2 (en) | 2002-06-14 | 2009-05-12 | Applied Materials, Inc. | System and method for forming a gate dielectric |
US20060264067A1 (en) * | 2002-06-14 | 2006-11-23 | Kher Shreyas S | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
US20030232511A1 (en) * | 2002-06-14 | 2003-12-18 | Applied Materials, Inc. | ALD metal oxide deposition process using direct oxidation |
US7569500B2 (en) | 2002-06-14 | 2009-08-04 | Applied Materials, Inc. | ALD metal oxide deposition process using direct oxidation |
US20030232501A1 (en) * | 2002-06-14 | 2003-12-18 | Kher Shreyas S. | Surface pre-treatment for enhancement of nucleation of high dielectric constant materials |
US7067439B2 (en) | 2002-06-14 | 2006-06-27 | Applied Materials, Inc. | ALD metal oxide deposition process using direct oxidation |
US20060261389A1 (en) * | 2002-08-28 | 2006-11-23 | Micron Technology, Inc. | Systems and methods for forming zirconium and/or hafnium-containing layers |
US9184061B2 (en) * | 2002-08-28 | 2015-11-10 | Micron Technology, Inc. | Systems and methods for forming zirconium and/or hafnium-containing layers |
US20040198069A1 (en) * | 2003-04-04 | 2004-10-07 | Applied Materials, Inc. | Method for hafnium nitride deposition |
US7547952B2 (en) | 2003-04-04 | 2009-06-16 | Applied Materials, Inc. | Method for hafnium nitride deposition |
US7517775B2 (en) | 2003-10-10 | 2009-04-14 | Applied Materials, Inc. | Methods of selective deposition of heavily doped epitaxial SiGe |
US7737007B2 (en) | 2003-10-10 | 2010-06-15 | Applied Materials, Inc. | Methods to fabricate MOSFET devices using a selective deposition process |
US20060234488A1 (en) * | 2003-10-10 | 2006-10-19 | Yihwan Kim | METHODS OF SELECTIVE DEPOSITION OF HEAVILY DOPED EPITAXIAL SiGe |
US20090026555A1 (en) * | 2004-03-18 | 2009-01-29 | Hong-Jyh Li | Transistor with Dopant-Bearing Metal in Source and Drain |
US7446379B2 (en) | 2004-03-18 | 2008-11-04 | Infineon Technologies Ag | Transistor with dopant-bearing metal in source and drain |
US8390080B2 (en) | 2004-03-18 | 2013-03-05 | Infineon Technologies Ag | Transistor with dopant-bearing metal in source and drain |
US20050271813A1 (en) * | 2004-05-12 | 2005-12-08 | Shreyas Kher | Apparatuses and methods for atomic layer deposition of hafnium-containing high-k dielectric materials |
US20050252449A1 (en) * | 2004-05-12 | 2005-11-17 | Nguyen Son T | Control of gas flow and delivery to suppress the formation of particles in an MOCVD/ALD system |
US7794544B2 (en) | 2004-05-12 | 2010-09-14 | Applied Materials, Inc. | Control of gas flow and delivery to suppress the formation of particles in an MOCVD/ALD system |
US8282992B2 (en) | 2004-05-12 | 2012-10-09 | Applied Materials, Inc. | Methods for atomic layer deposition of hafnium-containing high-K dielectric materials |
US8343279B2 (en) | 2004-05-12 | 2013-01-01 | Applied Materials, Inc. | Apparatuses for atomic layer deposition |
US20080044569A1 (en) * | 2004-05-12 | 2008-02-21 | Myo Nyi O | Methods for atomic layer deposition of hafnium-containing high-k dielectric materials |
US20060019033A1 (en) * | 2004-05-21 | 2006-01-26 | Applied Materials, Inc. | Plasma treatment of hafnium-containing materials |
US20060153995A1 (en) * | 2004-05-21 | 2006-07-13 | Applied Materials, Inc. | Method for fabricating a dielectric stack |
US20050260357A1 (en) * | 2004-05-21 | 2005-11-24 | Applied Materials, Inc. | Stabilization of high-k dielectric materials |
US20060062917A1 (en) * | 2004-05-21 | 2006-03-23 | Shankar Muthukrishnan | Vapor deposition of hafnium silicate materials with tris(dimethylamino)silane |
US8119210B2 (en) | 2004-05-21 | 2012-02-21 | Applied Materials, Inc. | Formation of a silicon oxynitride layer on a high-k dielectric material |
US8323754B2 (en) | 2004-05-21 | 2012-12-04 | Applied Materials, Inc. | Stabilization of high-k dielectric materials |
US9269635B2 (en) | 2004-06-17 | 2016-02-23 | Infineon Technologies Ag | CMOS Transistor with dual high-k gate dielectric |
US8476678B2 (en) | 2004-06-17 | 2013-07-02 | Infineon Technologies Ag | CMOS Transistor with dual high-k gate dielectric |
US20050282329A1 (en) * | 2004-06-17 | 2005-12-22 | Hong-Jyh Li | CMOS transistors with dual high-k gate dielectric and methods of manufacture thereof |
US20050280104A1 (en) * | 2004-06-17 | 2005-12-22 | Hong-Jyh Li | CMOS transistor with dual high-k gate dielectric and method of manufacture thereof |
US8178902B2 (en) | 2004-06-17 | 2012-05-15 | Infineon Technologies Ag | CMOS transistor with dual high-k gate dielectric and method of manufacture thereof |
US8637357B2 (en) | 2004-06-17 | 2014-01-28 | Infineon Technologies Ag | CMOS Transistor with dual high-k gate dielectric and method of manufacture thereof |
US8729633B2 (en) | 2004-06-17 | 2014-05-20 | Infineon Technologies Ag | CMOS transistor with dual high-k gate dielectric |
US7592678B2 (en) | 2004-06-17 | 2009-09-22 | Infineon Technologies Ag | CMOS transistors with dual high-k gate dielectric and methods of manufacture thereof |
US20060115934A1 (en) * | 2004-12-01 | 2006-06-01 | Yihwan Kim | Selective epitaxy process with alternating gas supply |
US7560352B2 (en) | 2004-12-01 | 2009-07-14 | Applied Materials, Inc. | Selective deposition |
US7521365B2 (en) | 2004-12-01 | 2009-04-21 | Applied Materials, Inc. | Selective epitaxy process with alternating gas supply |
US20060216876A1 (en) * | 2004-12-01 | 2006-09-28 | Yihwan Kim | Selective epitaxy process with alternating gas supply |
US20060115933A1 (en) * | 2004-12-01 | 2006-06-01 | Applied Materials, Inc. | Use of CL2 and/or HCL during silicon epitaxial film formation |
US7312128B2 (en) | 2004-12-01 | 2007-12-25 | Applied Materials, Inc. | Selective epitaxy process with alternating gas supply |
US7960256B2 (en) | 2004-12-01 | 2011-06-14 | Applied Materials, Inc. | Use of CL2 and/or HCL during silicon epitaxial film formation |
US20060260538A1 (en) * | 2004-12-01 | 2006-11-23 | Applied Materials, Inc. | Use of Cl2 and/or HCl during silicon epitaxial film formation |
US8586456B2 (en) | 2004-12-01 | 2013-11-19 | Applied Materials, Inc. | Use of CL2 and/or HCL during silicon epitaxial film formation |
US20070207596A1 (en) * | 2004-12-01 | 2007-09-06 | Yihwan Kim | Selective epitaxy process with alternating gas supply |
US7682940B2 (en) | 2004-12-01 | 2010-03-23 | Applied Materials, Inc. | Use of Cl2 and/or HCl during silicon epitaxial film formation |
US20060166414A1 (en) * | 2004-12-01 | 2006-07-27 | Carlson David K | Selective deposition |
US7572715B2 (en) | 2004-12-01 | 2009-08-11 | Applied Materials, Inc. | Selective epitaxy process with alternating gas supply |
US7732305B2 (en) | 2004-12-01 | 2010-06-08 | Applied Materials, Inc. | Use of Cl2 and/or HCl during silicon epitaxial film formation |
US20110230036A1 (en) * | 2004-12-01 | 2011-09-22 | Applied Materials, Inc. | Use of cl2 and/or hcl during silicon epitaxial film formation |
US7344934B2 (en) | 2004-12-06 | 2008-03-18 | Infineon Technologies Ag | CMOS transistor and method of manufacture thereof |
US7709901B2 (en) | 2004-12-06 | 2010-05-04 | Infineon Technologies Ag | CMOS transistor and method of manufacture thereof |
US20060118879A1 (en) * | 2004-12-06 | 2006-06-08 | Hong-Jyh Li | CMOS transistor and method of manufacture thereof |
US20080233694A1 (en) * | 2004-12-20 | 2008-09-25 | Hong-Jyh Li | Transistor Device and Method of Manufacture Thereof |
US8685814B2 (en) | 2004-12-20 | 2014-04-01 | Infineon Technologies Ag | Transistor device and method of manufacture thereof |
US20060131652A1 (en) * | 2004-12-20 | 2006-06-22 | Hong-Jyh Li | Transistor device and method of manufacture thereof |
US20060134870A1 (en) * | 2004-12-20 | 2006-06-22 | Hongfa Luan | Transistor device and method of manufacture thereof |
US20110223728A1 (en) * | 2004-12-20 | 2011-09-15 | Hong-Jyh Li | Transistor Device and Method of Manufacture Thereof |
US8669154B2 (en) | 2004-12-20 | 2014-03-11 | Infineon Technologies Ag | Transistor device and method of manufacture thereof |
US7964460B2 (en) | 2004-12-20 | 2011-06-21 | Infineon Technologies Ag | Method of manufacturing an NMOS device and a PMOS device |
US7253050B2 (en) | 2004-12-20 | 2007-08-07 | Infineon Technologies Ag | Transistor device and method of manufacture thereof |
US8399934B2 (en) | 2004-12-20 | 2013-03-19 | Infineon Technologies Ag | Transistor device |
US8093154B2 (en) | 2005-01-31 | 2012-01-10 | Applied Materials, Inc. | Etchant treatment processes for substrate surfaces and chamber surfaces |
US7235492B2 (en) | 2005-01-31 | 2007-06-26 | Applied Materials, Inc. | Low temperature etchant for treatment of silicon-containing surfaces |
US20070224830A1 (en) * | 2005-01-31 | 2007-09-27 | Samoilov Arkadii V | Low temperature etchant for treatment of silicon-containing surfaces |
US8445389B2 (en) | 2005-01-31 | 2013-05-21 | Applied Materials, Inc. | Etchant treatment processes for substrate surfaces and chamber surfaces |
US8492284B2 (en) | 2005-01-31 | 2013-07-23 | Applied Materials, Inc. | Low temperature etchant for treatment of silicon-containing surfaces |
US20060169669A1 (en) * | 2005-01-31 | 2006-08-03 | Applied Materials, Inc. | Etchant treatment processes for substrate surfaces and chamber surfaces |
US8269289B2 (en) | 2005-03-21 | 2012-09-18 | Infineon Technologies Ag | Transistor device and methods of manufacture thereof |
US8017484B2 (en) | 2005-03-21 | 2011-09-13 | Infineon Technologies Ag | Transistor device and methods of manufacture thereof |
US7160781B2 (en) * | 2005-03-21 | 2007-01-09 | Infineon Technologies Ag | Transistor device and methods of manufacture thereof |
US20060211195A1 (en) * | 2005-03-21 | 2006-09-21 | Hongfa Luan | Transistor device and methods of manufacture thereof |
US20070075384A1 (en) * | 2005-03-21 | 2007-04-05 | Hongfa Luan | Transistor device and methods of manufacture thereof |
US20060234433A1 (en) * | 2005-04-14 | 2006-10-19 | Hongfa Luan | Transistors and methods of manufacture thereof |
US7361538B2 (en) | 2005-04-14 | 2008-04-22 | Infineon Technologies Ag | Transistors and methods of manufacture thereof |
US20080164536A1 (en) * | 2005-04-14 | 2008-07-10 | Hongfa Luan | Transistors and Methods of Manufacture Thereof |
US20060286774A1 (en) * | 2005-06-21 | 2006-12-21 | Applied Materials. Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US8387557B2 (en) | 2005-06-21 | 2013-03-05 | Applied Materials | Method for forming silicon-containing materials during a photoexcitation deposition process |
US20060286776A1 (en) * | 2005-06-21 | 2006-12-21 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US20100018460A1 (en) * | 2005-06-21 | 2010-01-28 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US7651955B2 (en) | 2005-06-21 | 2010-01-26 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US7648927B2 (en) | 2005-06-21 | 2010-01-19 | Applied Materials, Inc. | Method for forming silicon-containing materials during a photoexcitation deposition process |
US20080044595A1 (en) * | 2005-07-19 | 2008-02-21 | Randhir Thakur | Method for semiconductor processing |
US20070049043A1 (en) * | 2005-08-23 | 2007-03-01 | Applied Materials, Inc. | Nitrogen profile engineering in HI-K nitridation for device performance enhancement and reliability improvement |
US20070049053A1 (en) * | 2005-08-26 | 2007-03-01 | Applied Materials, Inc. | Pretreatment processes within a batch ALD reactor |
US7972978B2 (en) | 2005-08-26 | 2011-07-05 | Applied Materials, Inc. | Pretreatment processes within a batch ALD reactor |
US20080261413A1 (en) * | 2005-08-26 | 2008-10-23 | Maitreyee Mahajani | Pretreatment processes within a batch ald reactor |
US7402534B2 (en) | 2005-08-26 | 2008-07-22 | Applied Materials, Inc. | Pretreatment processes within a batch ALD reactor |
US20070052037A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
US20070052036A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Transistors and methods of manufacture thereof |
US20070065578A1 (en) * | 2005-09-21 | 2007-03-22 | Applied Materials, Inc. | Treatment processes for a batch ALD reactor |
US9659962B2 (en) | 2005-09-30 | 2017-05-23 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US8722473B2 (en) | 2005-09-30 | 2014-05-13 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US8188551B2 (en) | 2005-09-30 | 2012-05-29 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20070075351A1 (en) * | 2005-09-30 | 2007-04-05 | Thomas Schulz | Semiconductor devices and methods of manufacture thereof |
US7755144B2 (en) | 2005-11-15 | 2010-07-13 | Infineon Technologies Ag | Multiple-gate MOS transistors |
US20100129968A1 (en) * | 2005-11-15 | 2010-05-27 | Hong-Jyh Li | Semiconductor Devices and Methods of Manufacture Thereof |
US20070111448A1 (en) * | 2005-11-15 | 2007-05-17 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US7462538B2 (en) | 2005-11-15 | 2008-12-09 | Infineon Technologies Ag | Methods of manufacturing multiple gate CMOS transistors having different gate dielectric materials |
US7749832B2 (en) | 2005-12-14 | 2010-07-06 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US7495290B2 (en) | 2005-12-14 | 2009-02-24 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US7973369B2 (en) | 2005-12-14 | 2011-07-05 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20090146217A1 (en) * | 2005-12-14 | 2009-06-11 | Hong-Jyh Li | Semiconductor Devices and Methods of Manufacture Thereof |
US8169033B2 (en) | 2005-12-14 | 2012-05-01 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20070131972A1 (en) * | 2005-12-14 | 2007-06-14 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US20100219484A1 (en) * | 2005-12-14 | 2010-09-02 | Hong-Jyh Li | Semiconductor Devices and Methods of Manufacture Thereof |
US20070141797A1 (en) * | 2005-12-16 | 2007-06-21 | Hong-Jyh Li | Semiconductor devices and methods of manufacture thereof |
US7510943B2 (en) | 2005-12-16 | 2009-03-31 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20090166752A1 (en) * | 2005-12-16 | 2009-07-02 | Hong-Jyh Li | Semiconductor Devices and Methods of Manufacture Thereof |
US8004047B2 (en) | 2005-12-16 | 2011-08-23 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20070207624A1 (en) * | 2006-03-02 | 2007-09-06 | Applied Materials, Inc. | Multiple nitrogen plasma treatments for thin SiON dielectrics |
US20070259112A1 (en) * | 2006-04-07 | 2007-11-08 | Applied Materials, Inc. | Gas manifolds for use during epitaxial film formation |
US7674337B2 (en) | 2006-04-07 | 2010-03-09 | Applied Materials, Inc. | Gas manifolds for use during epitaxial film formation |
US20070252299A1 (en) * | 2006-04-27 | 2007-11-01 | Applied Materials, Inc. | Synchronization of precursor pulsing and wafer rotation |
US7798096B2 (en) | 2006-05-05 | 2010-09-21 | Applied Materials, Inc. | Plasma, UV and ion/neutral assisted ALD or CVD in a batch tool |
US20070259110A1 (en) * | 2006-05-05 | 2007-11-08 | Applied Materials, Inc. | Plasma, uv and ion/neutral assisted ald or cvd in a batch tool |
US20070259111A1 (en) * | 2006-05-05 | 2007-11-08 | Singh Kaushal K | Method and apparatus for photo-excitation of chemicals for atomic layer deposition of dielectric film |
US8029620B2 (en) | 2006-07-31 | 2011-10-04 | Applied Materials, Inc. | Methods of forming carbon-containing silicon epitaxial layers |
US20080022924A1 (en) * | 2006-07-31 | 2008-01-31 | Applied Materials, Inc. | Methods of forming carbon-containing silicon epitaxial layers |
US20080026549A1 (en) * | 2006-07-31 | 2008-01-31 | Applied Materials, Inc. | Methods of controlling morphology during epitaxial layer formation |
US7588980B2 (en) | 2006-07-31 | 2009-09-15 | Applied Materials, Inc. | Methods of controlling morphology during epitaxial layer formation |
US20090214869A1 (en) * | 2008-02-14 | 2009-08-27 | Zeon Corporation | Method for producing retardation film |
US8043907B2 (en) | 2008-03-31 | 2011-10-25 | Applied Materials, Inc. | Atomic layer deposition processes for non-volatile memory devices |
US7659158B2 (en) | 2008-03-31 | 2010-02-09 | Applied Materials, Inc. | Atomic layer deposition processes for non-volatile memory devices |
US8491967B2 (en) | 2008-09-08 | 2013-07-23 | Applied Materials, Inc. | In-situ chamber treatment and deposition process |
US9418890B2 (en) | 2008-09-08 | 2016-08-16 | Applied Materials, Inc. | Method for tuning a deposition rate during an atomic layer deposition process |
US20100062614A1 (en) * | 2008-09-08 | 2010-03-11 | Ma Paul F | In-situ chamber treatment and deposition process |
Also Published As
Publication number | Publication date |
---|---|
EP1383161A1 (en) | 2004-01-21 |
US6723658B2 (en) | 2004-04-20 |
JP2004072094A (en) | 2004-03-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6723658B2 (en) | Gate structure and method | |
US7018902B2 (en) | Gate dielectric and method | |
US7449385B2 (en) | Gate dielectric and method | |
US6919251B2 (en) | Gate dielectric and method | |
US7105891B2 (en) | Gate structure and method | |
US8021990B2 (en) | Gate structure and method | |
US6797599B2 (en) | Gate structure and method | |
US6162688A (en) | Method of fabricating a transistor with a dielectric underlayer and device incorporating same | |
US6881631B2 (en) | Method of manufacturing semiconductor device | |
JP4665141B2 (en) | Semiconductor device and manufacturing method thereof | |
US6482724B1 (en) | Integrated circuit asymmetric transistors | |
US20040137672A1 (en) | Triple layer hard mask for gate patterning to fabricate scaled cmos transistors | |
US5972761A (en) | Method of making MOS transistors with a gate-side air-gap structure and an extension ultra-shallow S/D junction | |
US6403425B1 (en) | Dual gate oxide process with reduced thermal distribution of thin-gate channel implant profiles due to thick-gate oxide | |
JP2003249657A (en) | Method for manufacturing semiconductor device | |
US7186604B2 (en) | Semiconductor integrated circuit device and method for fabricating the same | |
US6511887B1 (en) | Method for making FET gate oxides with different thicknesses using a thin silicon nitride layer and a single oxidation step | |
US8569136B2 (en) | Manufacturing method of semiconductor device | |
KR100407999B1 (en) | Method for fabricating of semiconductor device | |
JP4595684B2 (en) | Manufacturing method of semiconductor device | |
KR20030050595A (en) | Method of fabricating semiconductor device with dual gate oxide | |
JP2007294945A (en) | Method of manufacturing semiconductor device | |
JP2010056239A (en) | Semiconductor device, and method of manufacturing semiconductor device | |
KR20030050680A (en) | Method of fabricating semiconductor device with dual gate oxide | |
KR20030054803A (en) | Method for fabricating of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:EISSA, MONA M.;ROTONDARO, ANTONIO L. P.;REEL/FRAME:013334/0769;SIGNING DATES FROM 20020812 TO 20020813 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |