US20030189204A1 - Structure and method for evaluating an integrated electronic device - Google Patents
Structure and method for evaluating an integrated electronic device Download PDFInfo
- Publication number
- US20030189204A1 US20030189204A1 US09/862,665 US86266501A US2003189204A1 US 20030189204 A1 US20030189204 A1 US 20030189204A1 US 86266501 A US86266501 A US 86266501A US 2003189204 A1 US2003189204 A1 US 2003189204A1
- Authority
- US
- United States
- Prior art keywords
- region
- oxide
- oxide layer
- thickness
- polycrystalline
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title description 20
- 238000012360 testing method Methods 0.000 claims abstract description 26
- 239000000463 material Substances 0.000 claims abstract description 17
- 239000004065 semiconductor Substances 0.000 claims abstract description 12
- 230000001066 destructive effect Effects 0.000 claims description 3
- 238000004519 manufacturing process Methods 0.000 abstract description 15
- 238000009659 non-destructive testing Methods 0.000 abstract 1
- 235000012431 wafers Nutrition 0.000 description 25
- 238000005259 measurement Methods 0.000 description 10
- 238000002513 implantation Methods 0.000 description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 6
- 238000013100 final test Methods 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 4
- 238000007789 sealing Methods 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000002950 deficient Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000000691 measurement method Methods 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
Definitions
- the present invention relates to a structure and to a method for evaluating an integrated electronic device.
- the present invention is intended to measure, on-line, the thickness of an oxide layer extending in a position adjacent to a polycrystalline region.
- present MOS microelectronics devices contain oxide layers, the thickness of which is not known with precision.
- the thickness of the gate oxide layer (HV oxide for high-voltage components and LV oxide for low-voltage components), which is formed on the surface of the wafer and undergoes the gate definition step, may be undefined for various reasons.
- the doping level of the wafer surface region is not known precisely and may vary slightly from batch to batch under the same manufacturing conditions; since the doping level affects the thickness of the oxide layer grown above the surface region (the more the surface region is doped, the greater is oxide layer the thickness) initial uncertainty arises as to the value of this thickness.
- the gate region definition step when the polycrystalline silicon layer is etched to remove the useless silicon portions, overetching may occur, causing slight removal of the oxide layer, despite the selectivity of the etching operation. This possible removal may in turn increase the uncertainty as to the thickness.
- the subsequent gate region re-oxidation step, performed to seal the gate region, may further increase this uncertainty.
- One object of the invention is therefore to provide a structure and a method allowing the measurement of the thickness of an oxide layer extending above a semiconductor material wafer.
- the thickness of the oxide layer extending on the sides of the polycrystalline regions intended to form the gate regions of MOS components can be measured.
- a structure and a method for evaluating an integrated electronic device are also provided.
- FIG. 1 shows a cross-section through a semiconductor material wafer according to an embodiment of the invention
- FIG. 2 shows a plan view of a portion of the wafer according to FIG. 1;
- FIG. 3 shows a cross-section, similar to FIG. 1, according to a second embodiment of the invention.
- FIG. 4 shows a flowchart of the present method.
- a test structure is formed by an oxide layer located above a doped monocrystalline region and also by a polycrystalline region formed above the oxide layer at a suitable point of the wafer.
- the thickness of the various regions and doping of each are selected to ensure maximum similarity between the electrical characteristics of the test structures and those of the operational devices.
- the area and location of the test structure are selected to allow measurement thereof using the present machines.
- the test structure area has dimensions equal to the minimum dimensions which can be examined by the measurement instrument used.
- the wafer surface region on which the structure is formed, the oxide layer of the test structure and the polycrystalline region are formed under the same conditions as the region of the operational devices including the oxide layer, the thickness of which is to be ascertained.
- FIG. 1 shows a cross-section through a wafer 1 of semiconductor material comprising a first zone 1 a in which an operational device such as an MOS component is to be formed and a second zone 1 b in which a test structure is to be formed.
- the two zones 1 a , 1 b may be adjacent to or distant from one another; in particular, an area of wafer 1 not otherwise utilized may be used as the zone 1 b .
- wafer 1 is formed by an N-type substrate 2 containing P-type pockets 3 , 4 , in the zone 1 a and in the zone 1 b , respectively.
- the P pockets are of the same doping concentration and are preferably formed in the same step.
- field oxide or other isolation structures regions 7 extend along the surface 5 of the wafer at selected locations.
- a gate oxide layer indicated at 6 a in zone 1 a and at 6 b in zone 1 b extends over wafer surface 5 , preferably formed in the same step.
- a polycrystalline silicon gate region 9 is formed above gate oxide layer 6 a , in zone 1 a , and a polycrystalline region 10 , extending along the perimeter of a square and having the shape shown in the plan view of FIG. 2, is formed above the gate oxide layer 6 b , in zone 1 b .
- polycrystalline region 10 has a large area, for example a square, sized between 50 ⁇ 50 ⁇ m 2 and 100 ⁇ 100 ⁇ m 2 , preferably 70 ⁇ 70 ⁇ m 2 .
- the gate region 9 and the polycrystalline region 10 are sealed externally by a sealing layer indicated at 11 a in zone 1 a and at 11 b in zone 1 b .
- the sealing layer 11 a , 11 b of silicon oxide is formed through a re-oxidation step, in a per se known manner, and extends also above the exposed portions of the gate oxide layer 6 a , 6 b so as to form in these zones, overall, first oxide regions indicated 15 a and a second oxide region indicated 15 b.
- the 11 a , 11 b can be an oxide of the type formed as the sidewall oxide for spaces on the polysilicon gate, creating the layer 15 a , 15 b.
- the first oxide regions 15 a form the layer, the thickness of which is to be ascertained and is unknown because of uncertainty regarding the initial thickness of the gate oxide layer 6 a , 6 b and any overetching during definition of the gate region 9 and polycrystalline region 10 , as well as, in some cases, regarding the thickness of the sealing layer 11 a , 11 b .
- the second oxide region 15 b delimited laterally by polycrystalline region 10 and hence having the indicated above large area, represents the layer to be measured and zone 1 b defines a test structure, indicated as a whole 16 .
- portions 6 a , 6 b belong to a same gate oxide layer, as portions 11 a , 11 b of the sealing layer, gate region 9 and polycrystalline region 10 are formed during simultaneous process steps, the oxide regions 15 a , 15 b have the same thickness. Moreover, since the area of the second oxide region 15 b is much greater than the first oxide region (of the order of 1 ⁇ m 2 ), its thickness may be measured, on-line, in a non-destructive manner for example through an ellipsometer (for example the machine identified as TENCOR).
- an ellipsometer for example the machine identified as TENCOR
- FIG. 3 shows a different embodiment wherein the semiconductor material regions are of the opposite doping type (P-type substrate 2 , N-type pockets 3 and 4 ) and wherein source/drain implanting has already been performed. Consequently, two regions 18 , defining source and drain regions of the finished transistor, are present on the sides of gate region 9 , and a P-type doped region 19 is present inside the area delimited by the polycrystalline region 10 .
- the regions 18 and 19 may be the final source and drain regions and the transistor a finished transistor.
- the regions 18 and 19 are the lightly doped source and drain regions and the layer 15 represents the sidewall oxide.
- zone 1 b The overall structure defined by zone 1 b , indicated at 20 , therefore represents the test structure and allows, with respect to the structure 16 according to FIG. 1, the doping level of the doped region 19 (and therefore the source and drain regions 18 ) to be linked to the thickness of the second oxide region 15 b (and hence the first oxide regions 15 a ).
- the thickness of oxide regions 15 a , 15 b influences implantation and diffusion of source/drain regions 18 , 19 and therefore the surface resistance of these regions, during development of the device, it is possible to perform a series of measurements to ascertain exactly, for the specific process under study, the correlation existing between the two parameters (thickness and surface resistance). In particular there is strong evidence that this correlation is linear. In any case, once the correlation between the two parameters has been determined experimentally for the considered manufacturing method, this correlation may be used during mass-production of the devices to evaluate wafer by wafer (or at least on one wafer of the batch) the quality of the process steps performed and in particular whether the wafer is able to continue in the manufacturing process or must be discarded.
- pockets 3 and 4 are implanted simultaneously; gate oxidation is performed (step 22 ), so as to grow or deposit the oxide layer 6 a , 6 b on surface 7 of wafer 1 ; then the gate region 9 and the polycrystalline region 10 are formed by deposition, if necessary doping ions implantation and subsequent shaping of a polycrystalline silicon layer (step 23 ); then, in a per se known manner, the wafer is re-oxided (step 24 ) so that a thin oxide layer covers and seals regions 9 and 10 , and oxide portions 11 a and 11 b are simultaneously formed.
- wafer 1 is removed from the oxidation oven and undergoes measurement through an ellipsometer in order to evaluate the thickness of the oxide region 15 b inside the test structure 16 or 20 (step 26 ). Then a check is made to verify whether the measured thickness T is within an acceptable range, namely whether it is greater than or equal to a predefined minimum value T1 and is less than or equal to a predefined maximum value T2, so as to ensure that source/drain implantation performed through the oxide layer has the desired electrical characteristics.
- step 30 If the outcome of the check is positive (output YES to step 30 ), the wafer undergoes the further manufacturing steps according to the design (step 31 ) and at the end of the manufacturing steps, after cutting the wafer and separating the individual dices, the test structure is eliminated; in the event of a negative outcome (output NO), the wafer is immediately discarded (step 32 ).
- the check structure and method described have the following advantages: firstly they allow the measurement, on-line, of the oxide thickness without using destructive techniques and with reliable results; moreover they provide important information at an early stage of the manufacturing process (immediately after forming the oxide layer to be measured) and hence allow discarding, where necessary, of defective parts prior to completion of the manufacturing process and carrying out of expensive final tests on the device, thus avoiding unnecessary costs, or, if possible, allow modification of the process parameters so as to compensate for unsuitable thickness values.
- the check method and structure described and illustrated here may be subject to modifications and variations without thereby departing from the scope of the present invention.
- the invention is applicable to devices of different types, with P-type or N-type doping and to high-voltage or low-voltage devices; in particular, in high-voltage devices the test structure may be formed and subjected to measurement prior to LDD (Low Doped Drain) implantation, in which case the invention allows determination of the correlation between thickness of the oxide and low-doped drain extension regions formed before source/drain implantation, or after etching spacers and actual source/drain implantation, to highlight problems associated with formation of the spacers.
- the area 15 b is shown as square; it could be a rectangle or any suitable shape.
- the polysilicon region 10 can also be made of a size and shape to permit direct measure on the oxide on top of the polysilicon.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
Abstract
The structure allows checking an integrated electronic device comprising an oxide layer to be measured located above a doped pocket of a wafer of doped semiconductor material and arranged adjacent to a gate region of polycrystalline semiconductor material. The structure is formed at a suitable point of the wafer and comprises an oxide test region of the same material, having the same thickness and the same electrical characteristics as the oxide layer to be measured and a polycrystalline region of the same material, having the same thickness and the same electrical characteristics as the gate region. The polycrystalline region extends preferably along the perimeter of a square and delimits laterally the oxide test region, the area of which is greater than the area of the oxide layer to be measured so as to allow non-destructive testing, on-line, of the oxide layer to be measured during an early stage of the manufacturing process.
Description
- This application is a continuation of pending U.S. patent application Ser. No. 09/209,049, filed Dec. 9, 1998.
- The present invention relates to a structure and to a method for evaluating an integrated electronic device. In particular the present invention is intended to measure, on-line, the thickness of an oxide layer extending in a position adjacent to a polycrystalline region.
- As is known, present MOS microelectronics devices contain oxide layers, the thickness of which is not known with precision. In particular, the thickness of the gate oxide layer (HV oxide for high-voltage components and LV oxide for low-voltage components), which is formed on the surface of the wafer and undergoes the gate definition step, may be undefined for various reasons. First of all, the doping level of the wafer surface region is not known precisely and may vary slightly from batch to batch under the same manufacturing conditions; since the doping level affects the thickness of the oxide layer grown above the surface region (the more the surface region is doped, the greater is oxide layer the thickness) initial uncertainty arises as to the value of this thickness. Moreover, during the gate region definition step, when the polycrystalline silicon layer is etched to remove the useless silicon portions, overetching may occur, causing slight removal of the oxide layer, despite the selectivity of the etching operation. This possible removal may in turn increase the uncertainty as to the thickness. The subsequent gate region re-oxidation step, performed to seal the gate region, may further increase this uncertainty.
- The fact of not knowing the thickness of the oxide layer covering the wafer surface during manufacture is disadvantageous since ion implantation steps are performed through this layer (typically for formation of drain and source regions of MOS components), the effectiveness of which (obtainable doping level, implant depth) depends on the oxide thickness. Furthermore, the device final electrical characteristics and hence its ability to pass the final test depends precisely on the conditions of this implant. Consequently, by knowing the thickness of the oxide layer through which implantation of component conductive regions is performed, it is possible to evaluate, at an early stage of the manufacturing process, whether the finished device will, with a good degree of probability, be able to pass the final test or not, eliminating any defective wafers during an early manufacture step and hence reducing the costs associated with manufacturing rejects and carrying out complex final testing steps. Alternatively, using this information it is possible, if necessary, to modify the process parameters so as to adapt them to the given oxide thickness to ensure, at least as regards the characteristics associated with the thickness of the oxide layer, that the final tests are passed.
- In view of the above, there currently exists the need of a method for measuring this oxide.
- At present, this need has not yet been satisfied and suitable measurement methods do not exist. In fact, the present measurements performed on test chips, for verifying correct operation of the machines for manufacturing microelectronics devices, do not provide significant results since they use substrates which are not doped or in any case have different characteristics from those of the devices intended for commercial distribution, the oxide thickness of which is to be ascertained.
- Other currently known methods for measuring the oxide thickness cannot be used on-line since they require sectioning the wafer and examining the obtained section under a scanning electron microscope (SEM) or, as in case of capacitors, they require a predefined minimum thickness (greater than that of the oxide layer to be examined) and/or a large examination area, greater than the zone accommodating the oxide to be measured (typically coinciding with the source and drain regions).
- One object of the invention is therefore to provide a structure and a method allowing the measurement of the thickness of an oxide layer extending above a semiconductor material wafer. According to one embodiment, the thickness of the oxide layer extending on the sides of the polycrystalline regions intended to form the gate regions of MOS components can be measured.
- According to a further embodiment of the present invention a structure and a method for evaluating an integrated electronic device are also provided.
- The invention will now be described with reference to the accompanying drawings which show a non-limiting example of embodiment thereof, wherein:
- FIG. 1 shows a cross-section through a semiconductor material wafer according to an embodiment of the invention;
- FIG. 2 shows a plan view of a portion of the wafer according to FIG. 1;
- FIG. 3 shows a cross-section, similar to FIG. 1, according to a second embodiment of the invention; and
- FIG. 4 shows a flowchart of the present method.
- According to the invention, a test structure is formed by an oxide layer located above a doped monocrystalline region and also by a polycrystalline region formed above the oxide layer at a suitable point of the wafer. The thickness of the various regions and doping of each are selected to ensure maximum similarity between the electrical characteristics of the test structures and those of the operational devices. But the area and location of the test structure are selected to allow measurement thereof using the present machines. Preferably the test structure area has dimensions equal to the minimum dimensions which can be examined by the measurement instrument used. In particular, the wafer surface region on which the structure is formed, the oxide layer of the test structure and the polycrystalline region are formed under the same conditions as the region of the operational devices including the oxide layer, the thickness of which is to be ascertained.
- In detail, FIG. 1 shows a cross-section through a wafer 1 of semiconductor material comprising a
first zone 1 a in which an operational device such as an MOS component is to be formed and asecond zone 1 b in which a test structure is to be formed. The two 1 a, 1 b may be adjacent to or distant from one another; in particular, an area of wafer 1 not otherwise utilized may be used as thezones zone 1 b. In the example shown, wafer 1 is formed by an N-type substrate 2 containing P- 3, 4, in thetype pockets zone 1 a and in thezone 1 b, respectively. In one embodiment, the P pockets are of the same doping concentration and are preferably formed in the same step. Moreover, field oxide or otherisolation structures regions 7 extend along thesurface 5 of the wafer at selected locations. - A gate oxide layer indicated at 6 a in
zone 1 a and at 6 b inzone 1 b extends overwafer surface 5, preferably formed in the same step. A polycrystallinesilicon gate region 9 is formed abovegate oxide layer 6 a, inzone 1 a, and apolycrystalline region 10, extending along the perimeter of a square and having the shape shown in the plan view of FIG. 2, is formed above thegate oxide layer 6 b, inzone 1 b. In one embodiment,polycrystalline region 10 has a large area, for example a square, sized between 50×50 μm2 and 100×100 μm2, preferably 70×70 μm2. - The
gate region 9 and thepolycrystalline region 10 are sealed externally by a sealing layer indicated at 11 a inzone 1 a and at 11 b inzone 1 b. The 11 a, 11 b of silicon oxide, is formed through a re-oxidation step, in a per se known manner, and extends also above the exposed portions of thesealing layer 6 a, 6 b so as to form in these zones, overall, first oxide regions indicated 15 a and a second oxide region indicated 15 b.gate oxide layer - In an alternative embodiment, the 11 a, 11 b can be an oxide of the type formed as the sidewall oxide for spaces on the polysilicon gate, creating the
15 a, 15 b.layer - In particular, the
first oxide regions 15 a form the layer, the thickness of which is to be ascertained and is unknown because of uncertainty regarding the initial thickness of the 6 a, 6 b and any overetching during definition of thegate oxide layer gate region 9 andpolycrystalline region 10, as well as, in some cases, regarding the thickness of the 11 a, 11 b. Thesealing layer second oxide region 15 b, delimited laterally bypolycrystalline region 10 and hence having the indicated above large area, represents the layer to be measured andzone 1 b defines a test structure, indicated as a whole 16. Since 3, 4 are formed simultaneously,pockets 6 a, 6 b belong to a same gate oxide layer, asportions 11 a, 11 b of the sealing layer,portions gate region 9 andpolycrystalline region 10 are formed during simultaneous process steps, the 15 a, 15 b have the same thickness. Moreover, since the area of theoxide regions second oxide region 15 b is much greater than the first oxide region (of the order of 1 μm2), its thickness may be measured, on-line, in a non-destructive manner for example through an ellipsometer (for example the machine identified as TENCOR). - FIG. 3 shows a different embodiment wherein the semiconductor material regions are of the opposite doping type (P-
type substrate 2, N-type pockets 3 and 4) and wherein source/drain implanting has already been performed. Consequently, tworegions 18, defining source and drain regions of the finished transistor, are present on the sides ofgate region 9, and a P-type dopedregion 19 is present inside the area delimited by thepolycrystalline region 10. In one embodiment the 18 and 19 may be the final source and drain regions and the transistor a finished transistor. In an alternative embodiment, theregions 18 and 19 are the lightly doped source and drain regions and theregions layer 15 represents the sidewall oxide. - The overall structure defined by
zone 1 b, indicated at 20, therefore represents the test structure and allows, with respect to thestructure 16 according to FIG. 1, the doping level of the doped region 19 (and therefore the source and drain regions 18) to be linked to the thickness of thesecond oxide region 15 b (and hence thefirst oxide regions 15 a). - In particular, since the thickness of
15 a, 15 b influences implantation and diffusion of source/oxide regions 18, 19 and therefore the surface resistance of these regions, during development of the device, it is possible to perform a series of measurements to ascertain exactly, for the specific process under study, the correlation existing between the two parameters (thickness and surface resistance). In particular there is strong evidence that this correlation is linear. In any case, once the correlation between the two parameters has been determined experimentally for the considered manufacturing method, this correlation may be used during mass-production of the devices to evaluate wafer by wafer (or at least on one wafer of the batch) the quality of the process steps performed and in particular whether the wafer is able to continue in the manufacturing process or must be discarded.drain regions - In view of the above, the method for checking the integrated device is described hereinbelow with reference to the flowchart of FIG. 4, wherein the process steps for manufacturing integrated components not influencing the check have been omitted.
- In detail, initially and by per se known techniques,
pockets 3 and 4 (step 20) are implanted simultaneously; gate oxidation is performed (step 22), so as to grow or deposit the 6 a, 6 b onoxide layer surface 7 of wafer 1; then thegate region 9 and thepolycrystalline region 10 are formed by deposition, if necessary doping ions implantation and subsequent shaping of a polycrystalline silicon layer (step 23); then, in a per se known manner, the wafer is re-oxided (step 24) so that a thin oxide layer covers and 9 and 10, andseals regions 11 a and 11 b are simultaneously formed. Then wafer 1 is removed from the oxidation oven and undergoes measurement through an ellipsometer in order to evaluate the thickness of theoxide portions oxide region 15 b inside thetest structure 16 or 20 (step 26). Then a check is made to verify whether the measured thickness T is within an acceptable range, namely whether it is greater than or equal to a predefined minimum value T1 and is less than or equal to a predefined maximum value T2, so as to ensure that source/drain implantation performed through the oxide layer has the desired electrical characteristics. - If the outcome of the check is positive (output YES to step 30), the wafer undergoes the further manufacturing steps according to the design (step 31) and at the end of the manufacturing steps, after cutting the wafer and separating the individual dices, the test structure is eliminated; in the event of a negative outcome (output NO), the wafer is immediately discarded (step 32).
- During design, when trying to determine, for the considered process, the existing correlation between thickness of
15 a, 15 b and electrical characteristics of source/oxide regions drain regions 18, a process identical to that described with reference to FIG. 4 is performed, except for the fact that, at the end of the step of re-oxidizing the gate and polycrystalline regions (step 24), implantation of the 18 and 19 is performed and, in addition to measurement of the thickness (step 26), measurement of the surface resistance of theregions 18, 19 is also performed.regions - The check structure and method described have the following advantages: firstly they allow the measurement, on-line, of the oxide thickness without using destructive techniques and with reliable results; moreover they provide important information at an early stage of the manufacturing process (immediately after forming the oxide layer to be measured) and hence allow discarding, where necessary, of defective parts prior to completion of the manufacturing process and carrying out of expensive final tests on the device, thus avoiding unnecessary costs, or, if possible, allow modification of the process parameters so as to compensate for unsuitable thickness values.
- The check method and structure described and illustrated here may be subject to modifications and variations without thereby departing from the scope of the present invention. In particular, the invention is applicable to devices of different types, with P-type or N-type doping and to high-voltage or low-voltage devices; in particular, in high-voltage devices the test structure may be formed and subjected to measurement prior to LDD (Low Doped Drain) implantation, in which case the invention allows determination of the correlation between thickness of the oxide and low-doped drain extension regions formed before source/drain implantation, or after etching spacers and actual source/drain implantation, to highlight problems associated with formation of the spacers. Further, the
area 15 b is shown as square; it could be a rectangle or any suitable shape. Thepolysilicon region 10 can also be made of a size and shape to permit direct measure on the oxide on top of the polysilicon.
Claims (8)
1. A structure for checking an integrated electronic device comprising:
an oxide layer to be measured located above a body of doped semiconductor material and arranged in a position adjacent to a gate region of polycrystalline semiconductor material, said oxide layer having a first area;
an oxide test region of the same material as said oxide layer and having the same thickness and the same electrical characteristics as said oxide layer; and
a polycrystalline region of the same material as said gate region, having the same thickness and the same electrical characteristics as said gate region, and positioned adjacent to the oxide test region, said oxide test region having a second area greater than the first area.
2. A structure according to claim 1 wherein said polycrystalline region extends along a closed line.
3. A structure according to claim 2 wherein said closed line delimits an area with dimensions greater than 50×50 μm2.
4. The structure according to claim 1 wherein said polycrystalline region laterally surrounds and delimits said oxide test region.
5. A structure for checking an integrated electronic device, comprising:
a doped semiconductor material body;
a gate region of polycrystalline semiconductor material;
an oxide layer having a thickness to be determined, located above the semiconductor material body, arranged in a position adjacent to the gate region, and having a first area; and
a test region positioned on the semiconductor material body, the test region including an oxide test region of a same material as the oxide layer and having a thickness that is equal to the thickness of the oxide layer, the oxide test region having a second area that is greater than the first area and sufficiently large to be measured in a non-destructive manner by an ellipsometer.
6. The structure of claim 5 wherein the test region further includes a polycrystalline region that completely surrounds the oxide test region.
7. The test structure of claim 6 wherein the polycrystalline region extends along a closed line.
8. The test structure of claim 5 wherein the second area has dimensions greater than or equal to 50×50 μm2.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/862,665 US20030189204A1 (en) | 1997-12-10 | 2001-05-21 | Structure and method for evaluating an integrated electronic device |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| IT97TO001073A IT1296624B1 (en) | 1997-12-10 | 1997-12-10 | STRUCTURE AND METHOD FOR EVALUATING AN INTEGRATED ELECTRONIC DEVICE. |
| ITTO97A001073 | 1997-12-10 | ||
| US09/209,049 US6313480B1 (en) | 1997-12-10 | 1998-12-09 | Structure and method for evaluating an integrated electronic device |
| US09/862,665 US20030189204A1 (en) | 1997-12-10 | 2001-05-21 | Structure and method for evaluating an integrated electronic device |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/209,049 Continuation US6313480B1 (en) | 1997-12-10 | 1998-12-09 | Structure and method for evaluating an integrated electronic device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20030189204A1 true US20030189204A1 (en) | 2003-10-09 |
Family
ID=11416185
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/209,049 Expired - Fee Related US6313480B1 (en) | 1997-12-10 | 1998-12-09 | Structure and method for evaluating an integrated electronic device |
| US09/838,946 Abandoned US20020130320A1 (en) | 1997-12-10 | 2001-04-19 | Method for evaluating an integrated electronic device |
| US09/862,665 Abandoned US20030189204A1 (en) | 1997-12-10 | 2001-05-21 | Structure and method for evaluating an integrated electronic device |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/209,049 Expired - Fee Related US6313480B1 (en) | 1997-12-10 | 1998-12-09 | Structure and method for evaluating an integrated electronic device |
| US09/838,946 Abandoned US20020130320A1 (en) | 1997-12-10 | 2001-04-19 | Method for evaluating an integrated electronic device |
Country Status (2)
| Country | Link |
|---|---|
| US (3) | US6313480B1 (en) |
| IT (1) | IT1296624B1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060192200A1 (en) * | 2005-02-25 | 2006-08-31 | Chuck Chen | Test key structure |
| CN103872021A (en) * | 2014-03-24 | 2014-06-18 | 上海华力微电子有限公司 | Semiconductor structure for WAT testing |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6506615B2 (en) * | 2001-05-04 | 2003-01-14 | Mosel Vitelic, Inc. | Method for measuring the depth of well |
| TWI235445B (en) * | 2003-09-02 | 2005-07-01 | Nanya Technology Corp | Method and device for measuring gate oxide layer thickness of vertical transistor |
| CN104681460B (en) * | 2013-11-28 | 2017-11-10 | 中芯国际集成电路制造(上海)有限公司 | A kind of ion injection test method, test structure and semiconductor devices |
| CN120237127B (en) * | 2025-06-03 | 2025-09-02 | 广立微(上海)技术有限公司 | Gate oxide layer electrical thickness monitoring structure, method, device and computer equipment |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3774088A (en) * | 1972-12-29 | 1973-11-20 | Ibm | An integrated circuit test transistor structure and method of fabricating the same |
| US4810673A (en) * | 1986-09-18 | 1989-03-07 | Texas Instruments Incorporated | Oxide deposition method |
| US5095344A (en) * | 1988-06-08 | 1992-03-10 | Eliyahou Harari | Highly compact eprom and flash eeprom devices |
| US5168072A (en) * | 1990-10-12 | 1992-12-01 | Texas Instruments Incorporated | Method of fabricating an high-performance insulated-gate field-effect transistor |
| KR0150102B1 (en) * | 1995-08-22 | 1998-12-01 | 김주용 | Test pattern and measuring method of insulating film thickness using same |
| KR0153617B1 (en) * | 1995-09-20 | 1998-12-01 | 김광호 | Semiconductor integrated circuit manufacturing process method |
| JP2970555B2 (en) * | 1996-10-28 | 1999-11-02 | 日本電気株式会社 | Semiconductor device manufacturing method and manufacturing apparatus |
| US5908315A (en) * | 1997-08-18 | 1999-06-01 | Advanced Micro Devices, Inc. | Method for forming a test structure to determine the effect of LDD length upon transistor performance |
| US6153892A (en) * | 1998-02-12 | 2000-11-28 | Nec Corporation | Semiconductor device and method for manufacture thereof |
| US6259131B1 (en) * | 1998-05-27 | 2001-07-10 | Taiwan Semiconductor Manufacturing Company | Poly tip and self aligned source for split-gate flash cell |
-
1997
- 1997-12-10 IT IT97TO001073A patent/IT1296624B1/en active IP Right Grant
-
1998
- 1998-12-09 US US09/209,049 patent/US6313480B1/en not_active Expired - Fee Related
-
2001
- 2001-04-19 US US09/838,946 patent/US20020130320A1/en not_active Abandoned
- 2001-05-21 US US09/862,665 patent/US20030189204A1/en not_active Abandoned
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060192200A1 (en) * | 2005-02-25 | 2006-08-31 | Chuck Chen | Test key structure |
| US7279707B2 (en) * | 2005-02-25 | 2007-10-09 | United Microelectronics Corp. | Test key structure |
| CN103872021A (en) * | 2014-03-24 | 2014-06-18 | 上海华力微电子有限公司 | Semiconductor structure for WAT testing |
Also Published As
| Publication number | Publication date |
|---|---|
| ITTO971073A1 (en) | 1999-06-10 |
| US6313480B1 (en) | 2001-11-06 |
| IT1296624B1 (en) | 1999-07-14 |
| US20020130320A1 (en) | 2002-09-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100294063B1 (en) | How to determine and deal with defects on wafers using improved submicron technology | |
| US20060022295A1 (en) | Evaluation method and manufacturing method of semiconductor device | |
| US7063991B1 (en) | Methods of determining characteristics of doped regions on device wafers, and system for accomplishing same | |
| US6673640B2 (en) | Method of manufacturing semiconductor device for evaluation capable of evaluating crystal defect using in-line test by avoiding using preferential etching process | |
| US6313480B1 (en) | Structure and method for evaluating an integrated electronic device | |
| US7033846B2 (en) | Method for manufacturing semiconductor devices by monitoring nitrogen bearing species in gate oxide layer | |
| US5705404A (en) | Method of implant verification in semiconductor device using reticle specific indicator | |
| CN100468679C (en) | Semiconductor device, manufacturing method and evaluation method of semiconductor device | |
| US6734028B1 (en) | Method of detecting shallow trench isolation corner thinning by electrical stress | |
| US6858450B1 (en) | Method of alternating grounded/floating poly lines to monitor shorts | |
| US7989232B2 (en) | Method of using electrical test structure for semiconductor trench depth monitor | |
| US6859748B1 (en) | Test structure for measuring effect of trench isolation on oxide in a memory device | |
| US5780316A (en) | Linewidth control apparatus and method | |
| JPH11126810A (en) | Measurement method of crystal defect | |
| US12354922B2 (en) | Contamination detection method | |
| US3976377A (en) | Method of obtaining the distribution profile of electrically active ions implanted in a semiconductor | |
| US7043328B2 (en) | Method for manufacturing semiconductor device utilizing monitor wafers | |
| US7038222B1 (en) | System and method for using areas near photo global alignment marks or unpatterned areas of a semiconductor wafer to create structures for SIMS or E-Beam or XRD testing | |
| KR20100062400A (en) | Defect analysis method of a semiconductor wafer | |
| JP2000021803A (en) | Method of measuring impurity amount and method of manufacturing semiconductor device using the same | |
| US20100200853A1 (en) | Semiconductor device and manufacturing method thereof | |
| HK1005004A (en) | Method of defect determination and defect engineering on product wafers of advanced submicron technologies | |
| JP2003194747A (en) | Method of measuring concentration distribution of element in solid | |
| CN119108295A (en) | A monitoring device and method for etching depth of trench MOS | |
| US7105398B2 (en) | Method for monitoring lateral encroachment of spacer process on a CD SEM |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |