US20030162374A1 - Method for forming a retrograde implant - Google Patents
Method for forming a retrograde implant Download PDFInfo
- Publication number
- US20030162374A1 US20030162374A1 US10/083,062 US8306202A US2003162374A1 US 20030162374 A1 US20030162374 A1 US 20030162374A1 US 8306202 A US8306202 A US 8306202A US 2003162374 A1 US2003162374 A1 US 2003162374A1
- Authority
- US
- United States
- Prior art keywords
- blocking layer
- ion implant
- substrate
- ion
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P30/204—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0151—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0156—Manufacturing their doped wells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0191—Manufacturing their doped wells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H10P30/212—
-
- H10P30/22—
-
- H10P30/225—
Definitions
- the present invention relates to the field of semiconductor processing; more specifically, it relates to a method for forming a retrograde ion implant.
- N channel field effect transistors NFETs
- PFETs P-channel field effect transistors
- V T voltage
- I OFF off currents
- SCE short channel effects
- the channel is formed by control of the P-well dopant profile concentration.
- Control of the respective N or P-well profile is accomplished by performing at least one low-voltage and low-dose shallow ion implant and at least one high-voltage and high-dose ion retrograde implant, both of the same dopant type.
- a shallow implant is one in which the implanted species remain relatively close to the silicon surface.
- a retrograde implant is one in which the highest dopant concentration of the implanted species occurs a distance below the silicon surface.
- FIGS. 1A and 1B are partial cross-sectional views illustrating a related art method of forming a P-well or an N-well.
- STI shallow trench isolation
- Formed on a top surface 110 of silicon substrate 100 is a thin oxide layer 115 .
- Formed on a top surface 120 of STI 105 is a photoresist image 125 .
- Ions 130 B striking photoresist image 125 are absorbed by photoresist image 125 .
- Ions 130 C, striking near sidewall 145 of photoresist image 125 are deflected by atoms in the photoresist but image lack sufficient energy to pass through the sidewall of the photoresist image.
- FIG. 1B a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.
- Ions 150 A pass through thin oxide layer 115 and penetrate into substrate 100 forming a deep portion 155 of well 135 .
- Ions 150 B striking photoresist image 125 are absorbed by the photoresist image.
- Edge region 160 extends a distance “W” into well 140 measured from resist sidewall 145 .
- Edge region 160 extends a depth “D” measured from a top surface 165 of thin oxide layer 115 .
- P-wells or N-wells away from photoresist image 125 are not effected and do not have edge regions, “D” can range from about near zero to 0.5 microns and “W” can range from about near zero to 1.2 microns.
- the V T of NFETs and PFETs devices fabricated in wells adjacent to photoresist image 125 can differ from the V T of NFETs and PFETs fabricated in wells away from (non-adjacent) by as much as about 20 to 120 millivolts.
- the concentration of dopant in the shallow portion 135 of well 140 in edge region 160 can be ten times the concentration of dopant in the rest of shallow portion 135 of well 140 .
- a first aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a masking image having a sidewall on the substrate; forming a blocking layer on the substrate and on the masking image; and performing a retrograde ion implant through the blocking layer into the substrate, wherein the blocking layer substantially blocks ions scattered at the sidewall of the masking layer.
- a second aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a blocking layer on the substrate; forming a masking image having a sidewall on the blocking layer; and performing a retrograde ion implant through the blocking layer into the substrate, wherein the blocking layer substantially blocks ions scattered at the sidewall of the masking layer.
- a third aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a first blocking layer on the substrate and a second blocking layer on the first blocking layer; forming a masking image having a sidewall on the second blocking layer; and performing a retrograde ion implant through the first and second blocking layer into the substrate, wherein the second or first and second blocking layers substantially blocks ions scattered at the sidewall of the masking layer.
- FIGS. 1A and 1B are partial cross-sectional views illustrating a related art method for forming a P-well or an N-well;
- FIG. 2 is a flowchart of processing steps for forming a P-well or an N-well according to a first embodiment of the present invention
- FIGS. 3A and 3B are partial cross-sectional views illustrating the ion implant steps of FIG. 2;
- FIG. 4 is a flowchart of processing steps for forming a P-well or an N-well according to a second embodiment of the present invention
- FIGS. 5A and 5B are partial cross-sectional views illustrating the ion implant steps of FIG. 4;
- FIG. 6 is a flowchart of processing steps for forming a P-well or an N-well according to a third embodiment of the present invention.
- FIGS. 7A and 7B are partial cross-sectional views illustrating the ion implant steps of FIG. 6;
- FIG. 8 is a flowchart of processing steps for forming a P-well or an N-well according to a fourth embodiment of the present invention.
- FIGS. 9A and 9B are partial cross-sectional views illustrating the ion implant steps of FIG. 7.
- a low-voltage ion implant generally results in a shallow ion implant. Shallow implants are often performed at low dose as well as low voltage. In a shallow ion implant, the implanted species remain relatively close to the substrate surface and the highest dopant concentration of the implanted species occurs at or very near the substrate surface. In this disclosure ion implants performed at a voltage of less than about 100 Kev and at a dose of less than about 5E13 atoms/cm 2 are considered shallow ion implants.
- a high-voltage ion implant generally results in a retrograde ion implant provided any blocking layer is sufficiently thin.
- Retrograde ion implants are often performed at high-dose as well as high voltage. In a retrograde ion implant the highest dopant concentration of the implanted species occurs a distance below the substrate surface.
- ion implants performed at a voltage of equal to or greater than about 100 Kev and at a dose of about equal to or greater than 5E13 atoms/cm 2 .
- the present invention is also applicable to shallow ion implants of low-energy and high-dose as well as to retrograde implants of high-energy and low-dose though the dopant concentration of the shallow portion of a P-well or an N-well formed by a shallow high-dose ion implant well would not be effected as much by scattering from a retrograde low-dose ion implant.
- the ion implantation steps are performed at an incident angle between about 0° to 10° with 7° being most commonly used, though the invention is applicable to any angle between 0° and 90°.
- the incident angle is measured from a line normal to the surface being implanted.
- the present invention will be described in terms of a retrograde boron or phosphorus implant to form either a P-well or an N-well respectively, the invention is equally applicable to a retrograde implant of other ion species containing atoms of arsenic, germanium or indium used alone or in combination with each other and in combination with boron and/or phosphorus. Also one skilled in the art would realize that ion species containing boron or phosphorus could be implanted, for example, BF 2 + , and that the terms boron and phosphorus are intended to include all ion species containing boron or phosphorus.
- the present invention is also applicable to other substrates such as sapphire, ruby, SiGe and silicon-on-insulator (SOI).
- FIG. 2 is a flowchart of processing steps for forming a P-well or an N-well according to a first embodiment of the present invention and FIGS. 3A and 3B are partial cross-sectional views illustrating the ion implant steps of FIG. 2.
- STI 105 is formed in substrate 100 and thin oxide layer 115 formed on top surface 110 of the silicon substrate.
- thin oxide layer 115 may be explicitly formed or may be formed as a result of the shallow trench isolation (STI) processes previously performed.
- STI shallow trench isolation
- thin oxide layer 115 is about 40 to 60 ⁇ thick. Both STI 105 and thin oxide layer 115 are optional.
- photoresist image 125 is formed on top surface 120 of STI 105 by any one of a number of photolithographic methods known to one skilled in the art. While the example of a photoresist image is used, other masking images formed from masking layers comprised of materials other than photoresist may be employed in this and subsequent embodiments of the present invention. In one example, photoresist image 125 is either positive or negative photoresist and is about 0.8 to 2.2 microns thick.
- Ions 130 A, striking thin oxide layer 115 pass through the thin oxide layer and penetrate into substrate 100 forming shallow portion 135 of well 140 .
- Ions 130 B striking photoresist image 125 are absorbed by the photoresist image.
- Ions 130 C, striking photoresist image 125 near sidewall 145 of the photoresist image pass into the photoresist image and are deflected by atoms in the photoresist image.
- Ions 130 C lack sufficient energy to escape through sidewall 145 of photoresist image 125 or if they do escape, to pass through thin oxide layer 115 .
- a blocking layer 190 is formed over thin oxide layer 115 and photoresist image 125 . It is not necessary that blocking layer cover sidewall 145 of photoresist image 125 . Of course, when blocking layer 190 covers sidewall 145 , the possibility exists for scattering of ions off the blocking layer itself, so the thickness of the blocking layer needs to take this into account as well.
- step 195 of FIG. 2 a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.
- Ions 150 A striking blocking layer 190 pass through the blocking layer and through thin oxide layer 115 and penetrate into substrate 100 forming deep portion 155 of well 140 .
- Ions 150 B striking blocking layer 190 pass through the blocking layer, penetrate into photoresist image 125 and are absorbed by the photoresist image.
- Ions 150 C striking blocking layer 190 near sidewall 145 of photoresist image 125 pass through the blocking layer, penetrate into the photoresist image and are deflected by atoms in the photoresist image. Ions 150 C have sufficient energy to pass through sidewall 145 of photoresist image 125 but not through blocking layer 190 and are absorbed by the blocking layer.
- a blocking layer substantially blocks ions scattered at the sidewall of a masking image from penetrating into the substrate by absorbing a significant portion of the scattered ions alone or in combination with overlaying or underlaying layers.
- Substantial blocking may be determined to have occurred when little or no difference in the V T of edge devices and the V T of non-edge devices can be measured or when the difference in edge device V T and non-edge device V T is within a preset limit.
- substantial blocking may be determined to have occurred when under similar processing conditions except for the presence or absence of a blocking layer, the V T of edge devices fabricated without the use of a blocking layer is measurably different (or different within a preset limit) from the V T of edge devices fabricated with the use of a blocking layer.
- Secondary ion mass spectroscopy (SIMS) analysis may also be used by comparing structures implanted away from resist edges with structures implanted near or next to resist edges.
- That a given layer will exhibit substantial blocking can also be predicted by combining a theoretical determination of the amount of energy remaining to deflected ions with data from range tables or calculations using range equations of the material and thickness of the blocking layer such that a predetermine percentage of the total number of deflected ions do not penetrate into the substrate.
- Blocking layer 190 must be thin enough to allow ions 150 A to pass through but thick enough to block ions 150 C from passing through, ions 150 C having lost energy by collisions with atoms within photoresist image 125 .
- blocking layer 190 is formed from any one of several organic anti-reflective coating (ARC) materials or other conformal materials well known in the art and is about 900 to 3600 ⁇ thick.
- ARC organic anti-reflective coating
- step 200 of FIG, 2 resist image 125 and blocking layer 190 are removed.
- FIG. 4 is a flowchart of processing steps for forming a P-well or an N-well according to a second embodiment of the present invention and FIGS. 5A and 5B are partial cross-sectional views illustrating the ion implant steps of FIG. 4.
- STI 105 is formed in substrate 100 and thin oxide layer 115 formed on top surface 110 of the silicon substrate.
- thin oxide layer 115 is about 40 to 60 ⁇ thick. Both STI 105 and thin oxide layer 115 are optional.
- blocking layer 215 is formed over thin oxide layer 115 and STI 105 .
- blocking layer 215 is an organic material such as polyimide or photoresist and is about 1000 to 3000 A thick.
- photoresist image 125 is formed on a top surface 225 of blocking layer 215 .
- Photoresist image 125 is aligned over STI 105 .
- Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example, photoresist image 125 is either positive or negative photoresist and is about 0.8 to 2.0 microns thick.
- blocking layer 215 is formed from a photoresist material then photoresist image 125 is formed from a photoresist of opposite polarity from that of the blocking layer. For example, if blocking layer 215 is formed from positive resist, then photoresist image 125 is formed from negative resist. If blocking layer 215 is formed from negative resist, then photoresist image 125 is formed from positive resist.
- Ions 150 A striking blocking layer 215 pass through the blocking layer, through thin oxide layer 115 and penetrate into substrate 100 forming deep portion 155 of well 135 .
- Ions 150 B striking blocking layer 215 pass through the blocking layer, penetrate into photoresist image 125 and are absorbed by the photoresist image.
- Blocking layer 215 must be thin enough to allow ions 150 A to pass through but thick enough to block ions 150 C from passing through, ions 150 C having lost energy by collisions with atoms within photoresist image 125 .
- blocking layer 215 (see FIG. 5A) is thinned to form a thinned portion 215 A of blocking layer 215 where the blocking layer is not protected by photoresist image 125 .
- thinned portion 215 A of blocking layer 215 is about 0 to 1000 ⁇ thick and the thinning was accomplished by any one of well known reactive ion etch (RIE) processes.
- RIE reactive ion etch
- thinned photoresist image 125 A is also thinned by the RIE process to form thinned photoresist image 125 A, so it is the combination of the thickness of thinned portion 215 A of blocking layer 215 and the thickness of thinned photoresist image 215 A that must be sufficient to block low voltage ion 130 A.
- Ions 130 A, striking thinned blocking layer 215 A pass through the thinned blocking layer, pass through thin oxide layer 115 and penetrate into substrate 100 forming shallow portion 135 of well 140 .
- Ions 130 B striking photoresist image 125 are absorbed by the photoresist image.
- Ions 130 C, striking photoresist image 125 near sidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetrate thinned portion 215 A of blocking layer 215 .
- step 245 of FIG. 4 resist image 125 thinned portion 215 A and blocking layer 215 are removed.
- FIG. 6 is a flowchart of processing steps for forming a P-well or an N-well according to a third embodiment of the present invention and FIGS. 7A and 7B are partial cross-sectional views illustrating the ion implant steps of FIG. 6.
- STI 105 is formed in substrate 100 and thin oxide layer 115 formed on top surface 110 of the silicon substrate.
- thin oxide layer 115 is about 40 to 60 ⁇ thick. Both STI 105 and thin oxide layer 115 are optional.
- blocking layer 260 is formed over thin oxide layer 115 and STI 105 .
- blocking layer 260 is formed from silicon oxide, silicon nitride, polysilicon, borosilicate glass (BSG), boro-phosphorus-silicate glass (BPSG), quartz, tetraethoxysilane (TEOS) oxide or high density plasma (HDP) oxide and is about 200 to 3600 ⁇ thick.
- photoresist image 125 is formed on a top surface 270 of blocking layer 260 .
- Photoresist image is 125 is aligned over STI 105 .
- Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example, photoresist image 125 is either positive or negative photoresist and is about 1.2 to 2.2 microns thick.
- Ions 150 A striking blocking layer 260 pass through the blocking layer and through thin oxide layer 115 and penetrate into substrate 100 forming deep portion 155 of well 140 .
- Ions 150 B striking resist image 125 penetrate into the photoresist image and are absorbed by the photoresist image.
- Ions 150 C striking photoresist image 125 near sidewall 145 of the photoresist image penetrate into the photoresist image, are deflected by atoms in the photoresist image and have sufficient energy to pass through sidewall 145 of the photoresist image. Ions 150 C do not have sufficient energy to pass through blocking layer 260 and are absorbed by the blocking layer.
- Blocking layer 260 must be thin enough to allow ions 150 A to pass through but thick enough to block ions 150 C from passing through, ions 150 C having lost energy by collisions with atoms within photoresist image 125 .
- step 280 of FIG. 6 portions of blocking layer 260 not protected by resist image 125 are removed.
- Ions 130 A, striking thin oxide layer 115 pass through the thin oxide layer and penetrate into substrate 100 forming shallow portion 135 of well 140 .
- Ions 130 B striking photoresist image 125 are absorbed by the photoresist image.
- Ions 130 C, striking photoresist image 125 near sidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetrate thin oxide layer 115 .
- step 290 of FIG, 6 resist image 125 and blocking layer 260 are removed.
- FIG. 8 is a flowchart of processing steps for forming a P-well or an N-well according to a fourth embodiment of the present invention and FIGS. 9A and 9B are partial cross-sectional views illustrating the ion implant steps of FIG. 7.
- STI 105 is formed in substrate 100 and thin oxide layer 115 formed on top surface 110 of the silicon substrate.
- thin oxide layer 115 is about 40 to 60 ⁇ thick. Both STI 105 and thin oxide layer 115 are optional.
- first blocking layer 305 is formed over thin oxide layer 115 and STI 105 and a second blocking layer 310 is formed on top surface 315 of first blocking layer 305 .
- first blocking layer 305 is formed from silicon nitride or polysilicon and is 100 to 500 ⁇ thick and second blocking layer 310 is formed from borosilicate glass (BSG), boro-phosphorus-silicate glass (BPSG), quartz, tetraethoxysilane (TEOS) oxide, high density plasma (HDP) oxide or polysilicon and is about 500 to 2500 ⁇ thick.
- photoresist image 125 is formed on a top surface 325 of second blocking layer 310 .
- Photoresist image is 125 is aligned over STI 105 .
- Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example, photoresist image 125 is either positive or negative photoresist and is about 1.2 to 2.2 microns thick.
- Ions 150 A striking second blocking layer 310 pass through second blocking layer, pass through first blocking layer 305 , pass through thin oxide layer 115 and penetrate into substrate 100 forming deep portion 155 of well 140 .
- Ions 150 B striking resist image 125 penetrate into the photoresist image and are absorbed by the photoresist image.
- Ions 150 C striking photoresist image 125 near sidewall 145 of the photoresist image penetrate into the photoresist image, are deflected by atoms in the photoresist image, have sufficient energy to pass through sidewall 145 of the photoresist image but not through second blocking layer 310 or first and second blocking layer 305 and 310 and are absorbed by the blocking layer(s).
- First and second blocking layers 305 and 310 must be thin enough to allow ions 150 A to pass through but thick enough to block ions 150 C from passing through, ions 150 C having lost energy by collisions with atoms within photoresist image 125 .
- step 335 of FIG. 8 portions of second blocking layer 340 not protected by resist image 125 are removed.
- First blocking layer 305 acts as an etch stop during the etching of second blocking layer 310 .
- Ions 130 B striking photoresist image 125 are absorbed by the photoresist image.
- Ions 130 C, striking photoresist image 125 near sidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetrate first blocking layer 305 .
- step 345 of FIG, 8 resist image 125 , second blocking layer 310 and first blocking layer 305 are removed.
Landscapes
- Element Separation (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates to the field of semiconductor processing; more specifically, it relates to a method for forming a retrograde ion implant.
- Modern semiconductor devices such as N channel field effect transistors (NFETs) and P-channel field effect transistors (PFETs) require careful tailoring of the dopant concentration profile in the channel region of the device in order to control voltage (V T), off currents (IOFF) and short channel effects (SCE). For an NFET, the channel is formed by control of the P-well dopant profile concentration. For a PFET, the channel is formed by control of the N-well dopant profile concentration. Control of the respective N or P-well profile is accomplished by performing at least one low-voltage and low-dose shallow ion implant and at least one high-voltage and high-dose ion retrograde implant, both of the same dopant type. A shallow implant is one in which the implanted species remain relatively close to the silicon surface. A retrograde implant is one in which the highest dopant concentration of the implanted species occurs a distance below the silicon surface. The channel/well profile tailoring ion implant processes may be best understood by reference to FIGS. 1A and 1B.
- FIGS. 1A and 1B are partial cross-sectional views illustrating a related art method of forming a P-well or an N-well. In FIG. 1A, formed in a
substrate 100 is shallow trench isolation (STI) 105. Formed on atop surface 110 ofsilicon substrate 100 is athin oxide layer 115. Formed on atop surface 120 of STI 105 is aphotoresist image 125. A low-voltage and low-dose ion implantation of ion species “X,” where “X” represents boron for a P-well or phosphorus for an N-well, is performed.Ions 130A pass throughthin oxide layer 115 and penetrate intosubstrate 100 forming ashallow portion 135 of well 140. Ions 130B strikingphotoresist image 125 are absorbed byphotoresist image 125.Ions 130C, striking nearsidewall 145 ofphotoresist image 125 are deflected by atoms in the photoresist but image lack sufficient energy to pass through the sidewall of the photoresist image. - In FIG. 1B, a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.
Ions 150A pass throughthin oxide layer 115 and penetrate intosubstrate 100 forming adeep portion 155 of well 135. Ions 150B strikingphotoresist image 125 are absorbed by the photoresist image.Ions 150C, striking nearsidewall 145 ofphotoresist image 125 penetrate into the photoresist image, are deflected by atoms inphotoresist image 125, and have sufficient energy to escape throughsidewall 145, pass throughthin oxide layer 115 and penetrate into anedge region 160 of well 140.Edge region 160 extends a distance “W” into well 140 measured fromresist sidewall 145.Edge region 160 extends a depth “D” measured from atop surface 165 ofthin oxide layer 115. Obviously P-wells or N-wells away fromphotoresist image 125 are not effected and do not have edge regions, “D” can range from about near zero to 0.5 microns and “W” can range from about near zero to 1.2 microns. The VT of NFETs and PFETs devices fabricated in wells adjacent tophotoresist image 125 can differ from the VT of NFETs and PFETs fabricated in wells away from (non-adjacent) by as much as about 20 to 120 millivolts. The concentration of dopant in theshallow portion 135 of well 140 inedge region 160 can be ten times the concentration of dopant in the rest ofshallow portion 135 of well 140. - Since devices fabricated away from
edge region 160 or in wells away from a resist sidewall, which will not have an edge region, their VT will not be increased. Integrated circuits fabricated from a mix of edge and non-edge NFETs and PFETs will have some slow devices and some fast devices. Integrated circuits fabricated from a mix of edge and non-edge NFETs and PFETs and will often exhibit asymmetric behavior. - Therefore, what is needed is a method of forming retrograde ion implants that dose not cause increased dopant concentrations in edge regions of P-wells and N-wells.
- A first aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a masking image having a sidewall on the substrate; forming a blocking layer on the substrate and on the masking image; and performing a retrograde ion implant through the blocking layer into the substrate, wherein the blocking layer substantially blocks ions scattered at the sidewall of the masking layer.
- A second aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a blocking layer on the substrate; forming a masking image having a sidewall on the blocking layer; and performing a retrograde ion implant through the blocking layer into the substrate, wherein the blocking layer substantially blocks ions scattered at the sidewall of the masking layer.
- A third aspect of the present invention is a method of ion implantation comprising: providing a substrate; forming a first blocking layer on the substrate and a second blocking layer on the first blocking layer; forming a masking image having a sidewall on the second blocking layer; and performing a retrograde ion implant through the first and second blocking layer into the substrate, wherein the second or first and second blocking layers substantially blocks ions scattered at the sidewall of the masking layer.
- The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
- FIGS. 1A and 1B are partial cross-sectional views illustrating a related art method for forming a P-well or an N-well;
- FIG. 2 is a flowchart of processing steps for forming a P-well or an N-well according to a first embodiment of the present invention;
- FIGS. 3A and 3B are partial cross-sectional views illustrating the ion implant steps of FIG. 2;
- FIG. 4 is a flowchart of processing steps for forming a P-well or an N-well according to a second embodiment of the present invention;
- FIGS. 5A and 5B are partial cross-sectional views illustrating the ion implant steps of FIG. 4;
- FIG. 6 is a flowchart of processing steps for forming a P-well or an N-well according to a third embodiment of the present invention;
- FIGS. 7A and 7B are partial cross-sectional views illustrating the ion implant steps of FIG. 6;
- FIG. 8 is a flowchart of processing steps for forming a P-well or an N-well according to a fourth embodiment of the present invention; and
- FIGS. 9A and 9B are partial cross-sectional views illustrating the ion implant steps of FIG. 7.
- A low-voltage ion implant generally results in a shallow ion implant. Shallow implants are often performed at low dose as well as low voltage. In a shallow ion implant, the implanted species remain relatively close to the substrate surface and the highest dopant concentration of the implanted species occurs at or very near the substrate surface. In this disclosure ion implants performed at a voltage of less than about 100 Kev and at a dose of less than about 5E13 atoms/cm 2 are considered shallow ion implants.
- A high-voltage ion implant generally results in a retrograde ion implant provided any blocking layer is sufficiently thin. Retrograde ion implants are often performed at high-dose as well as high voltage. In a retrograde ion implant the highest dopant concentration of the implanted species occurs a distance below the substrate surface. In this disclosure ion implants performed at a voltage of equal to or greater than about 100 Kev and at a dose of about equal to or greater than 5E13 atoms/cm 2. The present invention is also applicable to shallow ion implants of low-energy and high-dose as well as to retrograde implants of high-energy and low-dose though the dopant concentration of the shallow portion of a P-well or an N-well formed by a shallow high-dose ion implant well would not be effected as much by scattering from a retrograde low-dose ion implant.
- It has been determined that the amount of ion scattering of high-voltage and high-dose ion implants of boron and phosphorus is about the same for ion incident angles in the range of about 0° to 10° and increase significantly above about 10° with boron scattering more than phosphorus.
- The ion implantation steps, both low-energy and low dose and high-energy and high-dose for all embodiments of the present invention, are performed at an incident angle between about 0° to 10° with 7° being most commonly used, though the invention is applicable to any angle between 0° and 90°. The incident angle is measured from a line normal to the surface being implanted.
- While the present invention will be described in terms of a retrograde boron or phosphorus implant to form either a P-well or an N-well respectively, the invention is equally applicable to a retrograde implant of other ion species containing atoms of arsenic, germanium or indium used alone or in combination with each other and in combination with boron and/or phosphorus. Also one skilled in the art would realize that ion species containing boron or phosphorus could be implanted, for example, BF 2 +, and that the terms boron and phosphorus are intended to include all ion species containing boron or phosphorus.
- The present invention is also applicable to other substrates such as sapphire, ruby, SiGe and silicon-on-insulator (SOI).
- First Embodiment
- Referring to FIGS. 2, 3A and 3B, FIG. 2 is a flowchart of processing steps for forming a P-well or an N-well according to a first embodiment of the present invention and FIGS. 3A and 3B are partial cross-sectional views illustrating the ion implant steps of FIG. 2. Referring to FIG, 3A, in
step 170 of FIG. 2,STI 105 is formed insubstrate 100 andthin oxide layer 115 formed ontop surface 110 of the silicon substrate. Depending upon the technology,thin oxide layer 115 may be explicitly formed or may be formed as a result of the shallow trench isolation (STI) processes previously performed. In one example,thin oxide layer 115 is about 40 to 60 Å thick. BothSTI 105 andthin oxide layer 115 are optional. - Referring to FIG. 3A, in
step 175 of FIG. 2,photoresist image 125 is formed ontop surface 120 ofSTI 105 by any one of a number of photolithographic methods known to one skilled in the art. While the example of a photoresist image is used, other masking images formed from masking layers comprised of materials other than photoresist may be employed in this and subsequent embodiments of the present invention. In one example,photoresist image 125 is either positive or negative photoresist and is about 0.8 to 2.2 microns thick. - Referring to FIG. 3A, in
step 180 of FIG. 2, a low-voltage and low-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 130A, strikingthin oxide layer 115 pass through the thin oxide layer and penetrate intosubstrate 100 formingshallow portion 135 ofwell 140.Ions 130Bstriking photoresist image 125 are absorbed by the photoresist image.Ions 130C,striking photoresist image 125 nearsidewall 145 of the photoresist image pass into the photoresist image and are deflected by atoms in the photoresist image.Ions 130C lack sufficient energy to escape throughsidewall 145 ofphotoresist image 125 or if they do escape, to pass throughthin oxide layer 115. - Referring to FIG. 3B, in
step 185 of FIG. 2, ablocking layer 190 is formed overthin oxide layer 115 andphotoresist image 125. It is not necessary that blockinglayer cover sidewall 145 ofphotoresist image 125. Of course, when blockinglayer 190 covers sidewall 145, the possibility exists for scattering of ions off the blocking layer itself, so the thickness of the blocking layer needs to take this into account as well. - Referring to FIG. 3B, in
step 195 of FIG. 2, a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 150Astriking blocking layer 190 pass through the blocking layer and throughthin oxide layer 115 and penetrate intosubstrate 100 formingdeep portion 155 ofwell 140.Ions 150Bstriking blocking layer 190, pass through the blocking layer, penetrate intophotoresist image 125 and are absorbed by the photoresist image.Ions 150Cstriking blocking layer 190 nearsidewall 145 ofphotoresist image 125 pass through the blocking layer, penetrate into the photoresist image and are deflected by atoms in the photoresist image.Ions 150C have sufficient energy to pass throughsidewall 145 ofphotoresist image 125 but not throughblocking layer 190 and are absorbed by the blocking layer. - A blocking layer substantially blocks ions scattered at the sidewall of a masking image from penetrating into the substrate by absorbing a significant portion of the scattered ions alone or in combination with overlaying or underlaying layers. Substantial blocking may be determined to have occurred when little or no difference in the V T of edge devices and the VT of non-edge devices can be measured or when the difference in edge device VT and non-edge device VT is within a preset limit. Alternatively, substantial blocking may be determined to have occurred when under similar processing conditions except for the presence or absence of a blocking layer, the VT of edge devices fabricated without the use of a blocking layer is measurably different (or different within a preset limit) from the VT of edge devices fabricated with the use of a blocking layer. Secondary ion mass spectroscopy (SIMS) analysis may also be used by comparing structures implanted away from resist edges with structures implanted near or next to resist edges.
- That a given layer will exhibit substantial blocking can also be predicted by combining a theoretical determination of the amount of energy remaining to deflected ions with data from range tables or calculations using range equations of the material and thickness of the blocking layer such that a predetermine percentage of the total number of deflected ions do not penetrate into the substrate.
-
Blocking layer 190 must be thin enough to allowions 150A to pass through but thick enough to blockions 150C from passing through,ions 150C having lost energy by collisions with atoms withinphotoresist image 125. In one example, blockinglayer 190 is formed from any one of several organic anti-reflective coating (ARC) materials or other conformal materials well known in the art and is about 900 to 3600 Å thick. - Referring to FIG. 3B, in
step 200 of FIG, 2, resistimage 125 and blockinglayer 190 are removed. - Second Embodiment
- Referring to FIGS. 4, 5A and 5B, FIG. 4 is a flowchart of processing steps for forming a P-well or an N-well according to a second embodiment of the present invention and FIGS. 5A and 5B are partial cross-sectional views illustrating the ion implant steps of FIG. 4. Referring to FIG, 5A, in
step 205 of FIG. 4,STI 105 is formed insubstrate 100 andthin oxide layer 115 formed ontop surface 110 of the silicon substrate. In one example,thin oxide layer 115 is about 40 to 60 Å thick. BothSTI 105 andthin oxide layer 115 are optional. - Referring to FIG. 5A, in
step 210 of FIG. 4, ablocking layer 215 is formed overthin oxide layer 115 andSTI 105. In one example, blockinglayer 215 is an organic material such as polyimide or photoresist and is about 1000 to 3000 A thick. - Referring to FIG. 5A, in
step 220 of FIG. 4,photoresist image 125 is formed on atop surface 225 of blockinglayer 215.Photoresist image 125 is aligned overSTI 105.Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example,photoresist image 125 is either positive or negative photoresist and is about 0.8 to 2.0 microns thick. - If blocking
layer 215 is formed from a photoresist material thenphotoresist image 125 is formed from a photoresist of opposite polarity from that of the blocking layer. For example, if blockinglayer 215 is formed from positive resist, thenphotoresist image 125 is formed from negative resist. If blockinglayer 215 is formed from negative resist, thenphotoresist image 125 is formed from positive resist. - Referring to FIG. 5A, in
step 230 of FIG. 4, a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 150Astriking blocking layer 215 pass through the blocking layer, throughthin oxide layer 115 and penetrate intosubstrate 100 formingdeep portion 155 ofwell 135.Ions 150Bstriking blocking layer 215, pass through the blocking layer, penetrate intophotoresist image 125 and are absorbed by the photoresist image.Ions 150C,striking blocking layer 215 nearsidewall 145 ofphotoresist image 125 pass through blocking the layer, are deflected by atoms in the photoresist image and have sufficient energy to pass throughsidewall 145 of the photoresist image but not through the blocking layer and are absorbed by the blocking layer. -
Blocking layer 215 must be thin enough to allowions 150A to pass through but thick enough to blockions 150C from passing through,ions 150C having lost energy by collisions with atoms withinphotoresist image 125. - Referring to FIG. 5B, in
step 235 of FIG. 4, blocking layer 215 (see FIG. 5A) is thinned to form a thinnedportion 215A of blockinglayer 215 where the blocking layer is not protected byphotoresist image 125. In one example, thinnedportion 215A of blockinglayer 215 is about 0 to 1000 Å thick and the thinning was accomplished by any one of well known reactive ion etch (RIE) processes. Photoresist image 125 (see FIG. 5A) is also thinned by the RIE process to form thinnedphotoresist image 125A, so it is the combination of the thickness of thinnedportion 215A of blockinglayer 215 and the thickness of thinnedphotoresist image 215A that must be sufficient to blocklow voltage ion 130A. - Referring to FIG. 5B, in
step 240 of FIG. 4, a low-voltage and low-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 130A, striking thinnedblocking layer 215A pass through the thinned blocking layer, pass throughthin oxide layer 115 and penetrate intosubstrate 100 formingshallow portion 135 ofwell 140.Ions 130Bstriking photoresist image 125 are absorbed by the photoresist image.Ions 130C,striking photoresist image 125 nearsidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetrate thinnedportion 215A of blockinglayer 215. - Referring to FIG. 5B, in
step 245 of FIG. 4, resistimage 125 thinnedportion 215A and blockinglayer 215 are removed. - Third Embodiment
- Referring to FIGS. 6, 7A and 7B, FIG. 6 is a flowchart of processing steps for forming a P-well or an N-well according to a third embodiment of the present invention and FIGS. 7A and 7B are partial cross-sectional views illustrating the ion implant steps of FIG. 6. Referring to FIG, 7A, in
step 250 of FIG. 6,STI 105 is formed insubstrate 100 andthin oxide layer 115 formed ontop surface 110 of the silicon substrate. In one example,thin oxide layer 115 is about 40 to 60 Å thick. BothSTI 105 andthin oxide layer 115 are optional. - Referring to FIG. 7A, in
step 255 of FIG. 6, ablocking layer 260 is formed overthin oxide layer 115 andSTI 105. In one example, blockinglayer 260 is formed from silicon oxide, silicon nitride, polysilicon, borosilicate glass (BSG), boro-phosphorus-silicate glass (BPSG), quartz, tetraethoxysilane (TEOS) oxide or high density plasma (HDP) oxide and is about 200 to 3600 Å thick. - Referring to FIG. 7A, in
step 265 of FIG. 6,photoresist image 125 is formed on atop surface 270 of blockinglayer 260. Photoresist image is 125 is aligned overSTI 105.Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example,photoresist image 125 is either positive or negative photoresist and is about 1.2 to 2.2 microns thick. - Referring to FIG. 7A, in
step 275 of FIG. 6, a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 150Astriking blocking layer 260 pass through the blocking layer and throughthin oxide layer 115 and penetrate intosubstrate 100 formingdeep portion 155 ofwell 140.Ions 150B striking resistimage 125, penetrate into the photoresist image and are absorbed by the photoresist image.Ions 150C,striking photoresist image 125 nearsidewall 145 of the photoresist image penetrate into the photoresist image, are deflected by atoms in the photoresist image and have sufficient energy to pass throughsidewall 145 of the photoresist image.Ions 150C do not have sufficient energy to pass through blockinglayer 260 and are absorbed by the blocking layer. -
Blocking layer 260 must be thin enough to allowions 150A to pass through but thick enough to blockions 150C from passing through,ions 150C having lost energy by collisions with atoms withinphotoresist image 125. - Referring to FIG. 7B, in
step 280 of FIG. 6, portions of blockinglayer 260 not protected by resistimage 125 are removed. - Referring to FIG. 7B, in
step 285 of FIG. 6, a low-voltage and low-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 130A, strikingthin oxide layer 115 pass through the thin oxide layer and penetrate intosubstrate 100 formingshallow portion 135 ofwell 140.Ions 130Bstriking photoresist image 125 are absorbed by the photoresist image.Ions 130C,striking photoresist image 125 nearsidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetratethin oxide layer 115. - Referring to FIG. 7B, in
step 290 of FIG, 6, resistimage 125 and blockinglayer 260 are removed. - Fourth Embodiment
- Referring to FIGS. 8, 9A and 9B, FIG. 8 is a flowchart of processing steps for forming a P-well or an N-well according to a fourth embodiment of the present invention and FIGS. 9A and 9B are partial cross-sectional views illustrating the ion implant steps of FIG. 7. Referring to FIG. 9A, in
step 295 of FIG. 8,STI 105 is formed insubstrate 100 andthin oxide layer 115 formed ontop surface 110 of the silicon substrate. In one example,thin oxide layer 115 is about 40 to 60 Å thick. BothSTI 105 andthin oxide layer 115 are optional. - Referring to FIG. 9A, in
step 300 of FIG. 8, afirst blocking layer 305 is formed overthin oxide layer 115 andSTI 105 and asecond blocking layer 310 is formed ontop surface 315 offirst blocking layer 305. In one example,first blocking layer 305 is formed from silicon nitride or polysilicon and is 100 to 500 Å thick andsecond blocking layer 310 is formed from borosilicate glass (BSG), boro-phosphorus-silicate glass (BPSG), quartz, tetraethoxysilane (TEOS) oxide, high density plasma (HDP) oxide or polysilicon and is about 500 to 2500 Å thick. - Referring to FIG. 9A, in
step 320 of FIG. 8,photoresist image 125 is formed on atop surface 325 ofsecond blocking layer 310. Photoresist image is 125 is aligned overSTI 105.Photoresist image 125 may be formed by any one of a number of photolithographic methods known to one skilled in the art. In one example,photoresist image 125 is either positive or negative photoresist and is about 1.2 to 2.2 microns thick. - Referring to FIG. 9A, in
step 330 of FIG. 8, a high-voltage and high-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 150A strikingsecond blocking layer 310 pass through second blocking layer, pass throughfirst blocking layer 305, pass throughthin oxide layer 115 and penetrate intosubstrate 100 formingdeep portion 155 ofwell 140.Ions 150B striking resistimage 125, penetrate into the photoresist image and are absorbed by the photoresist image.Ions 150C,striking photoresist image 125 nearsidewall 145 of the photoresist image penetrate into the photoresist image, are deflected by atoms in the photoresist image, have sufficient energy to pass throughsidewall 145 of the photoresist image but not throughsecond blocking layer 310 or first and 305 and 310 and are absorbed by the blocking layer(s).second blocking layer - First and second blocking layers 305 and 310 must be thin enough to allow
ions 150A to pass through but thick enough to blockions 150C from passing through,ions 150C having lost energy by collisions with atoms withinphotoresist image 125. - Referring to FIG. 9B, in
step 335 of FIG. 8, portions ofsecond blocking layer 340 not protected by resistimage 125 are removed. First blockinglayer 305 acts as an etch stop during the etching ofsecond blocking layer 310. - Referring to FIG. 9B, in
step 340 of FIG. 8, a low-voltage and low-dose ion implantation of ion species “X,” where “X” represents boron or for a P-well or phosphorus for an N-well, is performed.Ions 130A, strikingfirst blocking layer 305, pass throughfirst blocking layer 305, pass throughthin oxide layer 115 and penetrate intosubstrate 100 formingshallow portion 135 ofwell 140.Ions 130Bstriking photoresist image 125 are absorbed by the photoresist image.Ions 130C,striking photoresist image 125 nearsidewall 145 of the photoresist image are deflected by atoms in the photoresist image but lack sufficient energy to escape the photoresist image or if they do escape, to penetratefirst blocking layer 305. - Referring to FIG. 9B, in
step 345 of FIG, 8, resistimage 125,second blocking layer 310 andfirst blocking layer 305 are removed. - The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Claims (21)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/083,062 US6610585B1 (en) | 2002-02-26 | 2002-02-26 | Method for forming a retrograde implant |
| US10/421,969 US6797592B2 (en) | 2002-02-26 | 2003-04-23 | Method for forming a retrograde implant |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/083,062 US6610585B1 (en) | 2002-02-26 | 2002-02-26 | Method for forming a retrograde implant |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/421,969 Division US6797592B2 (en) | 2002-02-26 | 2003-04-23 | Method for forming a retrograde implant |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US6610585B1 US6610585B1 (en) | 2003-08-26 |
| US20030162374A1 true US20030162374A1 (en) | 2003-08-28 |
Family
ID=27753227
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/083,062 Expired - Fee Related US6610585B1 (en) | 2002-02-26 | 2002-02-26 | Method for forming a retrograde implant |
| US10/421,969 Expired - Lifetime US6797592B2 (en) | 2002-02-26 | 2003-04-23 | Method for forming a retrograde implant |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/421,969 Expired - Lifetime US6797592B2 (en) | 2002-02-26 | 2003-04-23 | Method for forming a retrograde implant |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US6610585B1 (en) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070166896A1 (en) * | 2003-11-13 | 2007-07-19 | Volterra Semiconductor Corporation | Method of Fabricating a Lateral Double-Diffused Mosfet |
| US20080081382A1 (en) * | 2006-09-28 | 2008-04-03 | Chung-Heng Yang | Method for reducing layout-dependent variations in semiconductor devices |
| WO2009006679A1 (en) * | 2007-07-06 | 2009-01-15 | The University Of Sydney | Pattern transferring by direct current plasma based ion implantation and deposition |
| US8405148B1 (en) | 2003-11-13 | 2013-03-26 | Volterra Semiconductor Corporation | Method of fabricating a lateral double-diffused MOSFET (LDMOS) transistor and a conventional CMOS transistor |
| US9919235B2 (en) | 2014-09-15 | 2018-03-20 | The Upper Deck Company | Card-like structure and connector toys for building |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6815317B2 (en) * | 2002-06-05 | 2004-11-09 | International Business Machines Corporation | Method to perform deep implants without scattering to adjacent areas |
| US6838329B2 (en) * | 2003-03-31 | 2005-01-04 | Intel Corporation | High concentration indium fluorine retrograde wells |
| CN1290178C (en) * | 2003-08-27 | 2006-12-13 | 上海宏力半导体制造有限公司 | Method for forming high-voltage complementary metal oxide semiconductor by reverse ion implantation method |
| KR100577607B1 (en) * | 2004-07-27 | 2006-05-10 | 삼성전자주식회사 | Well forming method for semiconductor device and manufacturing method of semiconductor device including same |
| DE102005018737A1 (en) * | 2005-04-22 | 2006-10-26 | Infineon Technologies Ag | Photomask structure transferring method for use in semiconductor technology, involves applying photoresist layer on organic anti-reflection layer, and exposing, in section, photoresist layer by imaging device and photomask |
| US7678640B1 (en) * | 2005-06-28 | 2010-03-16 | Cypress Semiconductor Corporation | Method of threshold voltage control in metal-oxide-semiconductor devices |
| US7795085B2 (en) * | 2006-06-12 | 2010-09-14 | Texas Instruments Incorporated | Intentional pocket shadowing to compensate for the effects of cross-diffusion in SRAMs |
| US7737009B2 (en) * | 2007-08-08 | 2010-06-15 | Infineon Technologies Ag | Method of implanting a non-dopant atom into a semiconductor device |
Family Cites Families (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4913929A (en) | 1987-04-21 | 1990-04-03 | The Board Of Trustees Of The Leland Stanford Junior University | Thermal/microwave remote plasma multiprocessing reactor and method of use |
| US5041362A (en) | 1989-07-06 | 1991-08-20 | Texas Instruments Incorporated | Dry developable resist etch chemistry |
| US5138420A (en) * | 1989-11-24 | 1992-08-11 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having first and second type field effect transistors separated by a barrier |
| US5091332A (en) * | 1990-11-19 | 1992-02-25 | Intel Corporation | Semiconductor field oxidation process |
| US5310626A (en) | 1993-03-01 | 1994-05-10 | Motorola, Inc. | Method for forming a patterned layer using dielectric materials as a light-sensitive material |
| US5770350A (en) | 1993-11-09 | 1998-06-23 | Lg Semicon Co. Ltd. | Method for forming pattern using multilayer resist |
| JPH07201974A (en) * | 1993-12-28 | 1995-08-04 | Fujitsu Ltd | Method for manufacturing semiconductor device |
| US5393679A (en) * | 1994-04-05 | 1995-02-28 | United Microelectronics Corporation | Use of double charge implant to improve retrograde process PMOS punch through voltage |
| US5501993A (en) * | 1994-11-22 | 1996-03-26 | Genus, Inc. | Method of constructing CMOS vertically modulated wells (VMW) by clustered MeV BILLI (buried implanted layer for lateral isolation) implantation |
| TW388083B (en) | 1995-02-20 | 2000-04-21 | Hitachi Ltd | Resist pattern-forming method using anti-reflective layer, resist pattern formed, and method of etching using resist pattern and product formed |
| US5966599A (en) * | 1996-05-21 | 1999-10-12 | Lsi Logic Corporation | Method for fabricating a low trigger voltage silicon controlled rectifier and thick field device |
| AU3628297A (en) * | 1996-09-30 | 1998-04-24 | Symbios, Inc. | Semiconductor fabrication |
| US5827763A (en) | 1997-01-30 | 1998-10-27 | Advanced Micro Devices, Inc. | Method of forming a multiple transistor channel doping using a dual resist fabrication sequence |
| JPH10261574A (en) | 1997-03-19 | 1998-09-29 | Fujitsu Ltd | Method for manufacturing semiconductor device |
| KR100244248B1 (en) * | 1997-04-10 | 2000-03-02 | 김영환 | Method for fabricating well of semiconductor device |
| US6117619A (en) | 1998-01-05 | 2000-09-12 | Micron Technology, Inc. | Low temperature anti-reflective coating for IC lithography |
| US6162584A (en) | 1998-05-07 | 2000-12-19 | Taiwan Semiconductor Manufacturing Company | Method of fabricating polysilicon structures with different resistance values for gate electrodes, resistors and capacitor plates in an integrated circuit |
| US6121624A (en) | 1998-08-24 | 2000-09-19 | Lucent Technologies, Inc. | Method for controlled implantation of elements into the surface or near surface of a substrate |
| US6100125A (en) * | 1998-09-25 | 2000-08-08 | Fairchild Semiconductor Corp. | LDD structure for ESD protection and method of fabrication |
| US6117618A (en) | 1998-11-04 | 2000-09-12 | Advanced Micro Devices, Inc. | Carbonized antireflective coating produced by spin-on polymer material |
| US6272047B1 (en) * | 1999-12-17 | 2001-08-07 | Micron Technology, Inc. | Flash memory cell |
| US6225234B1 (en) | 2000-03-30 | 2001-05-01 | Lam Research Corporation | In situ and ex situ hardmask process for STI with oxide collar application |
| US6444531B1 (en) * | 2000-08-24 | 2002-09-03 | Infineon Technologies Ag | Disposable spacer technology for device tailoring |
| US6617217B2 (en) * | 2000-10-10 | 2003-09-09 | Texas Instruments Incorpated | Reduction in well implant channeling and resulting latchup characteristics in shallow trench isolation by implanting wells through nitride |
| US20020149067A1 (en) * | 2001-04-12 | 2002-10-17 | Mitros Jozef C. | Isolated high voltage MOS transistor |
| US6667205B2 (en) * | 2002-04-19 | 2003-12-23 | International Business Machines Machines Corporation | Method of forming retrograde n-well and p-well |
-
2002
- 2002-02-26 US US10/083,062 patent/US6610585B1/en not_active Expired - Fee Related
-
2003
- 2003-04-23 US US10/421,969 patent/US6797592B2/en not_active Expired - Lifetime
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8698242B2 (en) | 2003-11-13 | 2014-04-15 | Volterra Semiconductor Corporation | Lateral double-diffused MOSFET |
| US7888222B2 (en) | 2003-11-13 | 2011-02-15 | Volterra Semiconductor Corporation | Method of fabricating a lateral double-diffused MOSFET |
| US20110133274A1 (en) * | 2003-11-13 | 2011-06-09 | Volterra Semiconductor Corporation | Lateral double-diffused mosfet |
| US8354717B2 (en) | 2003-11-13 | 2013-01-15 | Volterra Semiconductor Corporation | Lateral double-diffused MOSFET |
| US8405148B1 (en) | 2003-11-13 | 2013-03-26 | Volterra Semiconductor Corporation | Method of fabricating a lateral double-diffused MOSFET (LDMOS) transistor and a conventional CMOS transistor |
| US8574973B1 (en) | 2003-11-13 | 2013-11-05 | Volterra Semiconductor Corporation | Method of fabricating a lateral double-diffused MOSFET (LDMOS) transistor and a conventional CMOS transistor |
| US20070166896A1 (en) * | 2003-11-13 | 2007-07-19 | Volterra Semiconductor Corporation | Method of Fabricating a Lateral Double-Diffused Mosfet |
| US8994106B2 (en) | 2003-11-13 | 2015-03-31 | Volterra Semiconductor LLC | Lateral double-diffused MOSFET |
| US20080081382A1 (en) * | 2006-09-28 | 2008-04-03 | Chung-Heng Yang | Method for reducing layout-dependent variations in semiconductor devices |
| US7598130B2 (en) | 2006-09-28 | 2009-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for reducing layout-dependent variations in semiconductor devices |
| WO2009006679A1 (en) * | 2007-07-06 | 2009-01-15 | The University Of Sydney | Pattern transferring by direct current plasma based ion implantation and deposition |
| US9919235B2 (en) | 2014-09-15 | 2018-03-20 | The Upper Deck Company | Card-like structure and connector toys for building |
| US10709998B2 (en) | 2014-09-15 | 2020-07-14 | The Upper Deck Company | Card-like structure and connector toys for building |
Also Published As
| Publication number | Publication date |
|---|---|
| US20030211715A1 (en) | 2003-11-13 |
| US6610585B1 (en) | 2003-08-26 |
| US6797592B2 (en) | 2004-09-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0683515B1 (en) | Method of manufacturing a CMOS device | |
| US6617217B2 (en) | Reduction in well implant channeling and resulting latchup characteristics in shallow trench isolation by implanting wells through nitride | |
| US6610585B1 (en) | Method for forming a retrograde implant | |
| US7008836B2 (en) | Method to provide a triple well in an epitaxially based CMOS or BiCMOS process | |
| US7727856B2 (en) | Selective STI stress relaxation through ion implantation | |
| US5943576A (en) | Angled implant to build MOS transistors in contact holes | |
| US20020132395A1 (en) | Body contact in SOI devices by electrically weakening the oxide under the body | |
| US20040110351A1 (en) | Method and structure for reduction of junction capacitance in a semiconductor device and formation of a uniformly lowered threshold voltage device | |
| EP2013910B1 (en) | Method of forming a body-tie | |
| US7598130B2 (en) | Method for reducing layout-dependent variations in semiconductor devices | |
| KR20030003074A (en) | Semiconductor device having pocket and manufacture thereof | |
| US7598161B2 (en) | Method of forming transistor devices with different threshold voltages using halo implant shadowing | |
| US6730555B2 (en) | Transistors having selectively doped channel regions | |
| JPH10326838A (en) | Semiconductor device and manufacturing method thereof | |
| US5614445A (en) | Method of dicing semiconductor wafer | |
| US20080171420A1 (en) | Structure and method to form improved isolation in a semiconductor device | |
| JPH08172187A (en) | Semiconductor device and manufacturing method thereof | |
| US20130189818A1 (en) | Trench isolation and method of fabricating trench isolation | |
| US5416038A (en) | Method for producing semiconductor device with two different threshold voltages | |
| US10068802B2 (en) | Threshold mismatch and IDDQ reduction using split carbon co-implantation | |
| US6034399A (en) | Electrostatic discharge protection for silicon-on-insulator | |
| US6667205B2 (en) | Method of forming retrograde n-well and p-well | |
| US6692998B2 (en) | Integrated high quality diode | |
| US6326247B1 (en) | Method of creating selectively thin silicon/oxide for making fully and partially depleted SOI on same waffer | |
| US6043533A (en) | Method of integrating Ldd implantation for CMOS device fabrication |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BROWN, JEFFREY J.;COLWILL, BRYANT C.;HOOK, TERENCE B.;AND OTHERS;REEL/FRAME:012672/0653;SIGNING DATES FROM 20020220 TO 20020221 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20110826 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |