US20030146490A1 - Semiconductor device and method of providing regions of low substrate capacitance - Google Patents
Semiconductor device and method of providing regions of low substrate capacitance Download PDFInfo
- Publication number
- US20030146490A1 US20030146490A1 US10/072,145 US7214502A US2003146490A1 US 20030146490 A1 US20030146490 A1 US 20030146490A1 US 7214502 A US7214502 A US 7214502A US 2003146490 A1 US2003146490 A1 US 2003146490A1
- Authority
- US
- United States
- Prior art keywords
- dielectric
- semiconductor device
- dielectric material
- recessed region
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
-
- H10W10/0143—
-
- H10W10/021—
-
- H10W10/17—
-
- H10W10/20—
Definitions
- the present invention relates in general to semiconductor devices and, more particularly, to integrated circuits having components formed on a low capacitance region of a semiconductor die.
- a variety of techniques have been tried to reduce the parasitic capacitances of passive integrated circuit components.
- One such technique is to form the components over a low permittivity material.
- current low permittivity materials are limited to film thicknesses that are too thin to produce a substantial reduction in parasitic capacitance.
- Another approach is to form the components over a thick dielectric film in which are formed air gaps or voids that reduce the overall permittivity of the dielectric film.
- voids were formed using thermally grown dielectric films to form the trench, and deposited films to seal them.
- voids made with such films introduce substantial stress in a semiconductor substrate, which degrades the performance and reliability of the integrated circuit.
- these voids are not optimized for reducing capacitance due to the relatively high dielectric constant of the films used to form them. Furthermore, the voids are filled with these films during the sealing process producing a void with increased dielectric constant. Other schemes reduce the stress by producing fewer voids or voids with only a limited volume, which has a correspondingly limited effect on parasitic capacitance. Moreover, in order to avoid contaminating the transistors or reducing the die yield or reliability, complex and costly schemes are required to enable the integration of the low permittivity structures with active devices such as transistors.
- FIG. 1 is a cross-sectional view of an integrated circuit after a first fabrication stage
- FIG. 2 is a cross-sectional view of the integrated circuit after a second fabrication stage
- FIG. 3 is a cross-sectional view of the integrated circuit after a third fabrication stage
- FIG. 4 is a cross-sectional view of the integrated circuit after a fourth fabrication stage
- FIG. 5 is a top view of the integrated circuit after the fourth fabrication stage.
- FIG. 6 is a cross-sectional view of the integrated circuit after a fifth fabrication stage.
- FIG. 1 is a cross-sectional view of an integrated circuit or semiconductor device 2 formed with a semiconductor substrate 12 after a first processing stage.
- Semiconductor substrate 12 includes a base layer 10 formed to have a thickness of about two hundred and fifty micrometers.
- base layer 10 is heavily doped to have a p-type conductivity and a resistivity of about 0.01 ohm-centimeters to function as a ground plane for integrated circuit 2 .
- base layer 10 comprises monocrystalline silicon.
- An epitaxial layer 30 is grown to a thickness of about three micrometers over base layer 10 .
- epitaxial layer 30 comprises monocrystalline silicon doped to have a p-type conductivity and a resistivity of about twenty ohm-centimeters.
- a dielectric layer 40 is formed over epitaxial layer 30 to a thickness of about three hundred Angstroms to form a hard mask.
- dielectric layer 40 is formed with a thermally grown silicon dioxide.
- a dielectric layer 50 is formed over dielectric layer 40 .
- dielectric layer 50 is formed with plasma enhanced chemical vapor deposition (PECVD) tetra-ethyl-ortho-silicate (TEOS) glass as a blanket silicon dioxide to a thickness of about three thousand Angstroms.
- PECVD plasma enhanced chemical vapor deposition
- TEOS tetra-ethyl-ortho-silicate
- a surface 13 of substrate 12 is patterned with photoresist to mask a series of standard etch steps that remove exposed portions of dielectric layer 40 and dielectric layer 50 .
- a standard anisotropic silicon etch is then applied to remove exposed portions of epitaxial layer 30 and base layer 10 to concurrently form recessed region or trench 20 within an isolation region 22 , and recessed region or trench 21 around an active device region 145 .
- Isolation region 22 is for forming electrical components such as passive devices and bonding pads, and active region 145 for forming transistors and other active devices.
- Recessed regions 20 and 21 typically are formed concurrently and with the same processing steps. However, in order to accommodate potentially different isolation requirements of active device regions as compared to passive component isolation regions, recessed region 20 within isolation region 22 and recessed region 21 around active device isolation area 145 may have different vertical and lateral dimensions, although processed using the same fabrication steps. In one embodiment, recessed region 20 in is formed to a depth of about five micrometers and a width of about three micrometers. In one embodiment, recessed region 21 is formed to a depth of about five micrometers and a width of about two micrometers.
- FIG. 2 shows a cross-sectional view of integrated circuit 2 after a second fabrication stage.
- a standard wet chemistry etch is used to clean the recessed region 20 , and during this clean TEOS dielectric layer 50 is removed and some of the dielectric layer 40 is removed leaving a portion 45 of dielectric layer 40 as shown.
- a dielectric layer (not shown) is formed in recessed region 20 over sidewalls 31 of epitaxial layer 30 to a thickness of about three hundred Angstroms to promote adhesion of subsequent layers to the epitaxial layer.
- dielectric material 60 is then deposited onto substrate 12 covering the substrate and filling recessed region 20 .
- dielectric material 60 is silicon dioxide formed with PECVD TEOS deposited at a temperature of about three hundred and fifty degrees centigrade for about thirty minutes.
- Dielectric material 60 typically has a dielectric constant of about 3.5 and is formed to a thickness of about 4.5 micrometers, filling recessed region 20 above dielectric layer 45 .
- Deposited dielectrics such as dielectric material 60 have several advantages over thermally grown films or silicon. For example, thick dielectric films are formed quickly and at low temperatures, have reduced stress, a minimal impact on the overall thermal budget, low cost, and fast etching characteristics. In addition, the dielectric constants typically are lower than many other films or materials used to form low dielectric structures.
- Dielectric material 60 is then subjected to a blanket, timed etch to remove a predetermined thickness, leaving dielectric material within recessed region 20 to a level below dielectric layer 45 .
- the dielectric material etch back process is performed using reactive ion-etch to a distance 48 below surface 46 to define the thickness of materials deposited in recessed region 20 as described in detail below.
- the dielectric material 60 is etched back so that distance 48 is approximately 0.5 micrometers below surface 46 .
- a material 70 is deposited onto the substrate 12 , covering the surface of substrate 12 and filling trench 20 above dielectric layer 45 .
- the material 70 is formed with chemical vapor deposition (CVD) polysilicon at a temperature of about six-hundred and twenty five degrees centigrade and a thickness of about four-thousand five-hundred Angstroms for about forty-five minutes.
- CVD chemical vapor deposition
- FIG. 3 shows a cross-sectional view of integrated circuit 2 after a third fabrication stage.
- a standard planarizing etch is performed using dielectric layer 45 as an etch stop.
- a photo mask layer 80 is applied over the material and used to pattern an etch that removes exposed portions of layer 70 and stops on dielectric material 60 to form a cap layer 75 .
- a compression layer (not shown) comprising CVD silicon nitride at a temperature of about seven hundred eighty degrees centigrade for about eighty minutes to a thickness of about two thousand Angstroms is deposited on top of cap layer 75 .
- this compression layer provides additional lateral expansion of cap layer 75 as a means to seal larger recessed regions during later processing, although for smaller recessed regions this compression layer may not be required.
- FIG. 4 shows a cross-sectional view of integrated circuit 2 after a fourth fabrication stage.
- Photo mask layer 80 is removed.
- An etch is performed to remove the dielectric material 60 to a depth 91 of about four and one-half micrometers to form a recessed region or trench 76 that define an array of pillars 65 .
- the etch is formed using reactive ion etching at a temperature of about three-hundred and fifty degrees centigrade, a pressure of about 250 millitorr, a power of about 1500 watts using the gases sulfur hexafluoride and oxygen until the material is cleared from the bottom 93 of the trench 76 .
- a dielectric material 95 is deposited onto walls 92 to provide reinforcement for additional stability under stress and to reduce defects.
- dielectric material 95 is formed having a dielectric constant of about 11.8 using CVD polysilicon deposited at a temperature of about six-hundred and fifty degrees centigrade for about five minutes to a thickness of about five-hundred Angstroms.
- dielectric material 95 is formed with amorphous silicon having a dielectric constant of about 11.8 to a thickness of about five-hundred Angstroms using chemical vapor deposition performed at a temperature of about five-hundred fifty degrees centigrade for about twenty-five minutes.
- pillar reinforcement process described above can be left out to reduce costs.
- FIG. 5 is a top view of integrated circuit 2 showing features of isolation region 22 and active region 145 after the processing stage described in FIG. 4.
- Trench 76 surrounds and effectively defines active region 145 as shown, and within isolation region 22 form a matrix or grid to define pillars 65 .
- a variety of alternate arrangements can be used to form the trench 76 .
- an array of holes could be etched to form trench 76 , effectively reversing the positions of pillars 65 and trench 76 . That is, pillars 65 can be formed as a contiguous matrix while trench 76 are etched as an array of discrete holes.
- trench 76 may be formed as a series of parallel trenches or recessed regions within isolation region 22 .
- pillars 65 are shown having a generally rectangular shape, pillars 65 can be of other shapes including generally oval, generally reticulated, and generally elongated.
- FIG. 6 shows a cross-sectional view of integrated circuit 2 after a fifth fabrication stage.
- cap layer 75 is formed with polysilicon, which now is thermally oxidized at a temperature of about one thousand degrees centigrade to form a dielectric material 100 that seals openings of trench 76 to form voids 200 .
- dielectric material 100 is formed with a dielectric constant of about 3.8 to a thickness of approximately 0.2 micrometers above EPI layer 30 .
- some of the silicon material 175 of cap layer 75 may not be converted to silicon dioxide.
- cap layer 75 For example, if the dimensions are suitable and a shorter oxidation step is desired, complete oxidation of cap layer 75 is not needed to seal recessed region 76 . Note that by thermally oxidizing cap layer 75 to produce the dielectric material 100 sealing the openings of the trench 76 , the invention avoids the problem of prior art in which void sealing material is also substantially deposited into the trench resulting in voids with less gaseous volume, thus higher dielectric constant.
- Dielectric material 100 is patterned and/or removed in the active region and an active device 140 such as an n-channel metal-oxide-semiconductor field-effect transistor is formed as follows.
- a dielectric material is thermally grown over epitaxial layer 30 and a polysilicon material is deposited over the dielectric material.
- the polysilicon and dielectric materials are patterned and etched to form a gate dielectric 143 and an overlying gate electrode 144 of transistor 140 as shown.
- Gate dielectric 143 and gate electrode 144 are used in combination with a photoresist layer (not shown) to form a mask for introducing n-type dopants into epitaxial layer 30 to form a self-aligned source 141 and drain 142 of transistor 140 .
- source 141 and drain 142 are heavily doped and formed to a depth of about one-half micrometer.
- the region between the pillars 90 that have been sealed off to produce voids 200 are so designated because they are filled with a gaseous material, which in one embodiment may be air.
- Voids 200 may also be filled with argon or another ambient gas that is present when the trench 76 become sealed off.
- voids 200 are formed early in the process, i.e., before transistor 140 is formed.
- transistor 140 it may be advantageous to leave the step of sealing as described above until the gate dielectric 143 formation such that any concerns of gases trapped in the voids are eliminated, or to accommodate the transistor thermal processing budget.
- the simple process described above is compatible with standard semiconductor processing, has a low thermal budget, and can be implemented at virtually any point of an active device fabrication process.
- Dielectric material is deposited on substrate 12 and planarized to re-form the layer 100 as shown in FIG. 6.
- Dielectric material 100 may also function as an interlayer dielectric that separates metallization interconnect layers.
- the effective dielectric constant of isolation region 22 is a combination of the dielectric constant or permittivity of voids 200 and the permittivity of the material used to form the pillars 65 , and dielectric material 100 .
- the gaseous material contained in voids 200 has a dielectric constant substantially equal to one, and the wall reinforcement material 95 has a dielectric constant of about 3.8, thus the overall dielectric constant of the isolation region formed is less than 3.8, depending on the relative volumes of pillars 65 , reinforcement material 95 , and voids 200 .
- the invention avoids the problem of prior art in which the isolation region 22 is comprised of gas, dielectric material, and semiconductor material thus producing a isolation region having a correspondingly higher dielectric constant.
- isolation region 22 has a low effective permittivity for forming electrical components with a low parasitic substrate capacitance.
- An electrical component 120 is formed on dielectric material 100 over isolation region 22 .
- Electrical component 120 has a low parasitic capacitance to substrate 12 , and therefore a higher frequency capability, because of the low permittivity of isolation region 22 .
- Electrical component 120 may be a bonding pad, a passive component such as an inductor, capacitor or resistor, or another electrical device suitable for formation over a dielectric material.
- the present invention provides a semiconductor device comprising a semiconductor substrate having a surface formed with a first recessed region; a first dielectric material deposited in the first recessed region and formed with a second recessed region; and a second dielectric material grown over the first dielectric material to seal the second recessed region.
Landscapes
- Element Separation (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates in general to semiconductor devices and, more particularly, to integrated circuits having components formed on a low capacitance region of a semiconductor die.
- Semiconductor technology continues to scale transistors to have smaller dimensions in order to provide increased functionality and a higher frequency capability. For example, wireless communication devices often use integrated circuits that include high-density digital signal processing functions on the same die as analog circuits operating at frequencies in excess of five gigahertz.
- However, some integrated circuit components, such as passive devices, are not readily scalable. These devices have relatively high parasitic substrate capacitances, which often limits the overall frequency capability of an integrated circuit. For example, inductors are not easily reduced in size without reducing their quality factor or inductance to an unacceptable level, and bonding pads are not scalable because of the need to attach wire bonds to the bonding pads.
- A variety of techniques have been tried to reduce the parasitic capacitances of passive integrated circuit components. One such technique is to form the components over a low permittivity material. However, current low permittivity materials are limited to film thicknesses that are too thin to produce a substantial reduction in parasitic capacitance. Another approach is to form the components over a thick dielectric film in which are formed air gaps or voids that reduce the overall permittivity of the dielectric film. Previously, voids were formed using thermally grown dielectric films to form the trench, and deposited films to seal them. However, voids made with such films introduce substantial stress in a semiconductor substrate, which degrades the performance and reliability of the integrated circuit. Also, these voids are not optimized for reducing capacitance due to the relatively high dielectric constant of the films used to form them. Furthermore, the voids are filled with these films during the sealing process producing a void with increased dielectric constant. Other schemes reduce the stress by producing fewer voids or voids with only a limited volume, which has a correspondingly limited effect on parasitic capacitance. Moreover, in order to avoid contaminating the transistors or reducing the die yield or reliability, complex and costly schemes are required to enable the integration of the low permittivity structures with active devices such as transistors.
- Hence, there is a need for a low capacitance structure and method of making an integrated circuit that maintains a low cost while reducing die stress and avoiding the introduction of contaminants into the integrated circuit.
- FIG. 1 is a cross-sectional view of an integrated circuit after a first fabrication stage;
- FIG. 2 is a cross-sectional view of the integrated circuit after a second fabrication stage;
- FIG. 3 is a cross-sectional view of the integrated circuit after a third fabrication stage;
- FIG. 4 is a cross-sectional view of the integrated circuit after a fourth fabrication stage;
- FIG. 5 is a top view of the integrated circuit after the fourth fabrication stage; and
- FIG. 6 is a cross-sectional view of the integrated circuit after a fifth fabrication stage.
- In the figures, elements having the same reference number have similar functionality.
- FIG. 1 is a cross-sectional view of an integrated circuit or
semiconductor device 2 formed with asemiconductor substrate 12 after a first processing stage. -
Semiconductor substrate 12 includes abase layer 10 formed to have a thickness of about two hundred and fifty micrometers. In one embodiment,base layer 10 is heavily doped to have a p-type conductivity and a resistivity of about 0.01 ohm-centimeters to function as a ground plane for integratedcircuit 2. In one embodiment,base layer 10 comprises monocrystalline silicon. - An
epitaxial layer 30 is grown to a thickness of about three micrometers overbase layer 10. In one embodiment,epitaxial layer 30 comprises monocrystalline silicon doped to have a p-type conductivity and a resistivity of about twenty ohm-centimeters. - A
dielectric layer 40 is formed overepitaxial layer 30 to a thickness of about three hundred Angstroms to form a hard mask. In one embodiment,dielectric layer 40 is formed with a thermally grown silicon dioxide. - A
dielectric layer 50 is formed overdielectric layer 40. In one embodimentdielectric layer 50 is formed with plasma enhanced chemical vapor deposition (PECVD) tetra-ethyl-ortho-silicate (TEOS) glass as a blanket silicon dioxide to a thickness of about three thousand Angstroms. - A
surface 13 ofsubstrate 12 is patterned with photoresist to mask a series of standard etch steps that remove exposed portions ofdielectric layer 40 anddielectric layer 50. A standard anisotropic silicon etch is then applied to remove exposed portions ofepitaxial layer 30 andbase layer 10 to concurrently form recessed region ortrench 20 within anisolation region 22, and recessed region ortrench 21 around anactive device region 145.Isolation region 22 is for forming electrical components such as passive devices and bonding pads, andactive region 145 for forming transistors and other active devices. - Recessed
20 and 21 typically are formed concurrently and with the same processing steps. However, in order to accommodate potentially different isolation requirements of active device regions as compared to passive component isolation regions, recessedregions region 20 withinisolation region 22 andrecessed region 21 around activedevice isolation area 145 may have different vertical and lateral dimensions, although processed using the same fabrication steps. In one embodiment,recessed region 20 in is formed to a depth of about five micrometers and a width of about three micrometers. In one embodiment,recessed region 21 is formed to a depth of about five micrometers and a width of about two micrometers. - FIG. 2 shows a cross-sectional view of integrated
circuit 2 after a second fabrication stage. A standard wet chemistry etch is used to clean therecessed region 20, and during this clean TEOSdielectric layer 50 is removed and some of thedielectric layer 40 is removed leaving aportion 45 ofdielectric layer 40 as shown. - In one embodiment, a dielectric layer (not shown) is formed in
recessed region 20 oversidewalls 31 ofepitaxial layer 30 to a thickness of about three hundred Angstroms to promote adhesion of subsequent layers to the epitaxial layer. - A
dielectric material 60 is then deposited ontosubstrate 12 covering the substrate and fillingrecessed region 20. In one embodiment,dielectric material 60 is silicon dioxide formed with PECVD TEOS deposited at a temperature of about three hundred and fifty degrees centigrade for about thirty minutes.Dielectric material 60 typically has a dielectric constant of about 3.5 and is formed to a thickness of about 4.5 micrometers, fillingrecessed region 20 abovedielectric layer 45. - Deposited dielectrics such as
dielectric material 60 have several advantages over thermally grown films or silicon. For example, thick dielectric films are formed quickly and at low temperatures, have reduced stress, a minimal impact on the overall thermal budget, low cost, and fast etching characteristics. In addition, the dielectric constants typically are lower than many other films or materials used to form low dielectric structures. -
Dielectric material 60 is then subjected to a blanket, timed etch to remove a predetermined thickness, leaving dielectric material withinrecessed region 20 to a level belowdielectric layer 45. In one embodiment, the dielectric material etch back process is performed using reactive ion-etch to adistance 48 belowsurface 46 to define the thickness of materials deposited inrecessed region 20 as described in detail below. In one embodiment, thedielectric material 60 is etched back so thatdistance 48 is approximately 0.5 micrometers belowsurface 46. - A
material 70 is deposited onto thesubstrate 12, covering the surface ofsubstrate 12 and fillingtrench 20 abovedielectric layer 45. In one embodiment, thematerial 70 is formed with chemical vapor deposition (CVD) polysilicon at a temperature of about six-hundred and twenty five degrees centigrade and a thickness of about four-thousand five-hundred Angstroms for about forty-five minutes. - FIG. 3 shows a cross-sectional view of integrated
circuit 2 after a third fabrication stage. A standard planarizing etch is performed usingdielectric layer 45 as an etch stop. Aphoto mask layer 80 is applied over the material and used to pattern an etch that removes exposed portions oflayer 70 and stops ondielectric material 60 to form acap layer 75. - In one embodiment, a compression layer (not shown) comprising CVD silicon nitride at a temperature of about seven hundred eighty degrees centigrade for about eighty minutes to a thickness of about two thousand Angstroms is deposited on top of
cap layer 75. When oxidized, this compression layer provides additional lateral expansion ofcap layer 75 as a means to seal larger recessed regions during later processing, although for smaller recessed regions this compression layer may not be required. - FIG. 4 shows a cross-sectional view of integrated
circuit 2 after a fourth fabrication stage.Photo mask layer 80 is removed. An etch is performed to remove thedielectric material 60 to adepth 91 of about four and one-half micrometers to form a recessed region ortrench 76 that define an array ofpillars 65. In one embodiment, the etch is formed using reactive ion etching at a temperature of about three-hundred and fifty degrees centigrade, a pressure of about 250 millitorr, a power of about 1500 watts using the gases sulfur hexafluoride and oxygen until the material is cleared from the bottom 93 of thetrench 76. - A
dielectric material 95 is deposited ontowalls 92 to provide reinforcement for additional stability under stress and to reduce defects. In one embodiment,dielectric material 95 is formed having a dielectric constant of about 11.8 using CVD polysilicon deposited at a temperature of about six-hundred and fifty degrees centigrade for about five minutes to a thickness of about five-hundred Angstroms. In another embodiment,dielectric material 95 is formed with amorphous silicon having a dielectric constant of about 11.8 to a thickness of about five-hundred Angstroms using chemical vapor deposition performed at a temperature of about five-hundred fifty degrees centigrade for about twenty-five minutes. - In an embodiment where recessed
region 20 has a small area so stability and defects are less critical, the pillar reinforcement process described above can be left out to reduce costs. - FIG. 5 is a top view of
integrated circuit 2 showing features ofisolation region 22 andactive region 145 after the processing stage described in FIG. 4.Trench 76 surrounds and effectively definesactive region 145 as shown, and withinisolation region 22 form a matrix or grid to definepillars 65. As will be apparent from the subsequent processing steps, a variety of alternate arrangements can be used to form thetrench 76. For example, an array of holes could be etched to formtrench 76, effectively reversing the positions ofpillars 65 andtrench 76. That is,pillars 65 can be formed as a contiguous matrix whiletrench 76 are etched as an array of discrete holes. Alternatively,trench 76 may be formed as a series of parallel trenches or recessed regions withinisolation region 22. Furthermore, whilepillars 65 are shown having a generally rectangular shape,pillars 65 can be of other shapes including generally oval, generally reticulated, and generally elongated. - FIG. 6 shows a cross-sectional view of
integrated circuit 2 after a fifth fabrication stage. Recall thatcap layer 75 is formed with polysilicon, which now is thermally oxidized at a temperature of about one thousand degrees centigrade to form adielectric material 100 that seals openings oftrench 76 to form voids 200. In one embodiment,dielectric material 100 is formed with a dielectric constant of about 3.8 to a thickness of approximately 0.2 micrometers aboveEPI layer 30. Depending on the dimensions of thetrench 76, some of thesilicon material 175 ofcap layer 75 may not be converted to silicon dioxide. For example, if the dimensions are suitable and a shorter oxidation step is desired, complete oxidation ofcap layer 75 is not needed to seal recessedregion 76. Note that by thermally oxidizingcap layer 75 to produce thedielectric material 100 sealing the openings of thetrench 76, the invention avoids the problem of prior art in which void sealing material is also substantially deposited into the trench resulting in voids with less gaseous volume, thus higher dielectric constant. -
Dielectric material 100 is patterned and/or removed in the active region and anactive device 140 such as an n-channel metal-oxide-semiconductor field-effect transistor is formed as follows. A dielectric material is thermally grown overepitaxial layer 30 and a polysilicon material is deposited over the dielectric material. The polysilicon and dielectric materials are patterned and etched to form agate dielectric 143 and anoverlying gate electrode 144 oftransistor 140 as shown.Gate dielectric 143 andgate electrode 144 are used in combination with a photoresist layer (not shown) to form a mask for introducing n-type dopants intoepitaxial layer 30 to form a self-alignedsource 141 and drain 142 oftransistor 140. In one embodiment,source 141 and drain 142 are heavily doped and formed to a depth of about one-half micrometer. - The region between the
pillars 90 that have been sealed off to producevoids 200 are so designated because they are filled with a gaseous material, which in one embodiment may be air.Voids 200 may also be filled with argon or another ambient gas that is present when thetrench 76 become sealed off. - Note that voids 200 are formed early in the process, i.e., before
transistor 140 is formed. For some processes required to formtransistor 140 it may be advantageous to leave the step of sealing as described above until thegate dielectric 143 formation such that any concerns of gases trapped in the voids are eliminated, or to accommodate the transistor thermal processing budget. The simple process described above is compatible with standard semiconductor processing, has a low thermal budget, and can be implemented at virtually any point of an active device fabrication process. - Dielectric material is deposited on
substrate 12 and planarized to re-form thelayer 100 as shown in FIG. 6.Dielectric material 100 may also function as an interlayer dielectric that separates metallization interconnect layers. - The effective dielectric constant of
isolation region 22 is a combination of the dielectric constant or permittivity ofvoids 200 and the permittivity of the material used to form thepillars 65, anddielectric material 100. In one embodiment, the gaseous material contained invoids 200 has a dielectric constant substantially equal to one, and thewall reinforcement material 95 has a dielectric constant of about 3.8, thus the overall dielectric constant of the isolation region formed is less than 3.8, depending on the relative volumes ofpillars 65,reinforcement material 95, and voids 200. Thus, the invention avoids the problem of prior art in which theisolation region 22 is comprised of gas, dielectric material, and semiconductor material thus producing a isolation region having a correspondingly higher dielectric constant. Hence,isolation region 22 has a low effective permittivity for forming electrical components with a low parasitic substrate capacitance. - An
electrical component 120 is formed ondielectric material 100 overisolation region 22.Electrical component 120 has a low parasitic capacitance tosubstrate 12, and therefore a higher frequency capability, because of the low permittivity ofisolation region 22.Electrical component 120 may be a bonding pad, a passive component such as an inductor, capacitor or resistor, or another electrical device suitable for formation over a dielectric material. - In summary, the present invention provides a semiconductor device comprising a semiconductor substrate having a surface formed with a first recessed region; a first dielectric material deposited in the first recessed region and formed with a second recessed region; and a second dielectric material grown over the first dielectric material to seal the second recessed region.
Claims (25)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/072,145 US20030146490A1 (en) | 2002-02-07 | 2002-02-07 | Semiconductor device and method of providing regions of low substrate capacitance |
| US11/285,968 US7276425B2 (en) | 2002-02-07 | 2005-11-25 | Semiconductor device and method of providing regions of low substrate capacitance |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/072,145 US20030146490A1 (en) | 2002-02-07 | 2002-02-07 | Semiconductor device and method of providing regions of low substrate capacitance |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/285,968 Division US7276425B2 (en) | 2002-02-07 | 2005-11-25 | Semiconductor device and method of providing regions of low substrate capacitance |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20030146490A1 true US20030146490A1 (en) | 2003-08-07 |
Family
ID=27659400
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/072,145 Abandoned US20030146490A1 (en) | 2002-02-07 | 2002-02-07 | Semiconductor device and method of providing regions of low substrate capacitance |
| US11/285,968 Expired - Lifetime US7276425B2 (en) | 2002-02-07 | 2005-11-25 | Semiconductor device and method of providing regions of low substrate capacitance |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/285,968 Expired - Lifetime US7276425B2 (en) | 2002-02-07 | 2005-11-25 | Semiconductor device and method of providing regions of low substrate capacitance |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US20030146490A1 (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6917091B2 (en) | 2003-03-28 | 2005-07-12 | Mitsubishi Denki Kabushiki Kaisha | High power semiconductor device having source electrodes connected by air bridges and having opposite current path directions |
| US7087925B2 (en) | 2004-02-09 | 2006-08-08 | Semiconductor Components Industries, L.L.C. | Semiconductor device having reduced capacitance to substrate and method |
| US20060214254A1 (en) * | 2002-06-24 | 2006-09-28 | Norio Ishitsuka | Semiconductor device and manufacturing method of the same |
| US20090148999A1 (en) * | 2007-12-11 | 2009-06-11 | Bishnu Prasanna Gogoi | Semiconductor structure and method of manufacture |
| US20090156009A1 (en) * | 2007-12-12 | 2009-06-18 | Tomomitsu Risaki | Method for manufacturing semiconductor device |
| CN102239552A (en) * | 2008-12-04 | 2011-11-09 | 飞思卡尔半导体公司 | RF device and method with trench under bond pad feature |
| DE102016115334A1 (en) * | 2016-08-18 | 2018-02-22 | Infineon Technologies Ag | SOI island in a power semiconductor device |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080315347A1 (en) * | 2007-06-25 | 2008-12-25 | International Business Machines Corporation | Providing gaps in capping layer to reduce tensile stress for beol fabrication of integrated circuits |
| US7985977B2 (en) * | 2007-12-11 | 2011-07-26 | Hvvi Semiconductors, Inc. | Sacrificial pillar dielectric platform |
| US8133794B2 (en) * | 2007-12-11 | 2012-03-13 | Hvvi Semiconductors, Inc. | Semiconductor structure and method of manufacture |
| US8071461B2 (en) * | 2008-12-04 | 2011-12-06 | Freescale Semiconductor, Inc. | Low loss substrate for integrated passive devices |
| US8377757B2 (en) | 2010-04-30 | 2013-02-19 | Shanghai Sim-Bcd Semiconductor Manufacturing Limited | Device and method for transient voltage suppressor |
| US8603889B2 (en) | 2012-03-30 | 2013-12-10 | International Business Machines Corporation | Integrated circuit structure having air-gap trench isolation and related design structure |
| US11563091B2 (en) | 2020-09-21 | 2023-01-24 | Semiconductor Components Industries, Llc | Semiconductor devices with dissimlar materials and methods |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4888300A (en) * | 1985-11-07 | 1989-12-19 | Fairchild Camera And Instrument Corporation | Submerged wall isolation of silicon islands |
| US5742091A (en) * | 1995-07-12 | 1998-04-21 | National Semiconductor Corporation | Semiconductor device having a passive device formed over one or more deep trenches |
| US5844299A (en) * | 1997-01-31 | 1998-12-01 | National Semiconductor Corporation | Integrated inductor |
| US6069398A (en) * | 1997-08-01 | 2000-05-30 | Advanced Micro Devices, Inc. | Thin film resistor and fabrication method thereof |
| US6140207A (en) * | 1998-03-06 | 2000-10-31 | Lg Semicon Co., Ltd. | Method of isolating semiconductor devices |
| US6180995B1 (en) * | 1999-05-06 | 2001-01-30 | Spectrian Corporation | Integrated passive devices with reduced parasitic substrate capacitance |
| US6221727B1 (en) * | 1999-08-30 | 2001-04-24 | Chartered Semiconductor Manufacturing Ltd. | Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology |
| US6307247B1 (en) * | 1999-07-12 | 2001-10-23 | Robert Bruce Davies | Monolithic low dielectric constant platform for passive components and method |
| US6333274B2 (en) * | 1998-03-31 | 2001-12-25 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device including a seamless shallow trench isolation step |
| US6518641B2 (en) * | 2001-05-18 | 2003-02-11 | International Business Machines Corporation | Deep slit isolation with controlled void |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5516720A (en) * | 1994-02-14 | 1996-05-14 | United Microelectronics Corporation | Stress relaxation in dielectric before metallization |
-
2002
- 2002-02-07 US US10/072,145 patent/US20030146490A1/en not_active Abandoned
-
2005
- 2005-11-25 US US11/285,968 patent/US7276425B2/en not_active Expired - Lifetime
Patent Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4888300A (en) * | 1985-11-07 | 1989-12-19 | Fairchild Camera And Instrument Corporation | Submerged wall isolation of silicon islands |
| US5742091A (en) * | 1995-07-12 | 1998-04-21 | National Semiconductor Corporation | Semiconductor device having a passive device formed over one or more deep trenches |
| US5844299A (en) * | 1997-01-31 | 1998-12-01 | National Semiconductor Corporation | Integrated inductor |
| US6069398A (en) * | 1997-08-01 | 2000-05-30 | Advanced Micro Devices, Inc. | Thin film resistor and fabrication method thereof |
| US6140207A (en) * | 1998-03-06 | 2000-10-31 | Lg Semicon Co., Ltd. | Method of isolating semiconductor devices |
| US6333274B2 (en) * | 1998-03-31 | 2001-12-25 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device including a seamless shallow trench isolation step |
| US6180995B1 (en) * | 1999-05-06 | 2001-01-30 | Spectrian Corporation | Integrated passive devices with reduced parasitic substrate capacitance |
| US6307247B1 (en) * | 1999-07-12 | 2001-10-23 | Robert Bruce Davies | Monolithic low dielectric constant platform for passive components and method |
| US6512283B2 (en) * | 1999-07-12 | 2003-01-28 | Robert Bruce Davies | Monolithic low dielectric constant platform for passive components and method |
| US6221727B1 (en) * | 1999-08-30 | 2001-04-24 | Chartered Semiconductor Manufacturing Ltd. | Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology |
| US6518641B2 (en) * | 2001-05-18 | 2003-02-11 | International Business Machines Corporation | Deep slit isolation with controlled void |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060214254A1 (en) * | 2002-06-24 | 2006-09-28 | Norio Ishitsuka | Semiconductor device and manufacturing method of the same |
| US6917091B2 (en) | 2003-03-28 | 2005-07-12 | Mitsubishi Denki Kabushiki Kaisha | High power semiconductor device having source electrodes connected by air bridges and having opposite current path directions |
| US7087925B2 (en) | 2004-02-09 | 2006-08-08 | Semiconductor Components Industries, L.L.C. | Semiconductor device having reduced capacitance to substrate and method |
| USRE45106E1 (en) | 2007-12-11 | 2014-09-02 | Estivation Properties Llc | Semiconductor structure and method of manufacture |
| US20090148999A1 (en) * | 2007-12-11 | 2009-06-11 | Bishnu Prasanna Gogoi | Semiconductor structure and method of manufacture |
| US7811896B2 (en) * | 2007-12-11 | 2010-10-12 | Hvvi Semiconductors, Inc. | Semiconductor structure and method of manufacture |
| US20090156009A1 (en) * | 2007-12-12 | 2009-06-18 | Tomomitsu Risaki | Method for manufacturing semiconductor device |
| CN102239552A (en) * | 2008-12-04 | 2011-11-09 | 飞思卡尔半导体公司 | RF device and method with trench under bond pad feature |
| CN102239552B (en) * | 2008-12-04 | 2014-03-12 | 飞思卡尔半导体公司 | RF device and method with trench under bond pad feature |
| DE102016115334A1 (en) * | 2016-08-18 | 2018-02-22 | Infineon Technologies Ag | SOI island in a power semiconductor device |
| US10256299B2 (en) | 2016-08-18 | 2019-04-09 | Infineon Technologies Ag | SOI island in a power semiconductor device |
| US10658457B2 (en) | 2016-08-18 | 2020-05-19 | Infineon Technologies Ag | Power semiconductor device having an SOI island |
| DE102016115334B4 (en) | 2016-08-18 | 2023-11-09 | Infineon Technologies Ag | SOI island in a power semiconductor component and a method for its production |
Also Published As
| Publication number | Publication date |
|---|---|
| US20060081958A1 (en) | 2006-04-20 |
| US7276425B2 (en) | 2007-10-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7824993B2 (en) | Field-effect transistor with local source/drain insulation and associated method of production | |
| US7396732B2 (en) | Formation of deep trench airgaps and related applications | |
| US7001804B2 (en) | Method of producing active semiconductor layers of different thicknesses in an SOI wafer | |
| US6238987B1 (en) | Method to reduce parasitic capacitance | |
| US20190229185A1 (en) | Sealed cavity structures with a planar surface | |
| US7276425B2 (en) | Semiconductor device and method of providing regions of low substrate capacitance | |
| US6621136B2 (en) | Semiconductor device having regions of low substrate capacitance | |
| US8283748B2 (en) | Low loss substrate for integrated passive devices | |
| TWI690025B (en) | Semiconductor substrate on insulator, its forming method and integrated circuit | |
| US8063467B2 (en) | Semiconductor structure and method of manufacture | |
| US8048760B2 (en) | Semiconductor structure and method of manufacture | |
| US11410872B2 (en) | Oxidized cavity structures within and under semiconductor devices | |
| USRE45106E1 (en) | Semiconductor structure and method of manufacture | |
| US8501578B2 (en) | Semiconductor structure formed without requiring thermal oxidation | |
| US6818525B1 (en) | Semiconductor device and method of providing regions of low substrate capacitance | |
| US6642536B1 (en) | Hybrid silicon on insulator/bulk strained silicon technology | |
| KR100525797B1 (en) | STI structure and processing method | |
| US20220173211A1 (en) | Airgap isolation structures | |
| US7956399B2 (en) | Semiconductor device with low buried resistance and method of manufacturing such a device | |
| US20090146249A1 (en) | Semiconductor structure and method of manufacture | |
| US7189619B2 (en) | Process for manufacturing vertically insulated structural components on SOI material of various thickness | |
| KR100505418B1 (en) | Method for forming element isolation film in semiconductor device | |
| US20100230755A1 (en) | Process for producing an mos transistor and corresponding integrated circuit | |
| US20040253834A1 (en) | Method for fabricating a trench isolation structure | |
| HK1059000A1 (en) | Method of making a semiconductor device with a low permittivity region |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVERETT, GUY E.;KAMEKONA, KEITH G.;SUDHAMA, CHANDRASEKHARA;AND OTHERS;REEL/FRAME:012592/0038 Effective date: 20020207 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS OF RHODE ISLAND, INC.;REEL/FRAME:012991/0180 Effective date: 20020505 |
|
| AS | Assignment |
Owner name: WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, Free format text: SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS INDUSTRIES OF RHODE ISLAND, INC.;REEL/FRAME:012958/0638 Effective date: 20020506 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:014007/0239 Effective date: 20030303 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:038543/0039 Effective date: 20050217 |