US20030075806A1 - Intergrated circuit having interconnect to a substrate and method therefor - Google Patents
Intergrated circuit having interconnect to a substrate and method therefor Download PDFInfo
- Publication number
- US20030075806A1 US20030075806A1 US09/986,232 US98623201A US2003075806A1 US 20030075806 A1 US20030075806 A1 US 20030075806A1 US 98623201 A US98623201 A US 98623201A US 2003075806 A1 US2003075806 A1 US 2003075806A1
- Authority
- US
- United States
- Prior art keywords
- conductive
- dielectric
- doped
- region
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0149—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- This invention relates to integrated circuits and more particularly to making contact between interconnect and substrate.
- Integrated circuits comprise transistors formed in active regions that are interconnected by interconnect layers. Typically, these interconnect layers are polysilicon or metal that are made in layers above the substrate. Active regions are formed in the substrate itself.
- a relatively simple connection that is commonly required in the integrated circuit is a source/drain of one transistor connected to a gate of another transistor. Typically, this occurs by providing an interconnect layer for making the connection from a layer that is above the gate. This requires area on the integrated circuit and thus is a factor in the overall size of the integrated circuit.
- Another type of contact that has been utilized is known as a buried contact in which polysilicon, which is the typical gate material, is in direct contact with the substrate for making contact between a source/drain and gate.
- FIG. 1 is a circuit diagram of a circuit known in the prior art
- FIG. 2 is a top view of the circuit of FIG. 1 made according to an embodiment of the present invention.
- FIGS. 3 - 6 are sequential cross-sections in processing of a portion of the circuit of FIG. 2;
- FIGS. 7 - 9 are sequential cross-sections in processing of another portion of the circuit of FIG. 2.
- a standard connection of a drain to a gate is achieved by an implant into gate dielectric material to achieve a connection between a source/drain formed in a substrate and a gate of another transistor.
- the connection between the gate material and the substrate, and thus source/drain, is achieved by implanting into the gate material in that area so that the gate dielectric becomes conductive in that location.
- Circuit 10 Shown in FIG. 1 is a circuit 10 that is known in the prior art and is very common in integrated circuits but which is made differently than that of the prior art and configured differently than that of the prior art.
- Circuit 10 comprises a transistor 12 and a transistor 14 .
- Transistor 12 has a gate 16 , a source/drain 18 , and a source/drain 20 .
- a source/drain is the doped region adjacent to a gate that can be a source or a drain, depending how it is used in a given circuit.
- Transistor 14 has a source/drain 22 and a source/drain 24 .
- Source/drains 18 , 22 and 24 are shown as not being connected but in a completed circuit would have connections to either other circuitry or to power supply terminals. Similarly, gate 16 would be connected to other circuitry or a reference or signal. Source/drain 20 is connected to gate 26 of transistor 14 . A source/drain to gate connection is very common in integrated circuits.
- Circuit 10 in a layout according to an embodiment of the invention.
- Circuit 10 comprises an active region 28 and an active region 30 .
- Active region 28 is for forming transistor 12 and active region 30 is for forming transistor 14 .
- Gate 26 overlies active region 30 and is connected to source/drain region 20 of transistor 14 at a contact 32 .
- Active region 28 has gate 16 overlying it and contains source/drain regions 18 and 20 .
- Active region 30 contains source/drain regions 22 and 24 .
- Contact 32 is achieved by having at least a portion of that region implanted so that gate dielectric material becomes conductive in that area.
- gate 26 which extends over active region 18 , makes contact with drain 20 through contact 32 .
- Circuit 10 comprises a substrate 38 , which is P-, having a P-well 34 and an N-well 36 .
- Substrate 38 is shown as having conductive material 50 over P-well 34 and N-well 36 and overlying gate dielectric material 46 and 48 .
- P-well 34 is between isolation regions 40 and 42 .
- N-well 36 is between isolation regions 42 and 44 as shown in FIG. 3.
- Overlying FIG. 3 between isolation regions 40 and 42 is gate dielectric material 46 and between isolation regions 42 and 44 is gate dielectric material 48 .
- Overlying gate dielectric material 46 and 48 is polysilicon layer 50 .
- Substrate 38 may also be silicon on insulator (SOI) in which case there would be a semiconductor layer over an in insulator.
- Wells 34 and 36 would be in the semiconductor layer and isolation regions 40 , 42 , and 44 would extend to the insulator.
- circuit 10 Shown in FIG. 4 is circuit 10 after photoresist 52 has been deposited and patterned so that there is an opening at a location for contact 32 in active region 28 .
- This shows an implant that has its center depth at dielectric material 46 in contact area 32 .
- the result is a doped region 33 in P-well 34 , an implanted gate dielectric 35 , and an implanted polysilicon region 37 .
- An effective dopant material is boron for the purpose of causing dielectric material 46 at contact 32 to be highly conductive.
- Gate dielectric material may be other materials and instead of polysilicon the gate electrode may be formed of other materials as well.
- a different dopant than boron may be aluminum, and another may be phosphorus. It may be advantageous to use phosphorus, which causes N-type conductivity, when implanting into the P-well.
- a gate dielectric material other than silicon oxide may be hafnium oxide. Other materials may be chosen as well.
- FIG. 5 Shown in FIG. 5 is polysilicon 50 and gate materials 46 after a patterned etch to leave gate 16 over gate dielectric 54 formed of gate dielectric material 46 . Also, a source/drain extension 56 and a source/drain extension 58 are formed using gate 16 as a mask. Source/drain extensions 56 and 58 are N-type formed by implanting a combination of arsenic and phosphorus. The particular species and combination of species for implanting may vary as needed. Also left is gate 26 that extends to contact area 32 . Thus, gate 26 overlaps the region of gate dielectric material that was implanted.
- the portion of the gate dielectric that was implanted is the portion that ultimately forms the contact between gate 26 and drain 20 so some of this implanted gate material must remain after the etch of polysilicon 50 . It may be desirable to have a combination boron and indium halo implant before extensions 56 and 58 . This halo implant is not shown because halo implants are well understood in the art and for not unnecessarily complicating the drawings.
- FIG. 6 Shown in FIG. 6 is a circuit 10 after sidewall formation and a combination arsenic and phosphorus implant to form heavily doped source/drain regions 60 and 62 .
- Gate 16 has sidewall spacers 64 and 66 .
- Gate 26 has sidewall spacers 68 and 70 . This shows a completed transistor 12 of the N-channel type and completed transistor 14 of the P-channel type.
- Gate 26 is connected to drain 20 at contact 32 . Drain 20 is made up of heavily doped region 62 and extension region 58 . If contact area 32 is implanted with phosphorus, the contact area may extend past source/drain extension 58 as shown in FIG. 6.
- contact area 32 is doped with boron, which forms P-type regions, then contact area 32 should not extend laterally past source/drain extension 58 .
- the doped region of the gate dielectric material is conductive and thus will make contact with the doped region under it. If this doped gate dielectric is only in contact with the source/drain, then it will only short gate 26 to drain 20 and not to well 34 . If the doped portion of the gate dielectric extends laterally past drain 20 , then it should be in contact with a doped region of a conductivity type opposite to that of well 34 and thus the implant of the gate dielectric as shown in FIG. 6 should form N-type regions.
- FIG. 7 Shown in FIG. 7 is transistor 14 at the same stage in processing as that shown in FIG. 3.
- FIG. 7 shows N-well 36 and isolation regions 70 and 72 as well as gate dielectric material 48 .
- transistor 14 Shown in FIG. 8 is transistor 14 after polysilicon 50 has been etched to form gate 74 and source/drain extensions 76 and 78 . These extensions are formed in a manner analogous to that shown in FIG. 5 but at a different process step because the doping type is different for transistor 12 than for transistor 14 . These source/drain extensions are formed by implanting a combination of arsenic and boron. The steps required for FIG. 8 may be either before or after those for FIG. 5.
- FIG. 9 Shown in FIG. 9 is a completed transistor 14 after formation of sidewall spacers 80 and 82 that provide a mask for formation of heavily doped source/drain regions 84 and 86 to complete formation of source/drain region 22 and source/drain region 24 formed by implants using a combination of boron.
- a completed circuit 10 shows a completed transistor 12 and a completed transistor 14 having a drain of transistor 12 connected to the gate of transistor 14 without having to apply a conductive material over a source/drain in order to make that contact.
- This avoids the problems associated with buried contacts and provides very compact interconnect between the drain of one transistor and the gate of another. This has the effect of reducing the need for higher level interconnect thus reducing complexity of processing and opportunities for defects.
- the chip area is reduced overall providing an opportunity to provide a lower cost without significant process complications.
- circuit feature other than a transistor such as a resistor.
- Another circuit feature may have an electrode, such as polysilicon gate 26 , extending over a source/drain and making electrical contact thereto by way of a conductive implanted dielectric such as region 35 shown in FIGS. 4, 5, and 6 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- This invention relates to integrated circuits and more particularly to making contact between interconnect and substrate.
- 2. Related Art
- Integrated circuits comprise transistors formed in active regions that are interconnected by interconnect layers. Typically, these interconnect layers are polysilicon or metal that are made in layers above the substrate. Active regions are formed in the substrate itself. A relatively simple connection that is commonly required in the integrated circuit is a source/drain of one transistor connected to a gate of another transistor. Typically, this occurs by providing an interconnect layer for making the connection from a layer that is above the gate. This requires area on the integrated circuit and thus is a factor in the overall size of the integrated circuit. Another type of contact that has been utilized is known as a buried contact in which polysilicon, which is the typical gate material, is in direct contact with the substrate for making contact between a source/drain and gate.
- One of the difficulties and problems associated with buried contacts is that the substrate tends to be excessively etched in the area immediately adjacent to or at the edge of the polysilicon that was making contact to the substrate. This occurs because the opening to the substrate, and thus to the source/drain, must be made before the polysilicon is deposited. Thus the etch of the polysilicon that is used for the contact can create a substrate overetch problem.
- Thus there is a need for contacts that do not require as much space as those of upper level interconnect and do not have the problems associated with buried contacts.
- FIG. 1 is a circuit diagram of a circuit known in the prior art;
- FIG. 2 is a top view of the circuit of FIG. 1 made according to an embodiment of the present invention;
- FIGS. 3-6 are sequential cross-sections in processing of a portion of the circuit of FIG. 2; and
- FIGS. 7-9 are sequential cross-sections in processing of another portion of the circuit of FIG. 2.
- A standard connection of a drain to a gate is achieved by an implant into gate dielectric material to achieve a connection between a source/drain formed in a substrate and a gate of another transistor. The connection between the gate material and the substrate, and thus source/drain, is achieved by implanting into the gate material in that area so that the gate dielectric becomes conductive in that location. This is better understood by reference to the figures and the following description.
- Shown in FIG. 1 is a
circuit 10 that is known in the prior art and is very common in integrated circuits but which is made differently than that of the prior art and configured differently than that of the prior art.Circuit 10 comprises atransistor 12 and atransistor 14.Transistor 12 has agate 16, a source/drain 18, and a source/drain 20. As used herein a source/drain is the doped region adjacent to a gate that can be a source or a drain, depending how it is used in a given circuit.Transistor 14 has a source/drain 22 and a source/drain 24. Source/ 18, 22 and 24 are shown as not being connected but in a completed circuit would have connections to either other circuitry or to power supply terminals. Similarly,drains gate 16 would be connected to other circuitry or a reference or signal. Source/drain 20 is connected togate 26 oftransistor 14. A source/drain to gate connection is very common in integrated circuits. - Shown in FIG. 2 is
circuit 10 in a layout according to an embodiment of the invention.Circuit 10 comprises anactive region 28 and anactive region 30.Active region 28 is for formingtransistor 12 andactive region 30 is for formingtransistor 14.Gate 26 overliesactive region 30 and is connected to source/drain region 20 oftransistor 14 at acontact 32.Active region 28 hasgate 16 overlying it and contains source/ 18 and 20.drain regions Active region 30 contains source/ 22 and 24.drain regions Contact 32 is achieved by having at least a portion of that region implanted so that gate dielectric material becomes conductive in that area. Thus,gate 26, which extends overactive region 18, makes contact withdrain 20 throughcontact 32. - Shown in FIG. 3 is a
12 and 14 at a relatively early stage in processing. This stage in processing is conventional.cross-section showing transistors Circuit 10 comprises asubstrate 38, which is P-, having a P-well 34 and an N-well 36.Substrate 38 is shown as havingconductive material 50 over P-well 34 and N-well 36 and overlying gate 46 and 48. P-dielectric material well 34 is between 40 and 42. N-well 36 is betweenisolation regions 42 and 44 as shown in FIG. 3. Overlying FIG. 3 betweenisolation regions 40 and 42 is gateisolation regions dielectric material 46 and between 42 and 44 is gateisolation regions dielectric material 48. Overlying gate 46 and 48 isdielectric material polysilicon layer 50.Substrate 38 may also be silicon on insulator (SOI) in which case there would be a semiconductor layer over an in insulator. Wells 34 and 36 would be in the semiconductor layer and 40, 42, and 44 would extend to the insulator.isolation regions - Shown in FIG. 4 is
circuit 10 afterphotoresist 52 has been deposited and patterned so that there is an opening at a location forcontact 32 inactive region 28. This shows an implant that has its center depth atdielectric material 46 incontact area 32. The result is adoped region 33 in P-well 34, an implanted gate dielectric 35, and an implantedpolysilicon region 37. An effective dopant material is boron for the purpose of causingdielectric material 46 atcontact 32 to be highly conductive. Gate dielectric material may be other materials and instead of polysilicon the gate electrode may be formed of other materials as well. In such cases it may be desirable to provide a different dopant than boron to form the needed conduction and short circuit between the gate dielectric material and the overlying gate material. One such dopant may be aluminum, and another may be phosphorus. It may be advantageous to use phosphorus, which causes N-type conductivity, when implanting into the P-well. A gate dielectric material other than silicon oxide may be hafnium oxide. Other materials may be chosen as well. Thus, a short circuit is formed to the polysilicon without the polysilicon having to have been etched prior to forming the short circuit. In conventional buried contacts it is necessary to open the well or area to be contacted followed by a polysilicon deposition. The subsequent etching is not only cumbersome in terms of the sequence but also can form the etched out areas of the substrate adjacent to the area where the polysilicon is etched after the substrate has been exposed. - Shown in FIG. 5 is
polysilicon 50 andgate materials 46 after a patterned etch to leavegate 16 over gate dielectric 54 formed ofgate dielectric material 46. Also, a source/drain extension 56 and a source/drain extension 58 are formed usinggate 16 as a mask. Source/ 56 and 58 are N-type formed by implanting a combination of arsenic and phosphorus. The particular species and combination of species for implanting may vary as needed. Also left isdrain extensions gate 26 that extends to contactarea 32. Thus,gate 26 overlaps the region of gate dielectric material that was implanted. The portion of the gate dielectric that was implanted is the portion that ultimately forms the contact betweengate 26 and drain 20 so some of this implanted gate material must remain after the etch ofpolysilicon 50. It may be desirable to have a combination boron and indium halo implant before 56 and 58. This halo implant is not shown because halo implants are well understood in the art and for not unnecessarily complicating the drawings.extensions - Shown in FIG. 6 is a
circuit 10 after sidewall formation and a combination arsenic and phosphorus implant to form heavily doped source/ 60 and 62.drain regions Gate 16 has 64 and 66.sidewall spacers Gate 26 has 68 and 70. This shows a completedsidewall spacers transistor 12 of the N-channel type and completedtransistor 14 of the P-channel type.Gate 26 is connected to drain 20 atcontact 32.Drain 20 is made up of heavily dopedregion 62 andextension region 58. Ifcontact area 32 is implanted with phosphorus, the contact area may extend past source/drain extension 58 as shown in FIG. 6. If, however,contact area 32 is doped with boron, which forms P-type regions, then contactarea 32 should not extend laterally past source/drain extension 58. The doped region of the gate dielectric material is conductive and thus will make contact with the doped region under it. If this doped gate dielectric is only in contact with the source/drain, then it will onlyshort gate 26 to drain 20 and not to well 34. If the doped portion of the gate dielectric extends laterallypast drain 20, then it should be in contact with a doped region of a conductivity type opposite to that of well 34 and thus the implant of the gate dielectric as shown in FIG. 6 should form N-type regions. - Shown in FIG. 7 is
transistor 14 at the same stage in processing as that shown in FIG. 3. In this cross section, FIG. 7 shows N-well 36 and 70 and 72 as well asisolation regions gate dielectric material 48. - Shown in FIG. 8 is
transistor 14 afterpolysilicon 50 has been etched to formgate 74 and source/ 76 and 78. These extensions are formed in a manner analogous to that shown in FIG. 5 but at a different process step because the doping type is different fordrain extensions transistor 12 than fortransistor 14. These source/drain extensions are formed by implanting a combination of arsenic and boron. The steps required for FIG. 8 may be either before or after those for FIG. 5. - Shown in FIG. 9 is a completed
transistor 14 after formation ofsidewall spacers 80 and 82 that provide a mask for formation of heavily doped source/ 84 and 86 to complete formation of source/drain regions drain region 22 and source/drain region 24 formed by implants using a combination of boron. - Thus is it seen that a completed
circuit 10, as shown in cross-sections 3-6 and cross-sections 7-9, show a completedtransistor 12 and a completedtransistor 14 having a drain oftransistor 12 connected to the gate oftransistor 14 without having to apply a conductive material over a source/drain in order to make that contact. This avoids the problems associated with buried contacts and provides very compact interconnect between the drain of one transistor and the gate of another. This has the effect of reducing the need for higher level interconnect thus reducing complexity of processing and opportunities for defects. Thus, by having the reduced area, the chip area is reduced overall providing an opportunity to provide a lower cost without significant process complications. - Also a similar benefit may be achieved by a circuit feature other than a transistor such as a resistor. Another circuit feature may have an electrode, such as
polysilicon gate 26, extending over a source/drain and making electrical contact thereto by way of a conductive implanted dielectric such asregion 35 shown in FIGS. 4, 5, and 6. - Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
Claims (22)
Priority Applications (7)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/986,232 US6555915B1 (en) | 2001-10-22 | 2001-10-22 | Integrated circuit having interconnect to a substrate and method therefor |
| PCT/US2002/030337 WO2003036702A2 (en) | 2001-10-22 | 2002-09-27 | Integrated circuit having interconnect to a substrate and method therefor |
| CNB028231287A CN1326210C (en) | 2001-10-22 | 2002-09-27 | Integrated circuit with interconnection to substrate and method thereof |
| AU2002327714A AU2002327714A1 (en) | 2001-10-22 | 2002-09-27 | Integrated circuit having interconnect to a substrate and method therefor |
| JP2003539091A JP2006500759A (en) | 2001-10-22 | 2002-09-27 | Integrated circuit having interconnection to substrate and method of manufacturing the same |
| EP02763717A EP1479101A2 (en) | 2001-10-22 | 2002-09-27 | Integrated circuit having interconnect to a substrate and method therefor |
| KR10-2004-7006013A KR20040048985A (en) | 2001-10-22 | 2002-09-27 | Integrated circuit having interconnect to a substrate and method therefor |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/986,232 US6555915B1 (en) | 2001-10-22 | 2001-10-22 | Integrated circuit having interconnect to a substrate and method therefor |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20030075806A1 true US20030075806A1 (en) | 2003-04-24 |
| US6555915B1 US6555915B1 (en) | 2003-04-29 |
Family
ID=25532216
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/986,232 Expired - Fee Related US6555915B1 (en) | 2001-10-22 | 2001-10-22 | Integrated circuit having interconnect to a substrate and method therefor |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6555915B1 (en) |
| EP (1) | EP1479101A2 (en) |
| JP (1) | JP2006500759A (en) |
| KR (1) | KR20040048985A (en) |
| CN (1) | CN1326210C (en) |
| AU (1) | AU2002327714A1 (en) |
| WO (1) | WO2003036702A2 (en) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030013243A1 (en) * | 2001-07-16 | 2003-01-16 | Yasuhiro Doumae | Method of manufacturing field effect transistor |
| US20040121524A1 (en) * | 2002-12-20 | 2004-06-24 | Micron Technology, Inc. | Apparatus and method for controlling diffusion |
| US20050260345A1 (en) * | 2003-10-06 | 2005-11-24 | Applied Materials, Inc. | Apparatus for electroless deposition of metals onto semiconductor substrates |
| US20060177985A1 (en) * | 2004-05-10 | 2006-08-10 | Texas Instruments, Incorporated | Source/drain extension implant process for use with short time anneals |
| US20080070392A1 (en) * | 2003-04-22 | 2008-03-20 | Micron Technology, Inc. | Controlling diffusion in doped semiconductor regions |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102004038369B4 (en) * | 2004-08-06 | 2018-04-05 | Austriamicrosystems Ag | High-voltage NMOS transistor and manufacturing process |
| US7150516B2 (en) * | 2004-09-28 | 2006-12-19 | Hewlett-Packard Development Company, L.P. | Integrated circuit and method for manufacturing |
| KR100657142B1 (en) * | 2005-06-03 | 2006-12-13 | 매그나칩 반도체 유한회사 | Contact structure for pixel shrink of image sensor and manufacturing method |
| JP6268070B2 (en) * | 2014-09-16 | 2018-01-24 | 矢崎総業株式会社 | Plating material and terminal fitting |
| JP6268055B2 (en) * | 2014-07-15 | 2018-01-24 | 矢崎総業株式会社 | Terminals and connectors |
| WO2016010053A1 (en) * | 2014-07-14 | 2016-01-21 | 矢崎総業株式会社 | Electric element |
| JP6374718B2 (en) * | 2014-07-14 | 2018-08-15 | 矢崎総業株式会社 | Electrical element |
| JP6272744B2 (en) * | 2014-10-24 | 2018-01-31 | 矢崎総業株式会社 | Plate-like conductor and surface treatment method for plate-like conductor |
| US10038081B1 (en) | 2017-09-06 | 2018-07-31 | Nxp Usa, Inc. | Substrate contacts for a transistor |
| US10679987B2 (en) * | 2017-10-31 | 2020-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Bootstrap metal-oxide-semiconductor (MOS) device integrated with a high voltage MOS (HVMOS) device and a high voltage junction termination (HVJT) device |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4843034A (en) * | 1987-06-12 | 1989-06-27 | Massachusetts Institute Of Technology | Fabrication of interlayer conductive paths in integrated circuits |
| CA1276314C (en) * | 1988-03-24 | 1990-11-13 | Alexander Kalnitsky | Silicon ion implanted semiconductor device |
| JPH03101255A (en) * | 1989-09-14 | 1991-04-26 | Sony Corp | Semiconductor device |
| JPH04162519A (en) * | 1990-10-24 | 1992-06-08 | Sony Corp | Manufacture of mos semiconductor device |
| US5783469A (en) * | 1996-12-10 | 1998-07-21 | Advanced Micro Devices, Inc. | Method for making nitrogenated gate structure for improved transistor performance |
| US6017829A (en) * | 1997-04-01 | 2000-01-25 | Micron Technology, Inc. | Implanted conductor and methods of making |
| US6074904A (en) * | 1998-04-21 | 2000-06-13 | Advanced Micro Devices, Inc. | Method and structure for isolating semiconductor devices after transistor formation |
| US6027961A (en) * | 1998-06-30 | 2000-02-22 | Motorola, Inc. | CMOS semiconductor devices and method of formation |
| US6077748A (en) * | 1998-10-19 | 2000-06-20 | Advanced Micro Devices, Inc. | Advanced trench isolation fabrication scheme for precision polysilicon gate control |
| KR100281908B1 (en) * | 1998-11-20 | 2001-02-15 | 김덕중 | Semiconductor device and manufacturing method |
| JP3723410B2 (en) * | 2000-04-13 | 2005-12-07 | 三洋電機株式会社 | Semiconductor device and manufacturing method thereof |
-
2001
- 2001-10-22 US US09/986,232 patent/US6555915B1/en not_active Expired - Fee Related
-
2002
- 2002-09-27 CN CNB028231287A patent/CN1326210C/en not_active Expired - Fee Related
- 2002-09-27 JP JP2003539091A patent/JP2006500759A/en active Pending
- 2002-09-27 AU AU2002327714A patent/AU2002327714A1/en not_active Abandoned
- 2002-09-27 KR KR10-2004-7006013A patent/KR20040048985A/en not_active Ceased
- 2002-09-27 WO PCT/US2002/030337 patent/WO2003036702A2/en not_active Ceased
- 2002-09-27 EP EP02763717A patent/EP1479101A2/en not_active Withdrawn
Cited By (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030013243A1 (en) * | 2001-07-16 | 2003-01-16 | Yasuhiro Doumae | Method of manufacturing field effect transistor |
| US6803288B2 (en) * | 2001-07-16 | 2004-10-12 | Oki Electric Industry Co., Ltd. | Method of manufacturing field effect transistor |
| US20040121524A1 (en) * | 2002-12-20 | 2004-06-24 | Micron Technology, Inc. | Apparatus and method for controlling diffusion |
| US20060003535A1 (en) * | 2002-12-20 | 2006-01-05 | Micron Technology, Inc. | Apparatus and method for controlling diffusion |
| US7727868B2 (en) | 2002-12-20 | 2010-06-01 | Micron Technology, Inc. | Apparatus and method for controlling diffusion |
| US20100237422A1 (en) * | 2002-12-20 | 2010-09-23 | Farrar Paul A | Apparatus and method for controlling diffusion |
| US9147735B2 (en) | 2002-12-20 | 2015-09-29 | Micron Technology, Inc. | Apparatus and method for controlling diffusion |
| US20080070392A1 (en) * | 2003-04-22 | 2008-03-20 | Micron Technology, Inc. | Controlling diffusion in doped semiconductor regions |
| US7585753B2 (en) | 2003-04-22 | 2009-09-08 | Micron Technology, Inc. | Controlling diffusion in doped semiconductor regions |
| US20050260345A1 (en) * | 2003-10-06 | 2005-11-24 | Applied Materials, Inc. | Apparatus for electroless deposition of metals onto semiconductor substrates |
| US20060177985A1 (en) * | 2004-05-10 | 2006-08-10 | Texas Instruments, Incorporated | Source/drain extension implant process for use with short time anneals |
| US7479668B2 (en) * | 2004-05-10 | 2009-01-20 | Texas Instruments Incorporated | Source/drain extension implant process for use with short time anneals |
Also Published As
| Publication number | Publication date |
|---|---|
| US6555915B1 (en) | 2003-04-29 |
| CN1326210C (en) | 2007-07-11 |
| WO2003036702A2 (en) | 2003-05-01 |
| CN1592951A (en) | 2005-03-09 |
| JP2006500759A (en) | 2006-01-05 |
| WO2003036702A3 (en) | 2003-11-06 |
| AU2002327714A1 (en) | 2003-05-06 |
| KR20040048985A (en) | 2004-06-10 |
| EP1479101A2 (en) | 2004-11-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0334761B1 (en) | Method for forming a self-aligned source/drain contact for a MOS transistor | |
| US6677645B2 (en) | Body contact MOSFET | |
| US7053465B2 (en) | Semiconductor varactor with reduced parasitic resistance | |
| US5977591A (en) | High-voltage-resistant MOS transistor, and corresponding manufacturing process | |
| US6689648B2 (en) | Semiconductor device having silicon on insulator and fabricating method therefor | |
| US5516717A (en) | Method for manufacturing electrostatic discharge devices | |
| US4661202A (en) | Method of manufacturing semiconductor device | |
| US5397715A (en) | MOS transistor having increased gate-drain capacitance | |
| US6010929A (en) | Method for forming high voltage and low voltage transistors on the same substrate | |
| US5214295A (en) | Thin film field effect transistor, CMOS inverter, and methods of forming thin film field effect transistors and CMOS inverters | |
| US5294822A (en) | Polycide local interconnect method and structure | |
| US6555915B1 (en) | Integrated circuit having interconnect to a substrate and method therefor | |
| US7939897B2 (en) | Method of forming a low resistance semiconductor contact and structure therefor | |
| KR20040102052A (en) | Semiconductor device formed over a multiple thickness buried oxide layer, and methods of making same | |
| EP1082757B1 (en) | Semiconductor device with transparent link area for silicide applications and fabrication thereof | |
| US6274914B1 (en) | CMOS integrated circuits including source/drain plug | |
| JP2001156290A (en) | Semiconductor device | |
| JP2006500759A5 (en) | ||
| US6188111B1 (en) | Dual gate semiconductor device for shortening channel length | |
| US6350638B2 (en) | Method of forming complementary type conductive regions on a substrate | |
| US20050127441A1 (en) | Body contact layout for semiconductor-on-insulator devices | |
| KR100294775B1 (en) | Semiconductor device and manufacturing method thereof | |
| JPH09107038A (en) | Method for manufacturing CMOS transistor | |
| US6093595A (en) | Method of forming source and drain regions in complementary MOS transistors | |
| KR100587045B1 (en) | Manufacturing Method of Semiconductor Device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:REBER, DOUGLAS M.;REEL/FRAME:012300/0637 Effective date: 20011016 |
|
| AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
| AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20110429 |
|
| AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 |