[go: up one dir, main page]

US20030034491A1 - Structure and method for fabricating semiconductor structures and devices for detecting an object - Google Patents

Structure and method for fabricating semiconductor structures and devices for detecting an object Download PDF

Info

Publication number
US20030034491A1
US20030034491A1 US09/928,356 US92835601A US2003034491A1 US 20030034491 A1 US20030034491 A1 US 20030034491A1 US 92835601 A US92835601 A US 92835601A US 2003034491 A1 US2003034491 A1 US 2003034491A1
Authority
US
United States
Prior art keywords
layer
monocrystalline
forming
compound semiconductor
overlying
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/928,356
Inventor
Robert Lempkowski
Marc Chason
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Google Technology Holdings LLC
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to US09/928,356 priority Critical patent/US20030034491A1/en
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHASON, MARC, LEMPKOWSKI, ROBERT
Publication of US20030034491A1 publication Critical patent/US20030034491A1/en
Priority to US10/878,414 priority patent/US7161227B2/en
Assigned to Google Technology Holdings LLC reassignment Google Technology Holdings LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA MOBILITY LLC
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/80FETs having rectifying junction gate electrodes
    • H10D30/87FETs having Schottky gate electrodes, e.g. metal-semiconductor FETs [MESFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0107Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
    • H10D84/0109Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/08Manufacture or treatment characterised by using material-based technologies using combinations of technologies, e.g. using both Si and SiC technologies or using both Si and Group III-V technologies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D88/00Three-dimensional [3D] integrated devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D88/00Three-dimensional [3D] integrated devices
    • H10D88/01Manufacture or treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02381Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02488Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02496Layer structure
    • H01L21/02505Layer structure consisting of more than two layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02513Microstructure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00011Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S2301/00Functional characteristics
    • H01S2301/17Semiconductor lasers comprising special layers
    • H01S2301/173The laser chip comprising special buffer layers, e.g. dislocation prevention or reduction
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/0206Substrates, e.g. growth, shape, material, removal or bonding
    • H01S5/021Silicon based substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/0206Substrates, e.g. growth, shape, material, removal or bonding
    • H01S5/0218Substrates comprising semiconducting materials from other groups of the Periodic Table than the materials of the active layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • H01S5/0261Non-optical elements, e.g. laser driver components, heaters
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/10Construction or shape of the optical resonator, e.g. extended or external cavity, coupled cavities, bent-guide, varying width, thickness or composition of the active region
    • H01S5/18Surface-emitting [SE] lasers, e.g. having both horizontal and vertical cavities
    • H01S5/183Surface-emitting [SE] lasers, e.g. having both horizontal and vertical cavities having only vertical cavities, e.g. vertical cavity surface-emitting lasers [VCSEL]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10HINORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
    • H10H29/00Integrated devices, or assemblies of multiple devices, comprising at least one light-emitting semiconductor element covered by group H10H20/00
    • H10H29/10Integrated devices comprising at least one light-emitting semiconductor component covered by group H10H20/00

Definitions

  • This invention relates generally to semiconductor structures and devices and to a method for their fabrication, and more specifically to semiconductor structures and devices and to the fabrication and use of semiconductor structures, devices, and integrated circuits that include a monocrystalline material layer comprised of semiconductor material, compound semiconductor material, and/or other types of material such as metals and non-metals for detecting an object.
  • Semiconductor devices often include multiple layers of conductive, insulating, and semiconductive layers. Often, the desirable properties of such layers improve with the crystallinity of the layer. For example, the electron mobility and band gap of semiconductive layers improves as the crystallinity of the layer increases. Similarly, the free electron concentration of conductive layers and the electron charge displacement and electron energy recoverability of insulative or dielectric films improves as the crystallinity of these layers increases.
  • a monocrystalline substrate that is compliant with a high quality monocrystalline material layer so that true two-dimensional growth can be achieved for the formation of quality semiconductor structures, devices and integrated circuits having grown monocrystalline film having the same crystal orientation as an underlying substrate.
  • This monocrystalline material layer may be comprised of a semiconductor material, a compound semiconductor material, and other types of material such as metals and non-metals.
  • a detection device such as a radar or a lidar may use transmitted and reflected radio waves or laser light for detecting an object.
  • the detection device may further determine the range (i.e., distance or height) between the device itself and the object, and also the speed of the object as it either approaches or moves away from the device.
  • detection devices require multiple components to detect an object.
  • a detection device requires a source component and a receiver component. To reduce size, cost, and power consumption, it is desirable to integrate all components on a single semiconductor structure. However, semiconductor structures have not been available to do so.
  • FIGS. 1, 2, and 3 illustrate schematically, in cross section, device structures in accordance with various embodiments of the invention
  • FIG. 4 illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer
  • FIG. 5 illustrates a high resolution Transmission Electron Micrograph of a structure including a monocrystalline accommodating buffer layer
  • FIG. 6 illustrates an x-ray diffraction spectrum of a structure including a monocrystalline accommodating buffer layer
  • FIG. 7 illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer
  • FIG. 8 illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer
  • FIGS. 9 - 12 illustrate schematically, in cross-section, the formation of a device structure in accordance with another embodiment of the invention.
  • FIGS. 13 - 16 illustrate a probable molecular bonding structure of the device structures illustrated in FIGS. 9 - 12 ;
  • FIGS. 17 - 20 illustrate schematically, in cross-section, the formation of a device structure in accordance with still another embodiment of the invention.
  • FIGS. 21 - 23 illustrate schematically, in cross-section, the formation of yet another embodiment of a device structure in accordance with the invention.
  • FIGS. 24, 25 illustrate schematically, in cross section, device structures that can be used in accordance with various embodiments of the invention
  • FIGS. 26 - 30 include illustrations of cross-sectional views of a portion of an integrated circuit that includes a compound semiconductor portion, a bipolar portion, and an MOS portion in accordance with what is shown herein;
  • FIGS. 31 - 37 include illustrations of cross-sectional views of a portion of another integrated circuit that includes a semiconductor laser and a MOS transistor in accordance with what is shown herein;
  • FIG. 38 illustrates schematically a semiconductor structure for detecting an object in accordance with what is shown herein;
  • FIG. 39 illustrates a flow diagram of a method for detecting an object in accordance with what is shown herein.
  • FIG. 1 illustrates schematically, in cross section, a portion of a semiconductor structure 20 in accordance with an embodiment of the invention.
  • Semiconductor structure 20 includes a monocrystalline substrate 22 , accommodating buffer layer 24 comprising a monocrystalline material, and a monocrystalline material layer 26 .
  • the term “monocrystalline” shall have the meaning commonly used within the semiconductor industry.
  • the term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.
  • structure 20 also includes an amorphous intermediate layer 28 positioned between substrate 22 and accommodating buffer layer 24 .
  • Structure 20 may also include a template layer 30 between the accommodating buffer layer and monocrystalline material layer 26 .
  • the template layer helps to initiate the growth of the monocrystalline material layer on the accommodating buffer layer.
  • the amorphous intermediate layer helps to relieve the strain in the accommodating buffer layer and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer.
  • Substrate 22 is a monocrystalline semiconductor or compound semiconductor wafer, preferably of large diameter.
  • the wafer can be of, for example, a material from Group IV of the periodic table, e.g., carbon, silicon, etc.
  • Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon, germanium and carbon, and the like.
  • substrate 22 is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry.
  • Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate.
  • amorphous intermediate layer 28 is grown on substrate 22 at the interface between substrate 22 and the growing accommodating buffer layer by the oxidation of substrate 22 during the growth of layer 24 .
  • the amorphous intermediate layer serves to relieve strain that might otherwise occur in the monocrystalline accommodating buffer layer as a result of differences in the lattice constants of the substrate and the buffer layer.
  • lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by the amorphous intermediate layer, the strain may cause defects in the crystalline structure of the accommodating buffer layer.
  • monocrystalline material layer 26 which may comprise a semiconductor material, a compound semiconductor material, or another type of material such as a metal or a non-metal.
  • Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with the underlying substrate and with the overlying material layer.
  • the material could be an oxide or nitride having a lattice structure closely matched to the substrate and to the subsequently applied monocrystalline material layer.
  • Materials that are suitable for the accommodating buffer layer include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Additionally, various nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for the accommodating buffer layer.
  • metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin
  • these materials are insulators, although strontium ruthenate, for example, is a conductor.
  • these materials are metal oxides or metal nitrides, and more particularly, these metal oxide or nitrides typically include at least two different metallic elements. In some specific applications, the metal oxides or nitrides may include three or more different metallic elements.
  • Amorphous interface layer 28 is preferably an oxide formed by the oxidation of the surface of substrate 22 , and more preferably is composed of a silicon oxide.
  • the thickness of layer 28 is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate 22 and accommodating buffer layer 24 .
  • layer 28 has a thickness in the range of approximately 0.5-5 nm.
  • the material for monocrystalline material layer 26 can be selected, as desired, for a particular structure or application.
  • the monocrystalline material of layer 26 may comprise a compound semiconductor which can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (IIIV semiconductor compounds), mixed III-V compounds, Group II (A or B) and VIA elements (II-VI semiconductor compounds), and mixed II-VI compounds.
  • monocrystalline material layer 26 may also comprise other semiconductor materials, metals, or non-metal materials which are used in the formation of semiconductor structures, devices and/or integrated circuits.
  • template 30 is discussed below. Suitable template materials chemically bond to the surface of the accommodating buffer layer 24 at selected sites and provide sites for the nucleation of the epitaxial growth of monocrystalline material layer 26 . When used, template layer 30 has a thickness ranging from about 1 to about 10 monolayers.
  • FIG. 2 illustrates, in cross section, a portion of a semiconductor structure 40 in accordance with a further embodiment of the invention.
  • Structure 40 is similar to the previously described semiconductor structure 20 , except that an additional buffer layer 32 is positioned between accommodating buffer layer 24 and monocrystalline material layer 26 .
  • the additional buffer layer is positioned between template layer 30 and the overlying layer of monocrystalline material.
  • the additional buffer layer formed of a semiconductor or compound semiconductor material when the monocrystalline material layer 26 comprises a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of the accommodating buffer layer cannot be adequately matched to the overlying monocrystalline semiconductor or compound semiconductor material layer.
  • FIG. 3 schematically illustrates, in cross section, a portion of a semiconductor structure 34 in accordance with another exemplary embodiment of the invention.
  • Structure 34 is similar to structure 20 , except that structure 34 includes an amorphous layer 36 , rather than accommodating buffer layer 24 and amorphous interface layer 28 , and an additional monocrystalline layer 38 .
  • amorphous layer 36 may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Monocrystalline layer 38 is then formed (by epitaxial growth) overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to an anneal process to convert the monocrystalline accommodating buffer layer to an amorphous layer. Amorphous layer 36 formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, layer 36 may comprise one or two amorphous layers. Formation of amorphous layer 36 between substrate 22 and additional monocrystalline layer 26 (subsequent to layer 38 formation) relieves stresses between layers 22 and 38 and provides a true compliant substrate for subsequent processing—e.g, monocrystalline material layer 26 formation.
  • Additional monocrystalline layer 38 may include any of the materials described throughout this application in connection with either of monocrystalline material layer 26 or additional buffer layer 32 .
  • layer 38 may include monocrystalline Group IV or monocrystalline compound semiconductor materials.
  • additional monocrystalline layer 38 serves as an anneal cap during layer 36 formation and as a template for subsequent monocrystalline layer 26 formation. Accordingly, layer 38 is preferably thick enough to provide a suitable template for layer 26 growth (at least one monolayer) and thin enough to allow layer 38 to form as a substantially defect free monocrystalline material.
  • additional monocrystalline layer 38 comprises monocrystalline material (e.g., a material discussed above in connection with monocrystalline layer 26 ) that is thick enough to form devices within layer 38 .
  • monocrystalline material e.g., a material discussed above in connection with monocrystalline layer 26
  • a semiconductor structure in accordance with the present invention does not include monocrystalline material layer 26 .
  • the semiconductor structure in accordance with this embodiment only includes one monocrystalline layer disposed above amorphous oxide layer 36 .
  • monocrystalline substrate 22 is a silicon substrate oriented in the ( 100 ) direction.
  • the silicon substrate can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm.
  • accommodating buffer layer 24 is a monocrystalline layer of Sr z Ba 1 ⁇ z TiO 3 where z ranges from 0 to 1 and the amorphous intermediate layer is a layer of silicon oxide (SiO x ) formed at the interface between the silicon substrate and the accommodating buffer layer.
  • the value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of the subsequently formed layer 26 .
  • the accommodating buffer layer can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 5 nm. In general, it is desired to have an accommodating buffer layer thick enough to isolate the monocrystalline material layer 26 from the substrate to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed.
  • the amorphous intermediate layer of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1 to 2 nm.
  • monocrystalline material layer 26 is a compound semiconductor layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers ( ⁇ m) and preferably a thickness of about 0.5 ⁇ m to 10 ⁇ m. The thickness generally depends on the application for which the layer is being prepared.
  • a template layer is formed by capping the oxide layer.
  • the template layer is preferably 1-10 monolayers of Ti—As, Sr—O—As, Sr—Ga—O, or Sr—Al—O.
  • 1-2 monolayers of Ti—As or Sr—Ga—O have been illustrated to successfully grow GaAs layers.
  • monocrystalline substrate 22 is a silicon substrate as described above.
  • the accommodating buffer layer is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer of silicon oxide formed at the interface between the silicon substrate and the accommodating buffer layer.
  • the accommodating buffer layer can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZrO 3 , BaZrO 3 , SrHfO 3 , BaSnO 3 or BaHfO 3 .
  • a monocrystalline oxide layer of BaZrO 3 can grow at a temperature of about 700 degrees C.
  • the lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate silicon lattice structure.
  • An accommodating buffer layer formed of these zirconate or hafnate materials is suitable for the growth of a monocrystalline material layer which comprises compound semiconductor materials in the indium phosphide (InP) system.
  • the compound semiconductor material can be, for example, indium phosphide (InP), indium gallium arsenide (InGaAs), aluminum indium arsenide, (AlInAs), or aluminum gallium indium arsenic phosphide (AlGaInAsP), having a thickness of about 1.0 nm to 10 ⁇ m.
  • a suitable template for this structure is 1-10 monolayers of zirconium-arsenic (Zr—As), zirconium-phosphorus (Zr—P), hafnium-arsenic (Hf—As), hafnium-phosphorus (Hf—P), strontium-oxygen-arsenic (Sr—O—As), strontium-oxygen-phosphorus (Sr—O—P), barium-oxygen-arsenic (Ba—O—As), indium-strontium-oxygen (In—Sr—O), or barium-oxygen-phosphorus (Ba—O—P), and preferably 1-2 monolayers of one of these materials.
  • the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr—As template.
  • a monocrystalline layer of the compound semiconductor material from the indium phosphide system is then grown on the template layer.
  • the resulting lattice structure of the compound semiconductor material exhibits a 45 degree rotation with respect to the accommodating buffer layer lattice structure and a lattice mismatch to ( 100 ) InP of less than 2.5%, and preferably less than about 1.0%.
  • a structure is provided that is suitable for the growth of an epitaxial film of a monocrystalline material comprising a II-VI material overlying a silicon substrate.
  • the substrate is preferably a silicon wafer as described above.
  • a suitable accommodating buffer layer material is Sr x Ba 1 ⁇ x TiO 3 , where x ranges from 0 to 1, having a thickness of about 2-100 nm and preferably a thickness of about 5-15 nm.
  • the II-VI compound semiconductor material can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe).
  • a suitable template for this material system includes 1-10 monolayers of zinc-oxygen (Zn—O) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface.
  • a template can be, for example, 1-10 monolayers of strontium-sulfur (Sr—S) followed by the ZnSeS.
  • This embodiment of the invention is an example of structure 40 illustrated in FIG. 2.
  • Substrate 22 , accommodating buffer layer 24 , and monocrystalline material layer 26 can be similar to those described in example 1.
  • an additional buffer layer 32 serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline material.
  • Buffer layer 32 can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs), an indium gallium phosphide (InGaP), an aluminum gallium phosphide (AlGaP), an indium gallium arsenide (InGaAs), an aluminum indium phosphide (AlInP), a gallium arsenide phosphide (GaAsP), or an indium gallium phosphide (InGaP) strain compensated superlattice.
  • buffer layer 32 includes a GaAs x P 1 ⁇ x superlattice, wherein the value of x ranges from 0 to 1.
  • buffer layer 32 includes an In y Gal 1 ⁇ y P superlattice, wherein the value of y ranges from 0 to 1.
  • the lattice constant is varied from bottom to top across the superlattice to create a match between lattice constants of the underlying oxide and the overlying monocrystalline material which in this example is a compound semiconductor material.
  • the compositions of other compound semiconductor materials, such as those listed above, may also be similarly varied to manipulate the lattice constant of layer 32 in a like manner.
  • the superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm.
  • buffer layer 32 can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm.
  • a template layer of either germanium-strontium (Ge—Sr) or germanium-titanium (Ge—Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline material layer which in this example is a compound semiconductor material.
  • the formation of the oxide layer is capped with either a monolayer of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium.
  • the monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.
  • This example also illustrates materials useful in a structure 40 as illustrated in FIG. 2.
  • Substrate material 22 , accommodating buffer layer 24 , monocrystalline material layer 26 and template layer 30 can be the same as those described above in example 2.
  • additional buffer layer 32 is inserted between the accommodating buffer layer and the overlying monocrystalline material layer.
  • the additional buffer layer 32 a further monocrystalline material which in this instance comprises a semiconductor material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs).
  • additional buffer layer 32 includes InGaAs, in which the indium composition varies from 0 to about 50%.
  • the additional buffer layer 32 preferably has a thickness of about 10-30 nm. Varying the composition of the buffer layer from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material and the overlying layer of monocrystalline material which in this example is a compound semiconductor material. Such a buffer layer is especially advantageous if there is a lattice mismatch between accommodating buffer layer 24 and monocrystalline material layer 26 .
  • This example provides exemplary materials useful in structure 34 , as illustrated in FIG. 3.
  • Substrate material 22 , template layer 30 , and monocrystalline material layer 26 may be the same as those described above in connection with example 1.
  • Amorphous layer 36 is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (e.g., layer 28 materials as described above) and accommodating buffer layer materials (e.g., layer 24 materials as described above).
  • amorphous layer 36 may include a combination of SiO x and Sr z Ba 1 ⁇ z TiO 3 (where z ranges from 0 to 1), which combine or mix, at least partially, during an anneal process to form amorphous oxide layer 36 .
  • amorphous layer 36 may vary from application to application and may depend on such factors as desired insulating properties of layer 36 , type of monocrystalline material comprising layer 26 , and the like. In accordance with one exemplary aspect of the present embodiment, layer 36 thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.
  • Layer 38 comprises a monocrystalline material that can be grown epitaxially over a monocrystalline oxide material such as material used to form accommodating buffer layer 24 .
  • layer 38 includes the same materials as those comprising layer 26 .
  • layer 38 also includes GaAs.
  • layer 38 may include materials different from those used to form layer 26 .
  • layer 38 is about 1 monolayer to about 100 nm thick.
  • substrate 22 is a monocrystalline substrate such as a monocrystalline silicon or gallium arsenide substrate.
  • the crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation.
  • accommodating buffer layer 24 is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation.
  • the lattice constants of the accommodating buffer layer and the monocrystalline substrate must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved.
  • the terms “substantially equal” and “substantially matched” mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.
  • FIG. 4 illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal.
  • Curve 42 illustrates the boundary of high crystalline quality material. The area to the right of curve 42 represents layers that have a large number of defects. With no lattice mismatch, it is theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly. As a reference point, for example, if the lattice constants between the host crystal and the grown layer are mismatched by more than about 2%, monocrystalline epitaxial layers in excess of about 20 nm cannot be achieved.
  • substrate 22 is a ( 100 ) or ( 1111 ) oriented monocrystalline silicon wafer and accommodating buffer layer 24 is a layer of strontium barium titanate.
  • Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material by 45° with respect to the crystal orientation of the silicon substrate wafer.
  • the inclusion in the structure of amorphous interface layer 28 a silicon oxide layer in this example, if it is of sufficient thickness, serves to reduce strain in the titanate monocrystalline layer that might result from any mismatch in the lattice constants of the host silicon wafer and the grown titanate layer.
  • a high quality, thick, monocrystalline titanate layer is achievable.
  • layer 26 is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation.
  • the lattice constant of layer 26 differs from the lattice constant of substrate 22 .
  • the accommodating buffer layer must be of high crystalline quality.
  • substantial matching between the crystal lattice constant of the host crystal, in this case, the monocrystalline accommodating buffer layer, and the grown crystal is desired.
  • this substantial matching of lattice constants is achieved as a result of rotation of the crystal orientation of the grown crystal with respect to the orientation of the host crystal.
  • the grown crystal is gallium arsenide, aluminum gallium arsenide, zinc selenide, or zinc sulfur selenide and the accommodating buffer layer is monocrystalline Sr x Ba 1 ⁇ x TiO 3 .
  • substantial matching of crystal lattice constants of the two materials is achieved, wherein the crystal orientation of the grown layer is rotated by 45° with respect to the orientation of the host monocrystalline oxide.
  • the host material is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and the compound semiconductor layer is indium phosphide or gallium indium arsenide or aluminum indium arsenide
  • substantial matching of crystal lattice constants can be achieved by rotating the orientation of the grown crystal layer by 45° with respect to the host oxide crystal.
  • a crystalline semiconductor buffer layer between the host oxide and the grown monocrystalline material layer can be used to reduce strain in the grown monocrystalline material layer that might result from small differences in lattice constants. Better crystalline quality in the grown monocrystalline material layer can thereby be achieved.
  • the following example illustrates a process, in accordance with one embodiment of the invention, for fabricating a semiconductor structure such as the structures depicted in FIGS. 1 - 3 .
  • the process starts by providing a monocrystalline semiconductor substrate comprising silicon or germanium.
  • the semiconductor substrate is a silicon wafer having a ( 100 ) orientation.
  • the substrate is preferably oriented on axis or, at most, about 4° off axis.
  • At least a portion of the semiconductor substrate has a bare surface, although other portions of the substrate, as described below, may encompass other structures.
  • the term “bare” in this context means that the surface in the portion of the substrate has been cleaned to remove any oxides, contaminants, or other foreign material.
  • bare silicon is highly reactive and readily forms a native oxide.
  • the term “bare” is intended to encompass such a native oxide.
  • a thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process in accordance with the invention.
  • the native oxide layer In order to epitaxially grow a monocrystalline oxide layer overlying the monocrystalline substrate, the native oxide layer must first be removed to expose the crystalline structure of the underlying substrate. The following process is preferably carried out by molecular beam epitaxy (MBE), although other epitaxial processes may also be used in accordance with the present invention.
  • MBE molecular beam epitaxy
  • the native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkaline earth metals or combinations of alkaline earth metals in an MBE apparatus.
  • the substrate is then heated to a temperature of about 750° C. to cause the strontium to react with the native silicon oxide layer.
  • the strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface.
  • the resultant surface which exhibits an ordered 2 ⁇ 1 structure, includes strontium, oxygen, and silicon.
  • the ordered 2 ⁇ 1 structure forms a template for the ordered growth of an overlying layer of a monocrystalline oxide.
  • the template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer.
  • the native silicon oxide can be converted and the substrate surface can be prepared for the growth of a monocrystalline oxide layer by depositing an alkaline earth metal oxide, such as strontium oxide, strontium barium oxide, or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750° C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2 ⁇ 1 structure with strontium, oxygen, and silicon remaining on the substrate surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer.
  • an alkaline earth metal oxide such as strontium oxide, strontium barium oxide, or barium oxide
  • the substrate is cooled to a temperature in the range of about 200-800° C. and a layer of strontium titanate is grown on the template layer by molecular beam epitaxy.
  • the MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources.
  • the ratio of strontium and titanium is approximately 1:1.
  • the partial pressure of oxygen is initially set at a minimum value to grow stoichiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value.
  • the overpressure of oxygen causes the growth of an amorphous silicon oxide layer at the interface between the underlying substrate and the growing strontium titanate layer.
  • the growth of the silicon oxide layer results from the diffusion of oxygen through the growing strontium titanate layer to the interface where the oxygen reacts with silicon at the surface of the underlying substrate.
  • the strontium titanate grows as an ordered ( 100 ) monocrystal with the ( 100 ) crystalline orientation rotated by 45° with respect to the underlying substrate. Strain that otherwise might exist in the strontium titanate layer because of the small mismatch in lattice constant between the silicon substrate and the growing crystal is relieved in the amorphous silicon oxide intermediate layer.
  • the monocrystalline strontium titanate is capped by a template layer that is conducive to the subsequent growth of an epitaxial layer of a desired monocrystalline material.
  • the MBE growth of the strontium titanate monocrystalline layer can be capped by terminating the growth with 1 - 2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1-2 monolayers of strontiumoxygen.
  • arsenic is deposited to form a Ti—As bond, a Ti—O—As bond or a Sr—O—As.
  • gallium arsenide monocrystalline layer is subsequently introduced to the reaction with the arsenic and gallium arsenide forms.
  • gallium can be deposited on the capping layer to form a Sr—O—Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.
  • FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with one embodiment of the present invention.
  • Single crystal SrTiO 3 accommodating buffer layer 24 was grown epitaxially on silicon substrate 22 .
  • amorphous interfacial layer 28 is formed which relieves strain due to lattice mismatch.
  • GaAs compound semiconductor layer 26 was then grown epitaxially using template layer 30 .
  • FIG. 6 illustrates an x-ray diffraction spectrum taken on a structure including a GaAs monocrystalline layer 26 comprising GaAs grown on silicon substrate 22 using accommodating buffer layer 24 .
  • the peaks in the spectrum indicate that both the accommodating buffer layer 24 and GaAs compound semiconductor layer 26 are single crystal and ( 100 ) orientated.
  • the structure illustrated in FIG. 2 can be formed by the process discussed above with the addition of an additional buffer layer deposition step.
  • the additional buffer layer 32 is formed overlying the template layer before the deposition of the monocrystalline material layer. If the buffer layer is a monocrystalline material comprising a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template described above. If instead the buffer layer is a monocrystalline material layer comprising a layer of germanium, the process above is modified to cap the strontium titanate monocrystalline layer with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer can then be deposited directly on this template.
  • Structure 34 may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate 22 , and growing semiconductor layer 38 over the accommodating buffer layer, as described above.
  • the accommodating buffer layer and the amorphous oxide layer are then exposed to an anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide layer 36 .
  • Layer 26 is then subsequently grown over layer 38 .
  • the anneal process may be carried out subsequent to growth of layer 26 .
  • layer 36 is formed by exposing substrate 22 , the accommodating buffer layer, the amorphous oxide layer, and monocrystalline layer 38 to a rapid thermal anneal process with a peak temperature of about 700° C. to about 1000° C. and a process time of about 5 seconds to about 10 minutes.
  • a rapid thermal anneal process with a peak temperature of about 700° C. to about 1000° C. and a process time of about 5 seconds to about 10 minutes.
  • suitable anneal processes may be employed to convert the accommodating buffer layer to an amorphous layer in accordance with the present invention.
  • laser annealing, electron beam annealing, or “conventional” thermal annealing processes may be used to form layer 36 .
  • an overpressure of one or more constituents of layer 30 may be required to prevent degradation of layer 38 during the anneal process.
  • the anneal environment preferably includes an overpressure of arsenic to mitigate degradation of layer 38 .
  • layer 38 of structure 34 may include any materials suitable for either of layers 32 or 26 . Accordingly, any deposition or growth methods described in connection with either layer 32 or 26 , may be employed to deposit layer 38 .
  • FIG. 7 is a high resolution TEM of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG. 3.
  • a single crystal SrTiO 3 accommodating buffer layer was grown epitaxially on silicon substrate 22 .
  • an amorphous interfacial layer forms as described above.
  • additional monocrystalline layer 38 comprising a compound semiconductor layer of GaAs is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide layer 36 .
  • FIG. 8 illustrates an x-ray diffraction spectrum taken on a structure including additional monocrystalline layer 38 comprising a GaAs compound semiconductor layer and amorphous oxide layer 36 formed on silicon substrate 22 .
  • the peaks in the spectrum indicate that GaAs compound semiconductor layer 38 is single crystal and ( 100 ) orientated and the lack of peaks around 40 to 50 degrees indicates that layer 36 is amorphous.
  • the process described above illustrates a process for forming a semiconductor structure including a silicon substrate, an overlying oxide layer, and a monocrystalline material layer comprising a gallium arsenide compound semiconductor layer by the process of molecular beam epitaxy.
  • the process can also be carried out by the process of chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like.
  • CVD chemical vapor deposition
  • MOCVD metal organic chemical vapor deposition
  • MEE migration enhanced epitaxy
  • ALE atomic layer epitaxy
  • PVD physical vapor deposition
  • CSSD chemical solution deposition
  • PLD pulsed laser deposition
  • monocrystalline accommodating buffer layers such as alkaline earth metal titanates, zirconates, hafnates, tantalates, vanadates, ruthenates, and niobates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown.
  • a similar process such as MBE, other monocrystalline material layers comprising other III-V and II-VI monocrystalline compound semiconductors, semiconductors, metals and non-metals can be deposited overlying the monocrystalline oxide accommodating buffer layer.
  • each of the variations of monocrystalline material layer and monocrystalline oxide accommodating buffer layer uses an appropriate template for initiating the growth of the monocrystalline material layer.
  • the accommodating buffer layer is an alkaline earth metal zirconate
  • the oxide can be capped by a thin layer of zirconium.
  • the deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively.
  • the monocrystalline oxide accommodating buffer layer is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium.
  • hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer, respectively.
  • strontium titanate can be capped with a layer of strontium or strontium and oxygen and barium titanate can be capped with a layer of barium or barium and oxygen.
  • Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template for the deposition of a monocrystalline material layer comprising compound semiconductors such as indium gallium arsenide, indium aluminum arsenide, or indium phosphide.
  • FIGS. 9 - 12 The formation of a device structure in accordance with another embodiment of the invention is illustrated schematically in cross-section in FIGS. 9 - 12 .
  • this embodiment of the invention involves the process of forming a compliant substrate utilizing the epitaxial growth of single crystal oxides, such as the formation of accommodating buffer layer 24 previously described with reference to FIGS. 1 and 2 and amorphous layer 36 previously described with reference to FIG. 3, and the formation of a template layer 30 .
  • the embodiment illustrated in FIGS. 9 - 12 utilizes a template that includes a surfactant to facilitate layer-by-layer monocrystalline material growth.
  • an amorphous intermediate layer 58 is grown on substrate 52 at the interface between substrate 52 and a growing accommodating buffer layer 54 , which is preferably a monocrystalline crystal oxide layer, by the oxidation of substrate 52 during the growth of layer 54 .
  • Layer 54 is preferably a monocrystalline oxide material such as a monocrystalline layer of Sr z Ba 1 ⁇ z TiO 3 where z ranges from 0 to 1.
  • layer 54 may also comprise any of those compounds previously described with reference layer 24 in FIGS. 1 - 2 and any of those compounds previously described with reference to layer 36 in FIG. 3 which is formed from layers 24 and 28 referenced in FIGS. 1 and 2.
  • Layer 54 is grown with a strontium (Sr) terminated surface represented in FIG. 9 by hatched line 55 which is followed by the addition of a template layer 60 which includes a surfactant layer 61 and capping layer 63 as illustrated in FIGS. 10 and 11.
  • Surfactant layer 61 may comprise, but is not limited to, elements such as Al, In and Ga, but will be dependent upon the composition of layer 54 and the overlying layer of monocrystalline material for optimal results.
  • aluminum (Al) is used for surfactant layer 61 and functions to modify the surface and surface energy of layer 54 .
  • surfactant layer 61 is epitaxially grown, to a thickness of one to two monolayers, over layer 54 as illustrated in FIG.
  • MBE molecular beam epitaxy
  • CVD chemical vapor deposition
  • MOCVD metal organic chemical vapor deposition
  • MEE migration enhanced epitaxy
  • ALE atomic layer epitaxy
  • PVD physical vapor deposition
  • CSD chemical solution deposition
  • PLD pulsed laser deposition
  • Surfactant layer 61 is then exposed to a Group V element such as arsenic, for example, to form capping layer 63 as illustrated in FIG. 11.
  • Surfactant layer 61 may be exposed to a number of materials to create capping layer 63 such as elements which include, but are not limited to, As, P, Sb and N.
  • Surfactant layer 61 and capping layer 63 combine to form template layer 60 .
  • Monocrystalline material layer 66 which in this example is a compound semiconductor such as GaAs, is then deposited via MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, and the like to form the final structure illustrated in FIG. 12.
  • FIGS. 13 - 16 illustrate possible molecular bond structures for a specific example of a compound semiconductor structure formed in accordance with the embodiment of the invention illustrated in FIGS. 9 - 12 . More specifically, FIGS. 13 - 16 illustrate the growth of GaAs (layer 66 ) on the strontium terminated surface of a strontium titanate monocrystalline oxide (layer 54 ) using a surfactant containing template (layer 60 ).
  • a monocrystalline material layer 66 such as GaAs on an accommodating buffer layer 54 such as a strontium titanium oxide over amorphous interface layer 58 and substrate layer 52 both of which may comprise materials previously described with reference to layers 28 and 22 , respectively in FIGS. 1 and 2, illustrates a critical thickness of about 1000 Angstroms where the two-dimensional (2D) and three-dimensional (3D) growth shifts because of the surface energies involved.
  • a critical thickness of about 1000 Angstroms where the two-dimensional (2D) and three-dimensional (3D) growth shifts because of the surface energies involved.
  • the surface energy of the monocrystalline oxide layer 54 must be greater than the surface energy of the amorphous interface layer 58 added to the surface energy of the GaAs layer 66 . Since it is impracticable to satisfy this equation, a surfactant containing template was used, as described above with reference to FIGS. 10 - 12 , to increase the surface energy of the monocrystalline oxide layer 54 and also to shift the crystalline structure of the template to a diamond-like structure that is in compliance with the original GaAs layer.
  • FIG. 13 illustrates the molecular bond structure of a strontium terminated surface of a strontium titanate monocrystalline oxide layer.
  • An aluminum surfactant layer is deposited on top of the strontium terminated surface and bonds with that surface as illustrated in FIG. 14, which reacts to form a capping layer comprising a monolayer of Al 2 Sr having the molecular bond structure illustrated in FIG. 14 which forms a diamond-like structure with an sp 3 hybrid terminated surface that is compliant with compound semiconductors such as GaAs.
  • the structure is then exposed to As to form a layer of AlAs as shown in FIG. 15.
  • GaAs is then deposited to complete the molecular bond structure illustrated in FIG. 16 which has been obtained by 2D growth.
  • the GaAs can be grown to any thickness for forming other semiconductor structures, devices, or integrated circuits.
  • Alkaline earth metals such as those in Group IIA are those elements preferably used to form the capping surface of the monocrystalline oxide layer 54 because they are capable of forming a desired molecular structure with aluminum.
  • a surfactant containing template layer aids in the formation of a compliant substrate for the monolithic integration of various material layers including those comprised of Group III-V compounds to form high quality semiconductor structures, devices and integrated circuits.
  • a surfactant containing template may be used for the monolithic integration of a monocrystalline material layer such as a layer comprising Germanium (Ge), for example, to form high efficiency photocells.
  • FIGS. 17 - 20 the formation of a device structure in accordance with still another embodiment of the invention is illustrated in cross-section.
  • This embodiment utilizes the formation of a compliant substrate which relies on the epitaxial growth of single crystal oxides on silicon followed by the epitaxial growth of single crystal silicon onto the oxide.
  • An accommodating buffer layer 74 such as a monocrystalline oxide layer is first grown on a substrate layer 72 , such as silicon, with an amorphous interface layer 78 as illustrated in FIG. 17.
  • Monocrystalline oxide layer 74 may be comprised of any of those materials previously discussed with reference to layer 24 in FIGS. 1 and 2, while amorphous interface layer 78 is preferably comprised of any of those materials previously described with reference to the layer 28 illustrated in FIGS. 1 and 2.
  • Substrate 72 although preferably silicon, may also comprise any of those materials previously described with reference to substrate 22 in FIGS. 1 - 3 .
  • a silicon layer 81 is deposited over monocrystalline oxide layer 74 via MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, and the like as illustrated in FIG. 18 with a thickness of a few hundred Angstroms but preferably with a thickness of about 50 Angstroms.
  • Monocrystalline oxide layer 74 preferably has a thickness of about 20 to 100 Angstroms.
  • Rapid thermal annealing is then conducted in the presence of a carbon source such as acetylene or methane, for example at a temperature within a range of about 800° C. to 1000° C. to form capping layer 82 and silicate amorphous layer 86 .
  • a carbon source such as acetylene or methane
  • other suitable carbon sources may be used as long as the rapid thermal annealing step functions to amorphize the monocrystalline oxide layer 74 into a silicate amorphous layer 86 and carbonize the top silicon layer 81 to form capping layer 82 which in this example would be a silicon carbide (SiC) layer as illustrated in FIG. 19.
  • SiC silicon carbide
  • the formation of amorphous layer 86 is similar to the formation of layer 36 illustrated in FIG. 3 and may comprise any of those materials described with reference to layer 36 in FIG. 3 but the preferable material will be dependent upon the capping layer 82 used for silicon layer 81 .
  • a compound semiconductor layer 96 such as gallium nitride (GaN) is grown over the SiC surface by way of MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, or the like to form a high quality compound semiconductor material for device formation. More specifically, the deposition of GaN and GaN based systems such as GaInN and AlGaN will result in the formation of dislocation nets confined at the silicon/amorphous region.
  • the resulting nitride containing compound semiconductor material may comprise elements from groups III, IV and V of the periodic table and is defect free.
  • this embodiment of the invention possesses a one step formation of the compliant substrate containing a SiC top surface and an amorphous layer on a Si surface. More specifically, this embodiment of the invention uses an intermediate single crystal oxide layer that is amorphosized to form a silicate layer which adsorbs the strain between the layers. Moreover, unlike past use of a SiC substrate, this embodiment of the invention is not limited by wafer size which is usually less than 50 mm in diameter for prior art SiC substrates.
  • nitride containing semiconductor compounds containing group III-V nitrides and silicon devices can be used for high temperature RF applications and optoelectronics.
  • GaN systems have particular use in the photonic industry for the blue/green and UV light sources and detection.
  • High brightness light emitting diodes (LEDs) and lasers may also be formed within the GaN system.
  • FIGS. 21 - 23 schematically illustrate, in cross-section, the formation of another embodiment of a device structure in accordance with the invention.
  • This embodiment includes a compliant layer that functions as a transition layer that uses clathrate or Zintl type bonding. More specifically, this embodiment utilizes an intermetallic template layer to reduce the surface energy of the interface between material layers thereby allowing for two dimensional layer by layer growth.
  • the structure illustrated in FIG. 21 includes a monocrystalline substrate 102 , an amorphous interface layer 108 and an accommodating buffer layer 104 .
  • Amorphous interface layer 108 is formed on substrate 102 at the interface between substrate 102 and accommodating buffer layer 104 as previously described with reference to FIGS. 1 and 2.
  • Amorphous interface layer 108 may comprise any of those materials previously described with reference to amorphous interface layer 28 in FIGS. 1 and 2.
  • Substrate 102 is preferably silicon but may also comprise any of those materials previously described with reference to substrate 22 in FIGS. 1 - 3 .
  • a template layer 130 is deposited over accommodating buffer layer 104 as illustrated in FIG. 22 and preferably comprises a thin layer of Zintl type phase material composed of metals and metalloids having a great deal of ionic character.
  • template layer 130 is deposited by way of MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, or the like to achieve a thickness of one monolayer.
  • Template layer 130 functions as a “soft” layer with non-directional bonding but high crystallinity which absorbs stress build up between layers having lattice mismatch.
  • Materials for template 130 may include, but are not limited to, materials containing Si, Ga, In, and Sb such as, for example, AlSr 2 , (MgCaYb)Ga 2 , (Ca,Sr,Eu,Yb)In 2 , BaGe 2 As, and SrSn 2 As 2
  • a monocrystalline material layer 126 is epitaxially grown over template layer 130 to achieve the final structure illustrated in FIG. 23.
  • an SrAl 2 layer may be used as template layer 130 and an appropriate monocrystalline material layer 126 such as a compound semiconductor material GaAs is grown over the SrAl 2 .
  • the Al—Ti (from the accommodating buffer layer of layer of Sr z Ba 1 ⁇ z TiO 3 where z ranges from 0 to 1) bond is mostly metallic while the Al—As (from the GaAs layer) bond is weakly covalent.
  • the Sr participates in two distinct types of bonding with part of its electric charge going to the oxygen atoms in the lower accommodating buffer layer 104 comprising Sr z Ba 1 ⁇ z TiO 3 to participate in ionic bonding and the other part of its valence charge being donated to Al in a way that is typically carried out with Zintl phase materials.
  • the amount of the charge transfer depends on the relative electronegativity of elements comprising the template layer 130 as well as on the interatomic distance.
  • Al assumes an sp 3 hybridization and can readily form bonds with monocrystalline material layer 126 , which in this example, comprises compound semiconductor material GaAs.
  • the compliant substrate produced by use of the Zintl type template layer used in this embodiment can absorb a large strain without a significant energy cost.
  • the bond strength of the Al is adjusted by changing the volume of the SrAl 2 layer thereby making the device tunable for specific applications which include the monolithic integration of III-V and Si devices and the monolithic integration of high-k dielectric materials for CMOS technology.
  • the present invention includes structures and methods for fabricating material layers which form semiconductor structures, devices and integrated circuits including other layers such as metal and non-metal layers. More specifically, the invention includes structures and methods for forming a compliant substrate which is used in the fabrication of semiconductor structures, devices and integrated circuits and the material layers suitable for fabricating those structures, devices, and integrated circuits.
  • a monocrystalline semiconductor or compound semiconductor wafer can be used in forming monocrystalline material layers over the wafer.
  • the wafer is essentially a “handle” wafer used during the fabrication of semiconductor electrical components within a monocrystalline layer overlying the wafer. Therefore, electrical components can be formed within semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters.
  • a relatively inexpensive “handle” wafer overcomes the fragile nature of compound semiconductor or other monocrystalline material wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within or using the monocrystalline material layer even though the substrate itself may include a monocrystalline semiconductor material. Fabrication costs for compound semiconductor devices and other devices employing non-silicon monocrystalline materials should decrease because larger substrates can be processed more economically and more readily compared to the relatively smaller and more fragile substrates (e.g. conventional compound semiconductor wafers).
  • FIG. 24 illustrates schematically, in cross section, a device structure 50 in accordance with a further embodiment.
  • Device structure 50 includes a monocrystalline semiconductor substrate 52 , preferably a monocrystalline silicon wafer.
  • Monocrystalline semiconductor substrate 52 includes two regions, 53 and 57 .
  • An electrical semiconductor component generally indicated by the dashed line 56 is formed, at least partially, in region 53 .
  • Electrical component 56 can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit.
  • electrical semiconductor component 56 can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited.
  • the electrical semiconductor component in region 53 can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry.
  • a layer of insulating material 59 such as a layer of silicon dioxide or the like may overlie electrical semiconductor component 56 .
  • Insulating material 59 and any other layers that may have been formed or deposited during the processing of semiconductor component 56 in region 53 are removed from the surface of region 57 to provide a bare silicon surface in that region.
  • bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface.
  • a layer of barium or barium and oxygen is deposited onto the native oxide layer on the surface of region 57 and is reacted with the oxidized surface to form a first template layer (not shown).
  • a monocrystalline oxide layer is formed overlying the template layer by a process of molecular beam epitaxy. Reactants including barium, titanium and oxygen are deposited onto the template layer to form the monocrystalline oxide layer.
  • the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form monocrystalline barium titanate layer.
  • the partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer.
  • the oxygen diffusing through the barium titanate reacts with silicon at the surface of region 57 to form an amorphous layer of silicon oxide 62 on second region 57 and at the interface between silicon substrate 52 and the monocrystalline oxide layer 65 .
  • Layers 65 and 62 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • the step of depositing the monocrystalline oxide layer 65 is terminated by depositing a second template layer 64 , which can be 1-10 monolayers of titanium, barium, barium and oxygen, or titanium and oxygen.
  • a layer 66 of a monocrystalline compound semiconductor material is then deposited overlying second template layer 64 by a process of molecular beam epitaxy.
  • the deposition of layer 66 is initiated by depositing a layer of arsenic onto template 64 .
  • This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide 66 .
  • strontium can be substituted for barium in the above example.
  • a semiconductor component is formed in compound semiconductor layer 66 .
  • Semiconductor component 68 can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices.
  • Semiconductor component 68 can be any active or passive component, and preferably is a semiconductor laser, light emitting diode, photodetector, heterojunction bipolar transistor (HBT), high frequency MESFET, or other component that utilizes and takes advantage of the physical properties of compound semiconductor materials.
  • HBT heterojunction bipolar transistor
  • a metallic conductor schematically indicated by the line 70 can be formed to electrically couple device 68 and device 56 , thus implementing an integrated device that includes at least one component formed in silicon substrate 52 and one device formed in monocrystalline compound semiconductor material layer 66 .
  • illustrative structure 50 has been described as a structure formed on a silicon substrate 52 and having a barium (or strontium) titanate layer 65 and a gallium arsenide layer 66 , similar devices can be fabricated using other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure.
  • FIG. 25 illustrates a semiconductor structure 71 in accordance with a further embodiment.
  • Structure 71 includes a monocrystalline semiconductor substrate 73 such as a monocrystalline silicon wafer that includes a region 75 and a region 76 .
  • An electrical component schematically illustrated by the dashed line 79 is formed in region 75 using conventional silicon device processing techniques commonly used in the semiconductor industry.
  • a monocrystalline oxide layer 80 and an intermediate amorphous silicon oxide layer 83 are formed overlying region 76 of substrate 73 .
  • a template layer 84 and subsequently a monocrystalline semiconductor layer 87 are formed overlying monocrystalline oxide layer 80 .
  • an additional monocrystalline oxide layer 88 is formed overlying layer 87 by process steps similar to those used to form layer 80
  • an additional monocrystalline semiconductor layer 90 is formed overlying monocrystalline oxide layer 88 by process steps similar to those used to form layer 87 .
  • at least one of layers 87 and 90 are formed from a compound semiconductor material.
  • Layers 80 and 83 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • a semiconductor component generally indicated by a dashed line 92 is formed at least partially in monocrystalline semiconductor layer 87 .
  • semiconductor component 92 may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer 88 .
  • monocrystalline semiconductor layer 90 can be used to implement the gate electrode of that field effect transistor.
  • monocrystalline semiconductor layer 87 is formed from a group III-V compound and semiconductor component 92 is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials.
  • an electrical interconnection schematically illustrated by the line 94 electrically interconnects component 79 and component 92 . Structure 71 thus integrates components that take advantage of the unique properties of the two monocrystalline semiconductor materials.
  • the illustrative composite semiconductor structure or integrated circuit 103 shown in FIGS. 26 - 30 includes a compound semiconductor portion 1022 , a bipolar portion 1024 , and a MOS portion 1026 .
  • a p-type doped, monocrystalline silicon substrate 110 is provided having a compound semiconductor portion 1022 , a bipolar portion 1024 , and an MOS portion 1026 .
  • the monocrystalline silicon substrate 110 is doped to form an N + buried region 1102 .
  • a lightly p-type doped epitaxial monocrystalline silicon layer 1104 is then formed over the buried region 1102 and the substrate 110 .
  • a doping step is then performed to create a lightly n-type doped drift region 1117 above the N + buried region 1102 .
  • the doping step converts the dopant type of the lightly p-type epitaxial layer within a section of the bipolar region 1024 to a lightly n-type monocrystalline silicon region.
  • a field isolation region 1106 is then formed between and around the bipolar portion 1024 and the MOS portion 1026 .
  • a gate dielectric layer 1110 is formed over a portion of the epitaxial layer 1104 within MOS portion 1026 , and the gate electrode 1112 is then formed over the gate dielectric layer 1110 .
  • Sidewall spacers 1115 are formed along vertical sides of the gate electrode 1112 and gate dielectric layer 1110 .
  • a p-type dopant is introduced into the drift region 1117 to form an active or intrinsic base region 1114 .
  • An n-type, deep collector region 1108 is then formed within the bipolar portion 1024 to allow electrical connection to the buried region 1102 .
  • Selective n-type doping is performed to form N + doped regions 1116 and the emitter region 1120 .
  • N + doped regions 1116 are formed within layer 1104 along adjacent sides of the gate electrode 1112 and are source, drain, or source/drain regions for the MOS transistor.
  • the N + doped regions 1116 and emitter region 1120 have a doping concentration of at least 1E19 atoms per cubic centimeter to allow ohmic contacts to be formed.
  • a p-type doped region is formed to create the inactive or extrinsic base region 1118 which is a P + doped region (doping concentration of at least 1E19 atoms per cubic centimeter).
  • a protective layer 1122 is formed overlying devices in regions 1024 and 1026 to protect devices in regions 1024 and 1026 from potential damage resulting from device formation in region 1022 .
  • Layer 1122 may be formed of, for example, an insulating material such as silicon oxide or silicon nitride.
  • An accommodating buffer layer 124 is then formed over the substrate 110 as illustrated in FIG. 27.
  • the accommodating buffer layer will form as a monocrystalline layer over the properly prepared (i.e., having the appropriate template layer) bare silicon surface in portion 1022 .
  • the portion of layer 124 that forms over portions 1024 and 1026 may be polycrystalline or amorphous because it is formed over a material that is not monocrystalline, and therefore, does not nucleate monocrystalline growth.
  • the accommodating buffer layer 124 typically is a monocrystalline metal oxide or nitride layer and typically has a thickness in a range of approximately 2-100 nanometers. In one particular embodiment, the accommodating buffer layer is approximately 5-15 nm thick.
  • an amorphous intermediate layer 122 is formed along the uppermost silicon surfaces of the integrated circuit 103 .
  • This amorphous intermediate layer 122 typically includes an oxide of silicon and has a thickness and range of approximately 1-5 nm. In one particular embodiment, the thickness is approximately 2 nm.
  • a template layer 125 is then formed and has a thickness in a range of approximately one to ten monolayers of a material.
  • the material includes titanium-arsenic, strontium-oxygen-arsenic, or other similar materials as previously described with respect to FIGS. 1 - 5 .
  • a monocrystalline compound semiconductor layer 132 is then epitaxially grown overlying the monocrystalline portion of accommodating buffer layer 124 (as shown in FIG. 28.
  • the portion of layer 132 that is grown over portions of layer 124 that are not monocrystalline may be polycrystalline or amorphous.
  • the compound semiconductor layer can be formed by a number of methods and typically includes a material such as gallium arsenide, aluminum gallium arsenide, indium phosphide, or other compound semiconductor materials as previously mentioned.
  • the thickness of the layer is in a range of approximately 1-5,000 nm, and more preferably 100-2000 nm.
  • additional monocrystalline layers may be formed above layer 132 , as discussed in more detail below in connection with FIGS. 31 - 32 .
  • each of the elements within the template layer are also present in the accommodating buffer layer 124 , the monocrystalline compound semiconductor material 132 , or both. Therefore, the delineation between the template layer 125 and its two immediately adjacent layers disappears during processing. Therefore, when a transmission electron microscopy (TEM) photograph is taken, an interface between the accommodating buffer layer 124 and the monocrystalline compound semiconductor layer 132 is seen.
  • TEM transmission electron microscopy
  • layers 122 and 124 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. If only a portion of layer 132 is formed prior to the anneal process, the remaining portion may be deposited onto structure 103 prior to further processing.
  • sections of the compound semiconductor layer 132 and the accommodating buffer layer 124 are removed from portions overlying the bipolar portion 1024 and the MOS portion 1026 as shown in FIG. 29.
  • an insulating layer 142 is formed over protective layer 1122 .
  • the insulating layer 142 can include a number of materials such as oxides, nitrides, oxynitrides, low-k dielectrics, or the like. As used herein, low-k is a material having a dielectric constant no higher than approximately 3.5.
  • a transistor 144 is then formed within the monocrystalline compound semiconductor portion 1022 .
  • a gate electrode 148 is then formed on the monocrystalline compound semiconductor layer 132 .
  • Doped regions 146 are then formed within the monocrystalline compound semiconductor layer 132 .
  • the transistor 144 is a metal-semiconductor field-effect transistor (MESFET). If the MESFET is an n-type MESFET, the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 are also n-type doped. If a p-type MESFET were to be formed, then the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 would have just the opposite doping type.
  • MESFET metal-semiconductor field-effect transistor
  • the heavier doped (N + ) regions 146 allow ohmic contacts to be made to the monocrystalline compound semiconductor layer 132 .
  • the active devices within the integrated circuit have been formed.
  • additional processing steps such as formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, and the like may be performed in accordance with the present invention.
  • This particular embodiment includes an n-type MESFET, a vertical NPN bipolar transistor, and a planar n-channel MOS transistor. Many other types of transistors, including P-channel MOS transistors, p-type vertical bipolar transistors, p-type MESFETs, and combinations of vertical and planar transistors, can be used.
  • other electrical components such as resistors, capacitors, diodes, and the like, may be formed in one or more of the portions 1022 , 1024 , and 1026 .
  • An insulating layer 152 is formed over the substrate 110 .
  • the insulating layer 152 may include an etch-stop or polish-stop region that is not illustrated in FIG. 30.
  • a second insulating layer 154 is then formed over the first insulating layer 152 . Portions of layers 154 , 152 , 142 , 124 , and 1122 are removed to define contact openings where the devices are to be interconnected. Interconnect trenches are formed within insulating layer 154 to provide the lateral connections between the contacts. As illustrated in FIG.
  • interconnect 1562 connects a source or drain region of the n-type MESFET within portion 1022 to the deep collector region 1108 of the NPN transistor within the bipolar portion 1024 .
  • the emitter region 1120 of the NPN transistor is connected to one of the doped regions 1116 of the n-channel MOS transistor within the MOS portion 1026 .
  • the other doped region 1116 is electrically connected to other portions of the integrated circuit that are not shown. Similar electrical connections are also formed to couple regions 1118 and 1112 to other regions of the integrated circuit.
  • a passivation layer 156 is formed over the interconnects 1562 , 1564 , and 1566 and insulating layer 154 .
  • Other electrical connections are made to the transistors as illustrated as well as to other electrical or electronic components within the integrated circuit 103 but are not illustrated in the FIGS. Further, additional insulating layers and interconnects may be formed as necessary to form the proper interconnections between the various components within the integrated circuit 103 .
  • active devices for both compound semiconductor and Group IV semiconductor materials can be integrated into a single integrated circuit. Because there is some difficulty in incorporating both bipolar transistors and MOS transistors within a same integrated circuit, it may be possible to move some of the components within bipolar portion 1024 into the compound semiconductor portion 1022 or the MOS portion 1026 . Therefore, the requirement of special fabricating steps solely used for making a bipolar transistor can be eliminated. Therefore, there would only be a compound semiconductor portion and a MOS portion to the integrated circuit.
  • an integrated circuit can be formed such that it includes an optical laser in a compound semiconductor portion and an optical interconnect (waveguide) to a MOS transistor within a Group IV semiconductor region of the same integrated circuit.
  • FIGS. 31 - 37 include illustrations of one embodiment.
  • FIG. 31 includes an illustration of a cross-section view of a portion of an integrated circuit 160 that includes a monocrystalline silicon wafer 161 .
  • An amorphous intermediate layer 162 and an accommodating buffer layer 164 similar to those previously described, have been formed over wafer 161 .
  • Layers 162 and 164 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • the layers needed to form the optical laser will be formed first, followed by the layers needed for the MOS transistor.
  • the lower mirror layer 166 includes alternating layers of compound semiconductor materials.
  • the first, third, and fifth films within the optical laser may include a material such as gallium arsenide, and the second, fourth, and sixth films within the lower mirror layer 166 may include aluminum gallium arsenide or vice versa.
  • Layer 168 includes the active region that will be used for photon generation.
  • Upper mirror layer 170 is formed in a similar manner to the lower mirror layer 166 and includes alternating films of compound semiconductor materials.
  • the upper mirror layer 170 may be p-type doped compound semiconductor materials
  • the lower mirror layer 166 may be n-type doped compound semiconductor materials.
  • Another accommodating buffer layer 172 is formed over the upper mirror layer 170 .
  • the accommodating buffer layers 164 and 172 may include different materials. However, their function is essentially the same in that each is used for making a transition between a compound semiconductor layer and a monocrystalline Group IV semiconductor layer.
  • Layer 172 may be subject to an annealing process as described above in connection with FIG. 3 to form an amorphous accommodating layer.
  • a monocrystalline Group IV semiconductor layer 174 is formed over the accommodating buffer layer 172 .
  • the monocrystalline Group IV semiconductor layer 174 includes germanium, silicon germanium, silicon germanium carbide, or the like.
  • the MOS portion is processed to form electrical components within this upper monocrystalline Group IV semiconductor layer 174 .
  • a field isolation region 171 is formed from a portion of layer 174 .
  • a gate dielectric layer 173 is formed over the layer 174 , and a gate electrode 175 is formed over the gate dielectric layer 173 .
  • Doped regions 177 are source, drain, or source/drain regions for the transistor 181 , as shown.
  • Sidewall spacers 179 are formed adjacent to the vertical sides of the gate electrode 175 .
  • Other components can be made within at least a part of layer 174 . These other components include other transistors (n-channel or p-channel), capacitors, transistors, diodes, and the like.
  • a monocrystalline Group IV semiconductor layer is epitaxially grown over one of the doped regions 177 .
  • An upper portion 184 is P+ doped, and a lower portion 182 remains substantially intrinsic (undoped) as illustrated in FIG. 32.
  • the layer can be formed using a selective epitaxial process.
  • an insulating layer (not shown) is formed over the transistor 181 and the field isolation region 171 .
  • the insulating layer is patterned to define an opening that exposes one of the doped regions 177 .
  • the selective epitaxial layer is formed without dopants.
  • the entire selective epitaxial layer may be intrinsic, or a p-type dopant can be added near the end of the formation of the selective epitaxial layer. If the selective epitaxial layer is intrinsic, as formed, a doping step may be formed by implantation or by furnace doping. Regardless how the P+upper portion 184 is formed, the insulating layer is then removed to form the resulting structure shown in FIG. 32.
  • the next set of steps is performed to define the optical laser 180 as illustrated in FIG. 33.
  • the field isolation region 171 and the accommodating buffer layer 172 are removed over the compound semiconductor portion of the integrated circuit. Additional steps are performed to define the upper mirror layer 170 and active layer 168 of the optical laser 180 .
  • the sides of the upper mirror layer 170 and active layer 168 are substantially coterminous.
  • Contacts 186 and 188 are formed for making electrical contact to the upper mirror layer 170 and the lower mirror layer 166 , respectively, as shown in FIG. 33.
  • Contact 186 has an annular shape to allow light (photons) to pass out of the upper mirror layer 170 into a subsequently formed optical waveguide.
  • An insulating layer 190 is then formed and patterned to define optical openings extending to the contact layer 186 and one of the doped regions 177 as shown in FIG. 34.
  • the insulating material can be any number of different materials, including an oxide, nitride, oxynitride, low-k dielectric, or any combination thereof.
  • a higher refractive index material 202 is then formed within the openings to fill them and to deposit the layer over the insulating layer 190 as illustrated in FIG. 35.
  • “higher” is in relation to the material of the insulating layer 190 (i.e., material 202 has a higher refractive index compared to the insulating layer 190 ).
  • a relatively thin lower refractive index film (not shown) could be formed before forming the higher refractive index material 202 .
  • a hard mask layer 204 is then formed over the high refractive index layer 202 . Portions of the hard mask layer 204 , and high refractive index layer 202 are removed from portions overlying the opening and to areas closer to the sides of FIG. 35.
  • other types of lasers can be formed.
  • another type of laser can emit light (photons) horizontally instead of vertically. If light is emitted horizontally, the MOSFET transistor could be formed within the substrate 161 , and the optical waveguide would be reconfigured, so that the laser is properly coupled (optically connected) to the transistor.
  • the optical waveguide can include at least a portion of the accommodating buffer layer. Other configurations are possible.
  • the compound semiconductor portion may include light emitting diodes, photodetectors, diodes, or the like
  • the Group IV semiconductor can include digital logic, memory arrays, and most structures that can be formed in conventional MOS integrated circuits.
  • a monocrystalline Group IV wafer can be used in forming only compound semiconductor electrical components over the wafer.
  • the wafer is essentially a “handle” wafer used during the fabrication of the compound semiconductor electrical components within a monocrystalline compound semiconductor layer overlying the wafer. Therefore, electrical components can be formed within III-V or II-VI semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters.
  • a relatively inexpensive “handle” wafer overcomes the fragile nature of the compound semiconductor wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within the compound semiconductor material even though the substrate itself may include a Group IV semiconductor material. Fabrication costs for compound semiconductor devices should decrease because larger substrates can be processed more economically and more readily, compared to the relatively smaller and more fragile, conventional compound semiconductor wafers.
  • the interconnect may guide a portion of the electromagnetic energy transmission from the source component to the receiver component as a reference signal, which is further described below.
  • the interconnect may be, but is not limited to, a dielectric material (i.e., an optical waveguide) and a metallic material.
  • the interconnect may comprise a single interconnect (e.g., a single optical waveguide) or a plurality of interconnects.
  • the antenna transmits the electromagnetic energy transmission. If there is an object then the antenna may receive a reflection of the electromagnetic energy transmission off of the object.
  • the interconnect guides the reflection of the electromagnetic energy transmission from the antenna to the receiver component, which may be, but is not limited to, an optical detector component and an RF receiver (e.g., a mixer and a frequency modulated (FM) detector as one of ordinary skill will readily recognize).
  • the receiver component may generate a detection signal in response to receipt at the antenna of the reflection of the electromagnetic energy transmission.
  • a parameter associated with the object such as range (e.g., distance between the composite integrated circuit and the object) and speed may be determined by a processor based on the reference signal and the detection signal.
  • the processor may also be integrated into the composite integrated circuit.
  • a semiconductor structure 3800 for detecting an object generally includes an optical source component 3810 , an optical detector component 3820 , a first optical waveguide 3830 , a second optical waveguide 3835 , and an antenna 3840 .
  • the pair of optical components 3810 , 3820 may be formed by processing steps conventionally used in the fabrication of gallium arsenide or other IIIV compound semiconductor material devices.
  • the optical source component 3810 may be, but is not limited to, a vertical cavity surface emitting laser (VCSEL), a semiconductor laser (e.g., a gallium arsenide (GaAs) laser, an aluminum gallium arsenide (AlGaAs) laser, a gallium nitride (GaN) laser, an indium phosphide (InP) laser, and an indium gallium arsenide (InGasAs) laser), and a light emitting diode (LED).
  • VCSEL vertical cavity surface emitting laser
  • GaAs gallium arsenide
  • AlGaAs aluminum gallium arsenide
  • GaN gallium nitride
  • InP indium phosphide
  • LED indium gallium arsenide
  • a semiconductor device 3800 for detecting an object includes a VCSEL and a photodetector that are formed within a monocrystalline compound semiconductor material on a common monocrystalline silicon substrate.
  • the semiconductor structure 3800 for detecting an object has been described as a structure formed on a silicon substrate, other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure may be used to fabricate the optical source component 3810 and the optical detector component 3820 .
  • the pair of optical waveguides 3830 , 3835 are preferably integrated into the single integrated circuit 3850 .
  • the first optical waveguide 3830 is coupled between the optical source component 3810 and the antenna 3840
  • the second optical waveguide 3835 is coupled with the optical detector component 3820 .
  • the second optical waveguide 3835 may be disposed to overlie the first optical waveguide 3830 .
  • the pair of optical waveguides 3830 , 3835 may be formed as described elsewhere in this disclosure or by processing steps conventionally used in the fabrication of, for example, dielectric material (e.g., glass or plastic fiber) devices.
  • the pair of optical waveguides 3830 , 3835 may be formed from, for example, an organic material (e.g., an epoxy, a polycarbonate, a polystyrene, a polymethyl methacrylate, a polysulfone, a polyimide, and a polyurethane material), an inorganic material (e.g., a glass and a ceramic material such as a silica, a lithium niobate, a lead lanthamum, a zirconate titanate and a barium titanate (BTO)), and a gas medium.
  • Each of the first and second optical waveguides 3830 , 3835 generally includes a reflective component (two being shown as 3860 , 3865 ).
  • the reflective components 3860 , 3865 may be a media reflective surface formed at an angle such as 45 degrees to guide the electromagnetic energy transmission 3880 and its reflection 3885 , respectively.
  • the antenna 3840 is coupled with the pair of optical waveguides 3830 , 3835 .
  • the antenna 3850 may be, but is not limited to, a horn antenna.
  • the interconnect mentioned above may be adapted to detect an object via radio frequency and microwave.
  • the interconnect may be a metallic waveguide.
  • a probe e.g., vertical rod
  • the probe may be integrated with the metallic waveguide to guide an electromagnetic energy transmission from a source component to an antenna and a reflection of the electromagnetic energy transmission from the antenna to a receiver component.
  • the probe may be insulated from the metallic waveguide and coupled to the source component.
  • the probe may be formed, for example, within a fraction of a wavelength from a back wall of the metallic waveguide as one of ordinary skill in art will readily recognize.
  • the electromagnetic energy transmission 3880 e.g., a visible light ray
  • the antenna 3840 can receive a reflection 3885 of the electromagnetic energy transmission off of the object 3870 .
  • the second optical waveguide 3835 guides the reflection 3885 of the electromagnetic energy transmission via the reflective component 3865 to the optical detector component 3820 , which in turn generates a detection signal to indicate a presence of an object.
  • a processor 3890 which is preferably integrated into the single integrated circuit 3850 , executes a program or a set of instructions such that the processor 3890 is operable to determine a parameter associated with the object 3870 based on the reference signal and the detection signal as one of ordinary skill in the art will readily recognize.
  • the parameter associated with the object 3870 may be, for example, a direction, a distance, a height and a speed.
  • the processor 3890 may execute a program to determine the distance between the semiconductor structure 3800 and the object 3870 based on the reference signal and the detection signal, and a speed of the object 3870 based on the rate of change of the distance.
  • Method 3900 begins at step 3910 , where a monocrystalline silicon substrate is provided.
  • a monocrystalline perovskite oxide film is deposited to overlie the monocrystalline silicon substrate.
  • the monocrystalline perovskite oxide film includes a thickness less than the material that would result in strain-induced defects.
  • an amorphous oxide interface layer is formed at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate.
  • the amorphous oxide interface layer contains at least silicon and oxygen.
  • a monocrystalline compound semiconductor layer is epitaxially formed to overlie the monocrystalline perovskite oxide film.
  • a source component is formed to overlie the monocrystalline compound semiconductor layer.
  • the source component for example an optical source or radio tranmistter, generates an electromagnetic energy transmission.
  • an antenna is provided to transmit the electromagnetic energy transmission generated by the source component.
  • the antenna may receive a reflection of the electromagnetic energy transmission off of an object.
  • an interconnect is formed to couple between the antenna and the source component.
  • the interconnect may comprise a single interconnect (e.g., a single optical waveguide) or a plurality of interconnects to guide the electromagnetic energy transmission from the source component to the antenna. Further, the interconnect may guide a portion of the electromagnetic energy transmission from the source component to a receiver component, such as an optical detector or radio receiver, as a reference signal.
  • the receiver component is formed to overlie the monocrystalline compound semiconductor layer.
  • the interconnect guides the reflection of the electromagnetic energy transmission off of the object to the receiver component, which may be an optical detector component. Accordingly, the receiver component generates a detection signal in response to receipt at the antenna of the reflection of the electromagnetic energy transmission off of the object.
  • the detection signal indicates a presence of the object.
  • the reference signal and the detection signal may be used to determine a parameter associated with the object.
  • a composite integrated circuit such as the semiconductor structure 3800 may include processing circuitry that is formed at least partly in the Group IV semiconductor portion of the composite integrated circuit but may be formed using one of the formation techniques and materials herein described.
  • the processing circuitry is configured to communicate with circuitry external to the composite integrated circuit.
  • the processing circuitry may be electronic circuitry, such as a microprocessor, RAM, logic device, decoder, etc.
  • a pair of optical components (an optical source component and an optical detector component) in the composite integrated circuit may be configured to pass information.
  • Information that is received or transmitted between the optical pair may be from or for the electrical communications connection between the external circuitry and the composite integrated circuit.
  • the optical components and the electrical communications connection may form a communications connection between the processing circuitry and the external circuitry while providing electrical isolation for the processing circuitry.
  • a plurality of optical component pairs may be included in the composite integrated circuit for providing a plurality of communications connections and for providing isolation.
  • a composite integrated circuit receiving a plurality of data bits may include a pair of optical components for communication of each data bit.
  • an optical source component in a pair of components may be configured to generate light (e.g., photons) based on receiving electrical signals from an electrical signal connection with the external circuitry.
  • An optical detector component in the pair of components may be optically connected to the source component to generate electrical signals based on detecting light generated by the optical source component.
  • Information that is communicated between the source and detector components may be digital or analog.
  • optical detector components that are discussed below are discussed primarily in the context of optical detector components that have been formed in a compound semiconductor portion of a composite integrated circuit.
  • the optical detector component may be formed in many suitable ways (e.g., formed from silicon, etc.).
  • the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a nonexclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.

Landscapes

  • Recrystallisation Techniques (AREA)

Abstract

High quality epitaxial layers of monocrystalline materials can be grown overlying monocrystalline substrates such as large silicon wafers by forming a compliant substrate for growing the monocrystalline layers. An accommodating buffer layer comprises a layer of monocrystalline oxide spaced apart from a silicon wafer by an amorphous interface layer of silicon oxide. The amorphous interface layer dissipates strain and permits the growth of a high quality monocrystalline oxide accommodating buffer layer. The accommodating buffer layer is lattice matched to both the underlying silicon wafer and the overlying monocrystalline material layer. Any lattice mismatch between the accommodating buffer layer and the underlying silicon substrate is taken care of by the amorphous interface layer. In addition, formation of a compliant substrate may include utilizing surfactant enhanced epitaxy, epitaxial growth of single crystal silicon onto single crystal oxide, and epitaxial growth of Zintl phase materials. A high quality layer of compound semiconductor material is used to form a source component and a receiver component that are interconnected with an antenna and each other within a semiconductor structure that can detect a parameter, such as the speed, of an object.

Description

    FIELD OF THE INVENTION
  • This invention relates generally to semiconductor structures and devices and to a method for their fabrication, and more specifically to semiconductor structures and devices and to the fabrication and use of semiconductor structures, devices, and integrated circuits that include a monocrystalline material layer comprised of semiconductor material, compound semiconductor material, and/or other types of material such as metals and non-metals for detecting an object. [0001]
  • BACKGROUND OF THE INVENTION
  • Semiconductor devices often include multiple layers of conductive, insulating, and semiconductive layers. Often, the desirable properties of such layers improve with the crystallinity of the layer. For example, the electron mobility and band gap of semiconductive layers improves as the crystallinity of the layer increases. Similarly, the free electron concentration of conductive layers and the electron charge displacement and electron energy recoverability of insulative or dielectric films improves as the crystallinity of these layers increases. [0002]
  • For many years, attempts have been made to grow various monolithic thin films on a foreign substrate such as silicon (Si). To achieve optimal characteristics of the various monolithic layers, however, a monocrystalline film of high crystalline quality is desired. Attempts have been made, for example, to grow various monocrystalline layers on a substrate such as germanium, silicon, and various insulators. These attempts have generally been unsuccessful because lattice mismatches between the host crystal and the grown crystal have caused the resulting layer of monocrystalline material to be of low crystalline quality. [0003]
  • If a large area thin film of high quality monocrystalline material was available at low cost, a variety of semiconductor devices could advantageously be fabricated in or using that film at a low cost compared to the cost of fabricating such devices beginning with a bulk wafer of semiconductor material or in an epitaxial film of such material on a bulk wafer of semiconductor material. In addition, if a thin film of high quality monocrystalline material could be realized beginning with a bulk wafer such as a silicon wafer, an integrated device structure could be achieved that took advantage of the best properties of both the silicon and the high quality monocrystalline material. [0004]
  • Accordingly, a need exists for a semiconductor structure that provides a high quality monocrystalline film or layer over another monocrystalline material and for a process for making such a structure. In other words, there is a need for providing the formation of a monocrystalline substrate that is compliant with a high quality monocrystalline material layer so that true two-dimensional growth can be achieved for the formation of quality semiconductor structures, devices and integrated circuits having grown monocrystalline film having the same crystal orientation as an underlying substrate. This monocrystalline material layer may be comprised of a semiconductor material, a compound semiconductor material, and other types of material such as metals and non-metals. [0005]
  • Furthermore, a need exists for a semiconductor structure that provides a high quality monocrystalline film or layer over another monocrystalline material and a process for making such a structure to detect an object. A detection device such as a radar or a lidar may use transmitted and reflected radio waves or laser light for detecting an object. The detection device may further determine the range (i.e., distance or height) between the device itself and the object, and also the speed of the object as it either approaches or moves away from the device. Typically, detection devices require multiple components to detect an object. In particular, a detection device requires a source component and a receiver component. To reduce size, cost, and power consumption, it is desirable to integrate all components on a single semiconductor structure. However, semiconductor structures have not been available to do so.[0006]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is illustrated by way of example and not limitation in the accompanying figures, in which like references indicate similar elements, and in which: [0007]
  • FIGS. 1, 2, and [0008] 3 illustrate schematically, in cross section, device structures in accordance with various embodiments of the invention;
  • FIG. 4 illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer; [0009]
  • FIG. 5 illustrates a high resolution Transmission Electron Micrograph of a structure including a monocrystalline accommodating buffer layer; [0010]
  • FIG. 6 illustrates an x-ray diffraction spectrum of a structure including a monocrystalline accommodating buffer layer; [0011]
  • FIG. 7 illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer; [0012]
  • FIG. 8 illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer; [0013]
  • FIGS. [0014] 9-12 illustrate schematically, in cross-section, the formation of a device structure in accordance with another embodiment of the invention;
  • FIGS. [0015] 13-16 illustrate a probable molecular bonding structure of the device structures illustrated in FIGS. 9-12;
  • FIGS. [0016] 17-20 illustrate schematically, in cross-section, the formation of a device structure in accordance with still another embodiment of the invention;
  • FIGS. [0017] 21-23 illustrate schematically, in cross-section, the formation of yet another embodiment of a device structure in accordance with the invention;
  • FIGS. 24, 25 illustrate schematically, in cross section, device structures that can be used in accordance with various embodiments of the invention; [0018]
  • FIGS. [0019] 26-30 include illustrations of cross-sectional views of a portion of an integrated circuit that includes a compound semiconductor portion, a bipolar portion, and an MOS portion in accordance with what is shown herein;
  • FIGS. [0020] 31-37 include illustrations of cross-sectional views of a portion of another integrated circuit that includes a semiconductor laser and a MOS transistor in accordance with what is shown herein;
  • FIG. 38 illustrates schematically a semiconductor structure for detecting an object in accordance with what is shown herein; and [0021]
  • FIG. 39 illustrates a flow diagram of a method for detecting an object in accordance with what is shown herein.[0022]
  • Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of embodiments of the present invention. [0023]
  • DETAILED DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates schematically, in cross section, a portion of a [0024] semiconductor structure 20 in accordance with an embodiment of the invention. Semiconductor structure 20 includes a monocrystalline substrate 22, accommodating buffer layer 24 comprising a monocrystalline material, and a monocrystalline material layer 26. In this context, the term “monocrystalline” shall have the meaning commonly used within the semiconductor industry. The term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.
  • In accordance with one embodiment of the invention, [0025] structure 20 also includes an amorphous intermediate layer 28 positioned between substrate 22 and accommodating buffer layer 24. Structure 20 may also include a template layer 30 between the accommodating buffer layer and monocrystalline material layer 26. As will be explained more fully below, the template layer helps to initiate the growth of the monocrystalline material layer on the accommodating buffer layer. The amorphous intermediate layer helps to relieve the strain in the accommodating buffer layer and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer.
  • [0026] Substrate 22, in accordance with an embodiment of the invention, is a monocrystalline semiconductor or compound semiconductor wafer, preferably of large diameter. The wafer can be of, for example, a material from Group IV of the periodic table, e.g., carbon, silicon, etc. Examples of Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon and carbon, mixed silicon, germanium and carbon, and the like. Preferably substrate 22 is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry. Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate. In accordance with one embodiment of the invention, amorphous intermediate layer 28 is grown on substrate 22 at the interface between substrate 22 and the growing accommodating buffer layer by the oxidation of substrate 22 during the growth of layer 24. The amorphous intermediate layer serves to relieve strain that might otherwise occur in the monocrystalline accommodating buffer layer as a result of differences in the lattice constants of the substrate and the buffer layer. As used herein, lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by the amorphous intermediate layer, the strain may cause defects in the crystalline structure of the accommodating buffer layer. Defects in the crystalline structure of the accommodating buffer layer, in turn, would make it difficult to achieve a high quality crystalline structure in monocrystalline material layer 26 which may comprise a semiconductor material, a compound semiconductor material, or another type of material such as a metal or a non-metal.
  • Accommodating [0027] buffer layer 24 is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with the underlying substrate and with the overlying material layer. For example, the material could be an oxide or nitride having a lattice structure closely matched to the substrate and to the subsequently applied monocrystalline material layer. Materials that are suitable for the accommodating buffer layer include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Additionally, various nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for the accommodating buffer layer. Most of these materials are insulators, although strontium ruthenate, for example, is a conductor. Generally, these materials are metal oxides or metal nitrides, and more particularly, these metal oxide or nitrides typically include at least two different metallic elements. In some specific applications, the metal oxides or nitrides may include three or more different metallic elements.
  • [0028] Amorphous interface layer 28 is preferably an oxide formed by the oxidation of the surface of substrate 22, and more preferably is composed of a silicon oxide. The thickness of layer 28 is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate 22 and accommodating buffer layer 24. Typically, layer 28 has a thickness in the range of approximately 0.5-5 nm.
  • The material for [0029] monocrystalline material layer 26 can be selected, as desired, for a particular structure or application. For example, the monocrystalline material of layer 26 may comprise a compound semiconductor which can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (IIIV semiconductor compounds), mixed III-V compounds, Group II (A or B) and VIA elements (II-VI semiconductor compounds), and mixed II-VI compounds. Examples include gallium arsenide (GaAs), gallium indium arsenide (GaInAs), gallium aluminum arsenide (GaAlAs), indium phosphide (InP), cadmium sulfide (CdS), cadmium mercury telluride (CdHgTe), zinc selenide (ZnSe), zinc sulfur selenide (ZnSSe), and the like. However, monocrystalline material layer 26 may also comprise other semiconductor materials, metals, or non-metal materials which are used in the formation of semiconductor structures, devices and/or integrated circuits.
  • Appropriate materials for [0030] template 30 are discussed below. Suitable template materials chemically bond to the surface of the accommodating buffer layer 24 at selected sites and provide sites for the nucleation of the epitaxial growth of monocrystalline material layer 26. When used, template layer 30 has a thickness ranging from about 1 to about 10 monolayers.
  • FIG. 2 illustrates, in cross section, a portion of a [0031] semiconductor structure 40 in accordance with a further embodiment of the invention. Structure 40 is similar to the previously described semiconductor structure 20, except that an additional buffer layer 32 is positioned between accommodating buffer layer 24 and monocrystalline material layer 26. Specifically, the additional buffer layer is positioned between template layer 30 and the overlying layer of monocrystalline material. The additional buffer layer, formed of a semiconductor or compound semiconductor material when the monocrystalline material layer 26 comprises a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of the accommodating buffer layer cannot be adequately matched to the overlying monocrystalline semiconductor or compound semiconductor material layer.
  • FIG. 3 schematically illustrates, in cross section, a portion of a [0032] semiconductor structure 34 in accordance with another exemplary embodiment of the invention. Structure 34 is similar to structure 20, except that structure 34 includes an amorphous layer 36, rather than accommodating buffer layer 24 and amorphous interface layer 28, and an additional monocrystalline layer 38.
  • As explained in greater detail below, [0033] amorphous layer 36 may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Monocrystalline layer 38 is then formed (by epitaxial growth) overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to an anneal process to convert the monocrystalline accommodating buffer layer to an amorphous layer. Amorphous layer 36 formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, layer 36 may comprise one or two amorphous layers. Formation of amorphous layer 36 between substrate 22 and additional monocrystalline layer 26 (subsequent to layer 38 formation) relieves stresses between layers 22 and 38 and provides a true compliant substrate for subsequent processing—e.g, monocrystalline material layer 26 formation.
  • The processes previously described above in connection with FIGS. 1 and 2 are adequate for growing monocrystalline material layers over a monocrystalline substrate. However, the process described in connection with FIG. 3, which includes transforming a monocrystalline accommodating buffer layer to an amorphous oxide layer, may be better for growing monocrystalline material layers because it allows any strain in [0034] layer 26 to relax.
  • Additional [0035] monocrystalline layer 38 may include any of the materials described throughout this application in connection with either of monocrystalline material layer 26 or additional buffer layer 32. For example, when monocrystalline material layer 26 comprises a semiconductor or compound semiconductor material, layer 38 may include monocrystalline Group IV or monocrystalline compound semiconductor materials.
  • In accordance with one embodiment of the present invention, additional [0036] monocrystalline layer 38 serves as an anneal cap during layer 36 formation and as a template for subsequent monocrystalline layer 26 formation. Accordingly, layer 38 is preferably thick enough to provide a suitable template for layer 26 growth (at least one monolayer) and thin enough to allow layer 38 to form as a substantially defect free monocrystalline material.
  • In accordance with another embodiment of the invention, additional [0037] monocrystalline layer 38 comprises monocrystalline material (e.g., a material discussed above in connection with monocrystalline layer 26) that is thick enough to form devices within layer 38. In this case, a semiconductor structure in accordance with the present invention does not include monocrystalline material layer 26. In other words, the semiconductor structure in accordance with this embodiment only includes one monocrystalline layer disposed above amorphous oxide layer 36.
  • The following non-limiting, illustrative examples illustrate various combinations of materials useful in [0038] structures 20, 40, and 34 in accordance with various alternative embodiments of the invention. These examples are merely illustrative, and it is not intended that the invention be limited to these illustrative examples.
  • EXAMPLE 1
  • In accordance with one embodiment of the invention, [0039] monocrystalline substrate 22 is a silicon substrate oriented in the (100) direction. The silicon substrate can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm. In accordance with this embodiment of the invention, accommodating buffer layer 24 is a monocrystalline layer of SrzBa1−zTiO3 where z ranges from 0 to 1 and the amorphous intermediate layer is a layer of silicon oxide (SiOx) formed at the interface between the silicon substrate and the accommodating buffer layer. The value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of the subsequently formed layer 26. The accommodating buffer layer can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 5 nm. In general, it is desired to have an accommodating buffer layer thick enough to isolate the monocrystalline material layer 26 from the substrate to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed. The amorphous intermediate layer of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1 to 2 nm.
  • In accordance with this embodiment of the invention, [0040] monocrystalline material layer 26 is a compound semiconductor layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers (μm) and preferably a thickness of about 0.5 μm to 10 μm. The thickness generally depends on the application for which the layer is being prepared. To facilitate the epitaxial growth of the gallium arsenide or aluminum gallium arsenide on the monocrystalline oxide, a template layer is formed by capping the oxide layer. The template layer is preferably 1-10 monolayers of Ti—As, Sr—O—As, Sr—Ga—O, or Sr—Al—O. By way of a preferred example, 1-2 monolayers of Ti—As or Sr—Ga—O have been illustrated to successfully grow GaAs layers.
  • EXAMPLE 2
  • In accordance with a further embodiment of the invention, [0041] monocrystalline substrate 22 is a silicon substrate as described above. The accommodating buffer layer is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer of silicon oxide formed at the interface between the silicon substrate and the accommodating buffer layer. The accommodating buffer layer can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZrO3, BaZrO3, SrHfO3, BaSnO3 or BaHfO3. For example, a monocrystalline oxide layer of BaZrO3 can grow at a temperature of about 700 degrees C. The lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate silicon lattice structure.
  • An accommodating buffer layer formed of these zirconate or hafnate materials is suitable for the growth of a monocrystalline material layer which comprises compound semiconductor materials in the indium phosphide (InP) system. In this system, the compound semiconductor material can be, for example, indium phosphide (InP), indium gallium arsenide (InGaAs), aluminum indium arsenide, (AlInAs), or aluminum gallium indium arsenic phosphide (AlGaInAsP), having a thickness of about 1.0 nm to 10 μm. A suitable template for this structure is 1-10 monolayers of zirconium-arsenic (Zr—As), zirconium-phosphorus (Zr—P), hafnium-arsenic (Hf—As), hafnium-phosphorus (Hf—P), strontium-oxygen-arsenic (Sr—O—As), strontium-oxygen-phosphorus (Sr—O—P), barium-oxygen-arsenic (Ba—O—As), indium-strontium-oxygen (In—Sr—O), or barium-oxygen-phosphorus (Ba—O—P), and preferably 1-2 monolayers of one of these materials. By way of an example, for a barium zirconate accommodating buffer layer, the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr—As template. A monocrystalline layer of the compound semiconductor material from the indium phosphide system is then grown on the template layer. The resulting lattice structure of the compound semiconductor material exhibits a 45 degree rotation with respect to the accommodating buffer layer lattice structure and a lattice mismatch to ([0042] 100) InP of less than 2.5%, and preferably less than about 1.0%.
  • EXAMPLE 3
  • In accordance with a further embodiment of the invention, a structure is provided that is suitable for the growth of an epitaxial film of a monocrystalline material comprising a II-VI material overlying a silicon substrate. The substrate is preferably a silicon wafer as described above. A suitable accommodating buffer layer material is Sr[0043] xBa1−xTiO3, where x ranges from 0 to 1, having a thickness of about 2-100 nm and preferably a thickness of about 5-15 nm. Where the monocrystalline layer comprises a compound semiconductor material, the II-VI compound semiconductor material can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe). A suitable template for this material system includes 1-10 monolayers of zinc-oxygen (Zn—O) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface. Alternatively, a template can be, for example, 1-10 monolayers of strontium-sulfur (Sr—S) followed by the ZnSeS.
  • EXAMPLE 4
  • This embodiment of the invention is an example of [0044] structure 40 illustrated in FIG. 2. Substrate 22, accommodating buffer layer 24, and monocrystalline material layer 26 can be similar to those described in example 1. In addition, an additional buffer layer 32 serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline material. Buffer layer 32 can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs), an indium gallium phosphide (InGaP), an aluminum gallium phosphide (AlGaP), an indium gallium arsenide (InGaAs), an aluminum indium phosphide (AlInP), a gallium arsenide phosphide (GaAsP), or an indium gallium phosphide (InGaP) strain compensated superlattice. In accordance with one aspect of this embodiment, buffer layer 32 includes a GaAsxP1−x superlattice, wherein the value of x ranges from 0 to 1. In accordance with another aspect, buffer layer 32 includes an InyGal1−yP superlattice, wherein the value of y ranges from 0 to 1. By varying the value of x or y, as the case may be, the lattice constant is varied from bottom to top across the superlattice to create a match between lattice constants of the underlying oxide and the overlying monocrystalline material which in this example is a compound semiconductor material. The compositions of other compound semiconductor materials, such as those listed above, may also be similarly varied to manipulate the lattice constant of layer 32 in a like manner. The superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm. The template for this structure can be the same of that described in example 1. Alternatively, buffer layer 32 can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm. In using a germanium buffer layer, a template layer of either germanium-strontium (Ge—Sr) or germanium-titanium (Ge—Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline material layer which in this example is a compound semiconductor material. The formation of the oxide layer is capped with either a monolayer of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium. The monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.
  • EXAMPLE 5
  • This example also illustrates materials useful in a [0045] structure 40 as illustrated in FIG. 2. Substrate material 22, accommodating buffer layer 24, monocrystalline material layer 26 and template layer 30 can be the same as those described above in example 2. In addition, additional buffer layer 32 is inserted between the accommodating buffer layer and the overlying monocrystalline material layer. The additional buffer layer 32, a further monocrystalline material which in this instance comprises a semiconductor material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs). In accordance with one aspect of this embodiment, additional buffer layer 32 includes InGaAs, in which the indium composition varies from 0 to about 50%. The additional buffer layer 32 preferably has a thickness of about 10-30 nm. Varying the composition of the buffer layer from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material and the overlying layer of monocrystalline material which in this example is a compound semiconductor material. Such a buffer layer is especially advantageous if there is a lattice mismatch between accommodating buffer layer 24 and monocrystalline material layer 26.
  • EXAMPLE 6
  • This example provides exemplary materials useful in [0046] structure 34, as illustrated in FIG. 3. Substrate material 22, template layer 30, and monocrystalline material layer 26 may be the same as those described above in connection with example 1.
  • [0047] Amorphous layer 36 is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (e.g., layer 28 materials as described above) and accommodating buffer layer materials (e.g., layer 24 materials as described above). For example, amorphous layer 36 may include a combination of SiOx and SrzBa1−z TiO3 (where z ranges from 0 to 1), which combine or mix, at least partially, during an anneal process to form amorphous oxide layer 36.
  • The thickness of [0048] amorphous layer 36 may vary from application to application and may depend on such factors as desired insulating properties of layer 36, type of monocrystalline material comprising layer 26, and the like. In accordance with one exemplary aspect of the present embodiment, layer 36 thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.
  • [0049] Layer 38 comprises a monocrystalline material that can be grown epitaxially over a monocrystalline oxide material such as material used to form accommodating buffer layer 24. In accordance with one embodiment of the invention, layer 38 includes the same materials as those comprising layer 26. For example, if layer 26 includes GaAs, layer 38 also includes GaAs. However, in accordance with other embodiments of the present invention, layer 38 may include materials different from those used to form layer 26. In accordance with one exemplary embodiment of the invention, layer 38 is about 1 monolayer to about 100 nm thick.
  • Referring again to FIGS. [0050] 1-3, substrate 22 is a monocrystalline substrate such as a monocrystalline silicon or gallium arsenide substrate. The crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation. In similar manner, accommodating buffer layer 24 is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation. The lattice constants of the accommodating buffer layer and the monocrystalline substrate must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved. In this context the terms “substantially equal” and “substantially matched” mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.
  • FIG. 4 illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal. [0051] Curve 42 illustrates the boundary of high crystalline quality material. The area to the right of curve 42 represents layers that have a large number of defects. With no lattice mismatch, it is theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly. As a reference point, for example, if the lattice constants between the host crystal and the grown layer are mismatched by more than about 2%, monocrystalline epitaxial layers in excess of about 20 nm cannot be achieved.
  • In accordance with one embodiment of the invention, [0052] substrate 22 is a (100) or (1111) oriented monocrystalline silicon wafer and accommodating buffer layer 24 is a layer of strontium barium titanate. Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material by 45° with respect to the crystal orientation of the silicon substrate wafer. The inclusion in the structure of amorphous interface layer 28, a silicon oxide layer in this example, if it is of sufficient thickness, serves to reduce strain in the titanate monocrystalline layer that might result from any mismatch in the lattice constants of the host silicon wafer and the grown titanate layer. As a result, in accordance with an embodiment of the invention, a high quality, thick, monocrystalline titanate layer is achievable.
  • Still referring to FIGS. [0053] 1-3, layer 26 is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation. In accordance with one embodiment of the invention, the lattice constant of layer 26 differs from the lattice constant of substrate 22. To achieve high crystalline quality in this epitaxially grown monocrystalline layer, the accommodating buffer layer must be of high crystalline quality. In addition, in order to achieve high crystalline quality in layer 26, substantial matching between the crystal lattice constant of the host crystal, in this case, the monocrystalline accommodating buffer layer, and the grown crystal is desired. With properly selected materials this substantial matching of lattice constants is achieved as a result of rotation of the crystal orientation of the grown crystal with respect to the orientation of the host crystal. For example, if the grown crystal is gallium arsenide, aluminum gallium arsenide, zinc selenide, or zinc sulfur selenide and the accommodating buffer layer is monocrystalline SrxBa1−xTiO3, substantial matching of crystal lattice constants of the two materials is achieved, wherein the crystal orientation of the grown layer is rotated by 45° with respect to the orientation of the host monocrystalline oxide. Similarly, if the host material is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and the compound semiconductor layer is indium phosphide or gallium indium arsenide or aluminum indium arsenide, substantial matching of crystal lattice constants can be achieved by rotating the orientation of the grown crystal layer by 45° with respect to the host oxide crystal. In some instances, a crystalline semiconductor buffer layer between the host oxide and the grown monocrystalline material layer can be used to reduce strain in the grown monocrystalline material layer that might result from small differences in lattice constants. Better crystalline quality in the grown monocrystalline material layer can thereby be achieved.
  • The following example illustrates a process, in accordance with one embodiment of the invention, for fabricating a semiconductor structure such as the structures depicted in FIGS. [0054] 1-3. The process starts by providing a monocrystalline semiconductor substrate comprising silicon or germanium. In accordance with a preferred embodiment of the invention, the semiconductor substrate is a silicon wafer having a (100) orientation. The substrate is preferably oriented on axis or, at most, about 4° off axis. At least a portion of the semiconductor substrate has a bare surface, although other portions of the substrate, as described below, may encompass other structures. The term “bare” in this context means that the surface in the portion of the substrate has been cleaned to remove any oxides, contaminants, or other foreign material. As is well known, bare silicon is highly reactive and readily forms a native oxide. The term “bare” is intended to encompass such a native oxide. A thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process in accordance with the invention. In order to epitaxially grow a monocrystalline oxide layer overlying the monocrystalline substrate, the native oxide layer must first be removed to expose the crystalline structure of the underlying substrate. The following process is preferably carried out by molecular beam epitaxy (MBE), although other epitaxial processes may also be used in accordance with the present invention. The native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkaline earth metals or combinations of alkaline earth metals in an MBE apparatus. In the case where strontium is used, the substrate is then heated to a temperature of about 750° C. to cause the strontium to react with the native silicon oxide layer. The strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface. The resultant surface, which exhibits an ordered 2×1 structure, includes strontium, oxygen, and silicon. The ordered 2×1 structure forms a template for the ordered growth of an overlying layer of a monocrystalline oxide. The template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer.
  • In accordance with an alternate embodiment of the invention, the native silicon oxide can be converted and the substrate surface can be prepared for the growth of a monocrystalline oxide layer by depositing an alkaline earth metal oxide, such as strontium oxide, strontium barium oxide, or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750° C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2×1 structure with strontium, oxygen, and silicon remaining on the substrate surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer. [0055]
  • Following the removal of the silicon oxide from the surface of the substrate, in accordance with one embodiment of the invention, the substrate is cooled to a temperature in the range of about 200-800° C. and a layer of strontium titanate is grown on the template layer by molecular beam epitaxy. The MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources. The ratio of strontium and titanium is approximately 1:1. The partial pressure of oxygen is initially set at a minimum value to grow stoichiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value. The overpressure of oxygen causes the growth of an amorphous silicon oxide layer at the interface between the underlying substrate and the growing strontium titanate layer. The growth of the silicon oxide layer results from the diffusion of oxygen through the growing strontium titanate layer to the interface where the oxygen reacts with silicon at the surface of the underlying substrate. The strontium titanate grows as an ordered ([0056] 100) monocrystal with the (100) crystalline orientation rotated by 45° with respect to the underlying substrate. Strain that otherwise might exist in the strontium titanate layer because of the small mismatch in lattice constant between the silicon substrate and the growing crystal is relieved in the amorphous silicon oxide intermediate layer.
  • After the strontium titanate layer has been grown to the desired thickness, the monocrystalline strontium titanate is capped by a template layer that is conducive to the subsequent growth of an epitaxial layer of a desired monocrystalline material. For example, for the subsequent growth of a monocrystalline compound semiconductor material layer of gallium arsenide, the MBE growth of the strontium titanate monocrystalline layer can be capped by terminating the growth with [0057] 1-2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1-2 monolayers of strontiumoxygen. Following the formation of this capping layer, arsenic is deposited to form a Ti—As bond, a Ti—O—As bond or a Sr—O—As. Any of these form an appropriate template for deposition and formation of a gallium arsenide monocrystalline layer. Following the formation of the template, gallium is subsequently introduced to the reaction with the arsenic and gallium arsenide forms. Alternatively, gallium can be deposited on the capping layer to form a Sr—O—Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.
  • FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with one embodiment of the present invention. Single crystal SrTiO[0058] 3 accommodating buffer layer 24 was grown epitaxially on silicon substrate 22. During this growth process, amorphous interfacial layer 28 is formed which relieves strain due to lattice mismatch. GaAs compound semiconductor layer 26 was then grown epitaxially using template layer 30.
  • FIG. 6 illustrates an x-ray diffraction spectrum taken on a structure including a GaAs [0059] monocrystalline layer 26 comprising GaAs grown on silicon substrate 22 using accommodating buffer layer 24. The peaks in the spectrum indicate that both the accommodating buffer layer 24 and GaAs compound semiconductor layer 26 are single crystal and (100) orientated.
  • The structure illustrated in FIG. 2 can be formed by the process discussed above with the addition of an additional buffer layer deposition step. The [0060] additional buffer layer 32 is formed overlying the template layer before the deposition of the monocrystalline material layer. If the buffer layer is a monocrystalline material comprising a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template described above. If instead the buffer layer is a monocrystalline material layer comprising a layer of germanium, the process above is modified to cap the strontium titanate monocrystalline layer with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer can then be deposited directly on this template.
  • [0061] Structure 34, illustrated in FIG. 3, may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate 22, and growing semiconductor layer 38 over the accommodating buffer layer, as described above. The accommodating buffer layer and the amorphous oxide layer are then exposed to an anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide layer 36. Layer 26 is then subsequently grown over layer 38. Alternatively, the anneal process may be carried out subsequent to growth of layer 26.
  • In accordance with one aspect of this embodiment, [0062] layer 36 is formed by exposing substrate 22, the accommodating buffer layer, the amorphous oxide layer, and monocrystalline layer 38 to a rapid thermal anneal process with a peak temperature of about 700° C. to about 1000° C. and a process time of about 5 seconds to about 10 minutes. However, other suitable anneal processes may be employed to convert the accommodating buffer layer to an amorphous layer in accordance with the present invention. For example, laser annealing, electron beam annealing, or “conventional” thermal annealing processes (in the proper environment) may be used to form layer 36. When conventional thermal annealing is employed to form layer 36, an overpressure of one or more constituents of layer 30 may be required to prevent degradation of layer 38 during the anneal process. For example, when layer 38 includes GaAs, the anneal environment preferably includes an overpressure of arsenic to mitigate degradation of layer 38.
  • As noted above, [0063] layer 38 of structure 34 may include any materials suitable for either of layers 32 or 26. Accordingly, any deposition or growth methods described in connection with either layer 32 or 26, may be employed to deposit layer 38.
  • FIG. 7 is a high resolution TEM of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG. 3. In accordance with this embodiment, a single crystal SrTiO[0064] 3 accommodating buffer layer was grown epitaxially on silicon substrate 22. During this growth process, an amorphous interfacial layer forms as described above. Next, additional monocrystalline layer 38 comprising a compound semiconductor layer of GaAs is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide layer 36.
  • FIG. 8 illustrates an x-ray diffraction spectrum taken on a structure including additional [0065] monocrystalline layer 38 comprising a GaAs compound semiconductor layer and amorphous oxide layer 36 formed on silicon substrate 22. The peaks in the spectrum indicate that GaAs compound semiconductor layer 38 is single crystal and (100) orientated and the lack of peaks around 40 to 50 degrees indicates that layer 36 is amorphous.
  • The process described above illustrates a process for forming a semiconductor structure including a silicon substrate, an overlying oxide layer, and a monocrystalline material layer comprising a gallium arsenide compound semiconductor layer by the process of molecular beam epitaxy. The process can also be carried out by the process of chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like. Further, by a similar process, other monocrystalline accommodating buffer layers such as alkaline earth metal titanates, zirconates, hafnates, tantalates, vanadates, ruthenates, and niobates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown. Further, by a similar process such as MBE, other monocrystalline material layers comprising other III-V and II-VI monocrystalline compound semiconductors, semiconductors, metals and non-metals can be deposited overlying the monocrystalline oxide accommodating buffer layer. [0066]
  • Each of the variations of monocrystalline material layer and monocrystalline oxide accommodating buffer layer uses an appropriate template for initiating the growth of the monocrystalline material layer. For example, if the accommodating buffer layer is an alkaline earth metal zirconate, the oxide can be capped by a thin layer of zirconium. The deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively. Similarly, if the monocrystalline oxide accommodating buffer layer is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium. The deposition of hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer, respectively. In a similar manner, strontium titanate can be capped with a layer of strontium or strontium and oxygen and barium titanate can be capped with a layer of barium or barium and oxygen. Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template for the deposition of a monocrystalline material layer comprising compound semiconductors such as indium gallium arsenide, indium aluminum arsenide, or indium phosphide. [0067]
  • The formation of a device structure in accordance with another embodiment of the invention is illustrated schematically in cross-section in FIGS. [0068] 9-12. Like the previously described embodiments referred to in FIGS. 1-3, this embodiment of the invention involves the process of forming a compliant substrate utilizing the epitaxial growth of single crystal oxides, such as the formation of accommodating buffer layer 24 previously described with reference to FIGS. 1 and 2 and amorphous layer 36 previously described with reference to FIG. 3, and the formation of a template layer 30. However, the embodiment illustrated in FIGS. 9-12 utilizes a template that includes a surfactant to facilitate layer-by-layer monocrystalline material growth.
  • Turning now to FIG. 9, an amorphous [0069] intermediate layer 58 is grown on substrate 52 at the interface between substrate 52 and a growing accommodating buffer layer 54, which is preferably a monocrystalline crystal oxide layer, by the oxidation of substrate 52 during the growth of layer 54. Layer 54 is preferably a monocrystalline oxide material such as a monocrystalline layer of SrzBa1−zTiO3 where z ranges from 0 to 1. However, layer 54 may also comprise any of those compounds previously described with reference layer 24 in FIGS. 1-2 and any of those compounds previously described with reference to layer 36 in FIG. 3 which is formed from layers 24 and 28 referenced in FIGS. 1 and 2.
  • [0070] Layer 54 is grown with a strontium (Sr) terminated surface represented in FIG. 9 by hatched line 55 which is followed by the addition of a template layer 60 which includes a surfactant layer 61 and capping layer 63 as illustrated in FIGS. 10 and 11. Surfactant layer 61 may comprise, but is not limited to, elements such as Al, In and Ga, but will be dependent upon the composition of layer 54 and the overlying layer of monocrystalline material for optimal results. In one exemplary embodiment, aluminum (Al) is used for surfactant layer 61 and functions to modify the surface and surface energy of layer 54. Preferably, surfactant layer 61 is epitaxially grown, to a thickness of one to two monolayers, over layer 54 as illustrated in FIG. 10 by way of molecular beam epitaxy (MBE), although other epitaxial processes may also be performed including chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like.
  • [0071] Surfactant layer 61 is then exposed to a Group V element such as arsenic, for example, to form capping layer 63 as illustrated in FIG. 11. Surfactant layer 61 may be exposed to a number of materials to create capping layer 63 such as elements which include, but are not limited to, As, P, Sb and N. Surfactant layer 61 and capping layer 63 combine to form template layer 60.
  • [0072] Monocrystalline material layer 66, which in this example is a compound semiconductor such as GaAs, is then deposited via MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, and the like to form the final structure illustrated in FIG. 12.
  • FIGS. [0073] 13-16 illustrate possible molecular bond structures for a specific example of a compound semiconductor structure formed in accordance with the embodiment of the invention illustrated in FIGS. 9-12. More specifically, FIGS. 13-16 illustrate the growth of GaAs (layer 66) on the strontium terminated surface of a strontium titanate monocrystalline oxide (layer 54) using a surfactant containing template (layer 60).
  • The growth of a [0074] monocrystalline material layer 66 such as GaAs on an accommodating buffer layer 54 such as a strontium titanium oxide over amorphous interface layer 58 and substrate layer 52, both of which may comprise materials previously described with reference to layers 28 and 22, respectively in FIGS. 1 and 2, illustrates a critical thickness of about 1000 Angstroms where the two-dimensional (2D) and three-dimensional (3D) growth shifts because of the surface energies involved. In order to maintain a true layer by layer growth (Frank Van der Mere growth), the following relationship must be satisfied:
  • δSTO>(δINTδGaAS
  • where the surface energy of the [0075] monocrystalline oxide layer 54 must be greater than the surface energy of the amorphous interface layer 58 added to the surface energy of the GaAs layer 66. Since it is impracticable to satisfy this equation, a surfactant containing template was used, as described above with reference to FIGS. 10-12, to increase the surface energy of the monocrystalline oxide layer 54 and also to shift the crystalline structure of the template to a diamond-like structure that is in compliance with the original GaAs layer.
  • FIG. 13 illustrates the molecular bond structure of a strontium terminated surface of a strontium titanate monocrystalline oxide layer. An aluminum surfactant layer is deposited on top of the strontium terminated surface and bonds with that surface as illustrated in FIG. 14, which reacts to form a capping layer comprising a monolayer of Al[0076] 2Sr having the molecular bond structure illustrated in FIG. 14 which forms a diamond-like structure with an sp3 hybrid terminated surface that is compliant with compound semiconductors such as GaAs. The structure is then exposed to As to form a layer of AlAs as shown in FIG. 15. GaAs is then deposited to complete the molecular bond structure illustrated in FIG. 16 which has been obtained by 2D growth. The GaAs can be grown to any thickness for forming other semiconductor structures, devices, or integrated circuits. Alkaline earth metals such as those in Group IIA are those elements preferably used to form the capping surface of the monocrystalline oxide layer 54 because they are capable of forming a desired molecular structure with aluminum.
  • In this embodiment, a surfactant containing template layer aids in the formation of a compliant substrate for the monolithic integration of various material layers including those comprised of Group III-V compounds to form high quality semiconductor structures, devices and integrated circuits. For example, a surfactant containing template may be used for the monolithic integration of a monocrystalline material layer such as a layer comprising Germanium (Ge), for example, to form high efficiency photocells. [0077]
  • Turning now to FIGS. [0078] 17-20, the formation of a device structure in accordance with still another embodiment of the invention is illustrated in cross-section. This embodiment utilizes the formation of a compliant substrate which relies on the epitaxial growth of single crystal oxides on silicon followed by the epitaxial growth of single crystal silicon onto the oxide.
  • An [0079] accommodating buffer layer 74 such as a monocrystalline oxide layer is first grown on a substrate layer 72, such as silicon, with an amorphous interface layer 78 as illustrated in FIG. 17. Monocrystalline oxide layer 74 may be comprised of any of those materials previously discussed with reference to layer 24 in FIGS. 1 and 2, while amorphous interface layer 78 is preferably comprised of any of those materials previously described with reference to the layer 28 illustrated in FIGS. 1 and 2. Substrate 72, although preferably silicon, may also comprise any of those materials previously described with reference to substrate 22 in FIGS. 1-3.
  • Next, a [0080] silicon layer 81 is deposited over monocrystalline oxide layer 74 via MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, and the like as illustrated in FIG. 18 with a thickness of a few hundred Angstroms but preferably with a thickness of about 50 Angstroms. Monocrystalline oxide layer 74 preferably has a thickness of about 20 to 100 Angstroms.
  • Rapid thermal annealing is then conducted in the presence of a carbon source such as acetylene or methane, for example at a temperature within a range of about 800° C. to 1000° C. to form capping [0081] layer 82 and silicate amorphous layer 86. However, other suitable carbon sources may be used as long as the rapid thermal annealing step functions to amorphize the monocrystalline oxide layer 74 into a silicate amorphous layer 86 and carbonize the top silicon layer 81 to form capping layer 82 which in this example would be a silicon carbide (SiC) layer as illustrated in FIG. 19. The formation of amorphous layer 86 is similar to the formation of layer 36 illustrated in FIG. 3 and may comprise any of those materials described with reference to layer 36 in FIG. 3 but the preferable material will be dependent upon the capping layer 82 used for silicon layer 81.
  • Finally, a [0082] compound semiconductor layer 96, such as gallium nitride (GaN) is grown over the SiC surface by way of MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, or the like to form a high quality compound semiconductor material for device formation. More specifically, the deposition of GaN and GaN based systems such as GaInN and AlGaN will result in the formation of dislocation nets confined at the silicon/amorphous region. The resulting nitride containing compound semiconductor material may comprise elements from groups III, IV and V of the periodic table and is defect free.
  • Although GaN has been grown on SiC substrate in the past, this embodiment of the invention possesses a one step formation of the compliant substrate containing a SiC top surface and an amorphous layer on a Si surface. More specifically, this embodiment of the invention uses an intermediate single crystal oxide layer that is amorphosized to form a silicate layer which adsorbs the strain between the layers. Moreover, unlike past use of a SiC substrate, this embodiment of the invention is not limited by wafer size which is usually less than 50 mm in diameter for prior art SiC substrates. [0083]
  • The monolithic integration of nitride containing semiconductor compounds containing group III-V nitrides and silicon devices can be used for high temperature RF applications and optoelectronics. GaN systems have particular use in the photonic industry for the blue/green and UV light sources and detection. High brightness light emitting diodes (LEDs) and lasers may also be formed within the GaN system. [0084]
  • FIGS. [0085] 21-23 schematically illustrate, in cross-section, the formation of another embodiment of a device structure in accordance with the invention. This embodiment includes a compliant layer that functions as a transition layer that uses clathrate or Zintl type bonding. More specifically, this embodiment utilizes an intermetallic template layer to reduce the surface energy of the interface between material layers thereby allowing for two dimensional layer by layer growth.
  • The structure illustrated in FIG. 21 includes a [0086] monocrystalline substrate 102, an amorphous interface layer 108 and an accommodating buffer layer 104. Amorphous interface layer 108 is formed on substrate 102 at the interface between substrate 102 and accommodating buffer layer 104 as previously described with reference to FIGS. 1 and 2. Amorphous interface layer 108 may comprise any of those materials previously described with reference to amorphous interface layer 28 in FIGS. 1 and 2. Substrate 102 is preferably silicon but may also comprise any of those materials previously described with reference to substrate 22 in FIGS. 1-3.
  • A [0087] template layer 130 is deposited over accommodating buffer layer 104 as illustrated in FIG. 22 and preferably comprises a thin layer of Zintl type phase material composed of metals and metalloids having a great deal of ionic character. As in previously described embodiments, template layer 130 is deposited by way of MBE, CVD, MOCVD, MEE, ALE, PVD, CSD, PLD, or the like to achieve a thickness of one monolayer. Template layer 130 functions as a “soft” layer with non-directional bonding but high crystallinity which absorbs stress build up between layers having lattice mismatch. Materials for template 130 may include, but are not limited to, materials containing Si, Ga, In, and Sb such as, for example, AlSr2, (MgCaYb)Ga2, (Ca,Sr,Eu,Yb)In2, BaGe2As, and SrSn2As2 A monocrystalline material layer 126 is epitaxially grown over template layer 130 to achieve the final structure illustrated in FIG. 23. As a specific example, an SrAl2 layer may be used as template layer 130 and an appropriate monocrystalline material layer 126 such as a compound semiconductor material GaAs is grown over the SrAl2. The Al—Ti (from the accommodating buffer layer of layer of SrzBa1−zTiO3 where z ranges from 0 to 1) bond is mostly metallic while the Al—As (from the GaAs layer) bond is weakly covalent. The Sr participates in two distinct types of bonding with part of its electric charge going to the oxygen atoms in the lower accommodating buffer layer 104 comprising SrzBa1−zTiO3 to participate in ionic bonding and the other part of its valence charge being donated to Al in a way that is typically carried out with Zintl phase materials. The amount of the charge transfer depends on the relative electronegativity of elements comprising the template layer 130 as well as on the interatomic distance. In this example, Al assumes an sp3 hybridization and can readily form bonds with monocrystalline material layer 126, which in this example, comprises compound semiconductor material GaAs.
  • The compliant substrate produced by use of the Zintl type template layer used in this embodiment can absorb a large strain without a significant energy cost. In the above example, the bond strength of the Al is adjusted by changing the volume of the SrAl[0088] 2 layer thereby making the device tunable for specific applications which include the monolithic integration of III-V and Si devices and the monolithic integration of high-k dielectric materials for CMOS technology.
  • Clearly, those embodiments specifically describing structures having compound semiconductor portions and Group IV semiconductor portions, are meant to illustrate embodiments of the present invention and not limit the present invention. There are a multiplicity of other combinations and other embodiments of the present invention. For example, the present invention includes structures and methods for fabricating material layers which form semiconductor structures, devices and integrated circuits including other layers such as metal and non-metal layers. More specifically, the invention includes structures and methods for forming a compliant substrate which is used in the fabrication of semiconductor structures, devices and integrated circuits and the material layers suitable for fabricating those structures, devices, and integrated circuits. By using embodiments of the present invention, it is now simpler to integrate devices that include monocrystalline layers comprising semiconductor and compound semiconductor materials as well as other material layers that are used to form those devices with other components that work better or are easily and/or inexpensively formed within semiconductor or compound semiconductor materials. This allows a device to be shrunk, the manufacturing costs to decrease, and yield and reliability to increase. [0089]
  • In accordance with one embodiment of this invention, a monocrystalline semiconductor or compound semiconductor wafer can be used in forming monocrystalline material layers over the wafer. In this manner, the wafer is essentially a “handle” wafer used during the fabrication of semiconductor electrical components within a monocrystalline layer overlying the wafer. Therefore, electrical components can be formed within semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters. [0090]
  • By the use of this type of substrate, a relatively inexpensive “handle” wafer overcomes the fragile nature of compound semiconductor or other monocrystalline material wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within or using the monocrystalline material layer even though the substrate itself may include a monocrystalline semiconductor material. Fabrication costs for compound semiconductor devices and other devices employing non-silicon monocrystalline materials should decrease because larger substrates can be processed more economically and more readily compared to the relatively smaller and more fragile substrates (e.g. conventional compound semiconductor wafers). [0091]
  • FIG. 24 illustrates schematically, in cross section, a [0092] device structure 50 in accordance with a further embodiment. Device structure 50 includes a monocrystalline semiconductor substrate 52, preferably a monocrystalline silicon wafer. Monocrystalline semiconductor substrate 52 includes two regions, 53 and 57. An electrical semiconductor component generally indicated by the dashed line 56 is formed, at least partially, in region 53. Electrical component 56 can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit. For example, electrical semiconductor component 56 can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited. The electrical semiconductor component in region 53 can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry. A layer of insulating material 59 such as a layer of silicon dioxide or the like may overlie electrical semiconductor component 56.
  • Insulating [0093] material 59 and any other layers that may have been formed or deposited during the processing of semiconductor component 56 in region 53 are removed from the surface of region 57 to provide a bare silicon surface in that region. As is well known, bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface. A layer of barium or barium and oxygen is deposited onto the native oxide layer on the surface of region 57 and is reacted with the oxidized surface to form a first template layer (not shown). In accordance with one embodiment, a monocrystalline oxide layer is formed overlying the template layer by a process of molecular beam epitaxy. Reactants including barium, titanium and oxygen are deposited onto the template layer to form the monocrystalline oxide layer. Initially during the deposition the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form monocrystalline barium titanate layer. The partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer. The oxygen diffusing through the barium titanate reacts with silicon at the surface of region 57 to form an amorphous layer of silicon oxide 62 on second region 57 and at the interface between silicon substrate 52 and the monocrystalline oxide layer 65. Layers 65 and 62 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • In accordance with an embodiment, the step of depositing the [0094] monocrystalline oxide layer 65 is terminated by depositing a second template layer 64, which can be 1-10 monolayers of titanium, barium, barium and oxygen, or titanium and oxygen. A layer 66 of a monocrystalline compound semiconductor material is then deposited overlying second template layer 64 by a process of molecular beam epitaxy. The deposition of layer 66 is initiated by depositing a layer of arsenic onto template 64. This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide 66. Alternatively, strontium can be substituted for barium in the above example.
  • In accordance with a further embodiment, a semiconductor component, generally indicated by a dashed [0095] line 68 is formed in compound semiconductor layer 66. Semiconductor component 68 can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices. Semiconductor component 68 can be any active or passive component, and preferably is a semiconductor laser, light emitting diode, photodetector, heterojunction bipolar transistor (HBT), high frequency MESFET, or other component that utilizes and takes advantage of the physical properties of compound semiconductor materials. A metallic conductor schematically indicated by the line 70 can be formed to electrically couple device 68 and device 56, thus implementing an integrated device that includes at least one component formed in silicon substrate 52 and one device formed in monocrystalline compound semiconductor material layer 66. Although illustrative structure 50 has been described as a structure formed on a silicon substrate 52 and having a barium (or strontium) titanate layer 65 and a gallium arsenide layer 66, similar devices can be fabricated using other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure.
  • FIG. 25 illustrates a [0096] semiconductor structure 71 in accordance with a further embodiment. Structure 71 includes a monocrystalline semiconductor substrate 73 such as a monocrystalline silicon wafer that includes a region 75 and a region 76. An electrical component schematically illustrated by the dashed line 79 is formed in region 75 using conventional silicon device processing techniques commonly used in the semiconductor industry. Using process steps similar to those described above, a monocrystalline oxide layer 80 and an intermediate amorphous silicon oxide layer 83 are formed overlying region 76 of substrate 73. A template layer 84 and subsequently a monocrystalline semiconductor layer 87 are formed overlying monocrystalline oxide layer 80. In accordance with a further embodiment, an additional monocrystalline oxide layer 88 is formed overlying layer 87 by process steps similar to those used to form layer 80, and an additional monocrystalline semiconductor layer 90 is formed overlying monocrystalline oxide layer 88 by process steps similar to those used to form layer 87. In accordance with one embodiment, at least one of layers 87 and 90 are formed from a compound semiconductor material. Layers 80 and 83 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • A semiconductor component generally indicated by a dashed [0097] line 92 is formed at least partially in monocrystalline semiconductor layer 87. In accordance with one embodiment, semiconductor component 92 may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer 88. In addition, monocrystalline semiconductor layer 90 can be used to implement the gate electrode of that field effect transistor. In accordance with one embodiment, monocrystalline semiconductor layer 87 is formed from a group III-V compound and semiconductor component 92 is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials. In accordance with yet a further embodiment, an electrical interconnection schematically illustrated by the line 94 electrically interconnects component 79 and component 92. Structure 71 thus integrates components that take advantage of the unique properties of the two monocrystalline semiconductor materials.
  • Attention is now directed to a method for forming exemplary portions of illustrative composite semiconductor structures or composite integrated circuits like [0098] 50 or 71. In particular, the illustrative composite semiconductor structure or integrated circuit 103 shown in FIGS. 26-30 includes a compound semiconductor portion 1022, a bipolar portion 1024, and a MOS portion 1026. In FIG. 26, a p-type doped, monocrystalline silicon substrate 110 is provided having a compound semiconductor portion 1022, a bipolar portion 1024, and an MOS portion 1026. Within bipolar portion 1024, the monocrystalline silicon substrate 110 is doped to form an N+ buried region 1102. A lightly p-type doped epitaxial monocrystalline silicon layer 1104 is then formed over the buried region 1102 and the substrate 110. A doping step is then performed to create a lightly n-type doped drift region 1117 above the N+ buried region 1102. The doping step converts the dopant type of the lightly p-type epitaxial layer within a section of the bipolar region 1024 to a lightly n-type monocrystalline silicon region. A field isolation region 1106 is then formed between and around the bipolar portion 1024 and the MOS portion 1026. A gate dielectric layer 1110 is formed over a portion of the epitaxial layer 1104 within MOS portion 1026, and the gate electrode 1112 is then formed over the gate dielectric layer 1110. Sidewall spacers 1115 are formed along vertical sides of the gate electrode 1112 and gate dielectric layer 1110.
  • A p-type dopant is introduced into the [0099] drift region 1117 to form an active or intrinsic base region 1114. An n-type, deep collector region 1108 is then formed within the bipolar portion 1024 to allow electrical connection to the buried region 1102. Selective n-type doping is performed to form N+ doped regions 1116 and the emitter region 1120. N+ doped regions 1116 are formed within layer 1104 along adjacent sides of the gate electrode 1112 and are source, drain, or source/drain regions for the MOS transistor. The N+ doped regions 1116 and emitter region 1120 have a doping concentration of at least 1E19 atoms per cubic centimeter to allow ohmic contacts to be formed. A p-type doped region is formed to create the inactive or extrinsic base region 1118 which is a P+ doped region (doping concentration of at least 1E19 atoms per cubic centimeter).
  • In the embodiment described, several processing steps have been performed but are not illustrated or further described, such as the formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, as well as a variety of masking layers. The formation of the device up to this point in the process is performed using conventional steps. As illustrated, a standard N-channel MOS transistor has been formed within the [0100] MOS region 1026, and a vertical NPN bipolar transistor has been formed within the bipolar portion 1024. Although illustrated with a NPN bipolar transistor and a N-channel MOS transistor, device structures and circuits in accordance with various embodiments may additionally or alternatively include other electronic devices formed using the silicon substrate. As of this point, no circuitry has been formed within the compound semiconductor portion 1022.
  • After the silicon devices are formed in [0101] regions 1024 and 1026, a protective layer 1122 is formed overlying devices in regions 1024 and 1026 to protect devices in regions 1024 and 1026 from potential damage resulting from device formation in region 1022. Layer 1122 may be formed of, for example, an insulating material such as silicon oxide or silicon nitride.
  • All of the layers that have been formed during the processing of the bipolar and MOS portions of the integrated circuit, except for [0102] epitaxial layer 1104 but including protective layer 1122, are now removed from the surface of compound semiconductor portion 1022. A bare silicon surface is thus provided for the subsequent processing of this portion, for example in the manner set forth above.
  • An [0103] accommodating buffer layer 124 is then formed over the substrate 110 as illustrated in FIG. 27. The accommodating buffer layer will form as a monocrystalline layer over the properly prepared (i.e., having the appropriate template layer) bare silicon surface in portion 1022. The portion of layer 124 that forms over portions 1024 and 1026, however, may be polycrystalline or amorphous because it is formed over a material that is not monocrystalline, and therefore, does not nucleate monocrystalline growth. The accommodating buffer layer 124 typically is a monocrystalline metal oxide or nitride layer and typically has a thickness in a range of approximately 2-100 nanometers. In one particular embodiment, the accommodating buffer layer is approximately 5-15 nm thick. During the formation of the accommodating buffer layer, an amorphous intermediate layer 122 is formed along the uppermost silicon surfaces of the integrated circuit 103. This amorphous intermediate layer 122 typically includes an oxide of silicon and has a thickness and range of approximately 1-5 nm. In one particular embodiment, the thickness is approximately 2 nm. Following the formation of the accommodating buffer layer 124 and the amorphous intermediate layer 122, a template layer 125 is then formed and has a thickness in a range of approximately one to ten monolayers of a material. In one particular embodiment, the material includes titanium-arsenic, strontium-oxygen-arsenic, or other similar materials as previously described with respect to FIGS. 1-5.
  • A monocrystalline [0104] compound semiconductor layer 132 is then epitaxially grown overlying the monocrystalline portion of accommodating buffer layer 124 (as shown in FIG. 28. The portion of layer 132 that is grown over portions of layer 124 that are not monocrystalline may be polycrystalline or amorphous. The compound semiconductor layer can be formed by a number of methods and typically includes a material such as gallium arsenide, aluminum gallium arsenide, indium phosphide, or other compound semiconductor materials as previously mentioned. The thickness of the layer is in a range of approximately 1-5,000 nm, and more preferably 100-2000 nm. Furthermore, additional monocrystalline layers may be formed above layer 132, as discussed in more detail below in connection with FIGS. 31-32.
  • In this particular embodiment, each of the elements within the template layer are also present in the [0105] accommodating buffer layer 124, the monocrystalline compound semiconductor material 132, or both. Therefore, the delineation between the template layer 125 and its two immediately adjacent layers disappears during processing. Therefore, when a transmission electron microscopy (TEM) photograph is taken, an interface between the accommodating buffer layer 124 and the monocrystalline compound semiconductor layer 132 is seen.
  • After at least a portion of [0106] layer 132 is formed in region 1022, layers 122 and 124 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. If only a portion of layer 132 is formed prior to the anneal process, the remaining portion may be deposited onto structure 103 prior to further processing.
  • At this point in time, sections of the [0107] compound semiconductor layer 132 and the accommodating buffer layer 124 (or of the amorphous accommodating layer if the annealing process described above has been carried out) are removed from portions overlying the bipolar portion 1024 and the MOS portion 1026 as shown in FIG. 29. After the section of the compound semiconductor layer and the accommodating buffer layer 124 are removed, an insulating layer 142 is formed over protective layer 1122. The insulating layer 142 can include a number of materials such as oxides, nitrides, oxynitrides, low-k dielectrics, or the like. As used herein, low-k is a material having a dielectric constant no higher than approximately 3.5. After the insulating layer 142 has been deposited, it is then polished or etched to remove portions of the insulating layer 142 that overlie monocrystalline compound semiconductor layer 132.
  • A [0108] transistor 144 is then formed within the monocrystalline compound semiconductor portion 1022. A gate electrode 148 is then formed on the monocrystalline compound semiconductor layer 132. Doped regions 146 are then formed within the monocrystalline compound semiconductor layer 132. In this embodiment, the transistor 144 is a metal-semiconductor field-effect transistor (MESFET). If the MESFET is an n-type MESFET, the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 are also n-type doped. If a p-type MESFET were to be formed, then the doped regions 146 and at least a portion of monocrystalline compound semiconductor layer 132 would have just the opposite doping type. The heavier doped (N+) regions 146 allow ohmic contacts to be made to the monocrystalline compound semiconductor layer 132. At this point in time, the active devices within the integrated circuit have been formed. Although not illustrated in the drawing figures, additional processing steps such as formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, and the like may be performed in accordance with the present invention. This particular embodiment includes an n-type MESFET, a vertical NPN bipolar transistor, and a planar n-channel MOS transistor. Many other types of transistors, including P-channel MOS transistors, p-type vertical bipolar transistors, p-type MESFETs, and combinations of vertical and planar transistors, can be used. Also, other electrical components, such as resistors, capacitors, diodes, and the like, may be formed in one or more of the portions 1022, 1024, and 1026.
  • Processing continues to form a substantially completed [0109] integrated circuit 103 as illustrated in FIG. 30. An insulating layer 152 is formed over the substrate 110. The insulating layer 152 may include an etch-stop or polish-stop region that is not illustrated in FIG. 30. A second insulating layer 154 is then formed over the first insulating layer 152. Portions of layers 154, 152, 142, 124, and 1122 are removed to define contact openings where the devices are to be interconnected. Interconnect trenches are formed within insulating layer 154 to provide the lateral connections between the contacts. As illustrated in FIG. 30, interconnect 1562 connects a source or drain region of the n-type MESFET within portion 1022 to the deep collector region 1108 of the NPN transistor within the bipolar portion 1024. The emitter region 1120 of the NPN transistor is connected to one of the doped regions 1116 of the n-channel MOS transistor within the MOS portion 1026. The other doped region 1116 is electrically connected to other portions of the integrated circuit that are not shown. Similar electrical connections are also formed to couple regions 1118 and 1112 to other regions of the integrated circuit.
  • A [0110] passivation layer 156 is formed over the interconnects 1562, 1564, and 1566 and insulating layer 154. Other electrical connections are made to the transistors as illustrated as well as to other electrical or electronic components within the integrated circuit 103 but are not illustrated in the FIGS. Further, additional insulating layers and interconnects may be formed as necessary to form the proper interconnections between the various components within the integrated circuit 103.
  • As can be seen from the previous embodiment, active devices for both compound semiconductor and Group IV semiconductor materials can be integrated into a single integrated circuit. Because there is some difficulty in incorporating both bipolar transistors and MOS transistors within a same integrated circuit, it may be possible to move some of the components within [0111] bipolar portion 1024 into the compound semiconductor portion 1022 or the MOS portion 1026. Therefore, the requirement of special fabricating steps solely used for making a bipolar transistor can be eliminated. Therefore, there would only be a compound semiconductor portion and a MOS portion to the integrated circuit.
  • In still another embodiment, an integrated circuit can be formed such that it includes an optical laser in a compound semiconductor portion and an optical interconnect (waveguide) to a MOS transistor within a Group IV semiconductor region of the same integrated circuit. FIGS. [0112] 31-37 include illustrations of one embodiment.
  • FIG. 31 includes an illustration of a cross-section view of a portion of an [0113] integrated circuit 160 that includes a monocrystalline silicon wafer 161. An amorphous intermediate layer 162 and an accommodating buffer layer 164, similar to those previously described, have been formed over wafer 161. Layers 162 and 164 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. In this specific embodiment, the layers needed to form the optical laser will be formed first, followed by the layers needed for the MOS transistor. In FIG. 31, the lower mirror layer 166 includes alternating layers of compound semiconductor materials. For example, the first, third, and fifth films within the optical laser may include a material such as gallium arsenide, and the second, fourth, and sixth films within the lower mirror layer 166 may include aluminum gallium arsenide or vice versa. Layer 168 includes the active region that will be used for photon generation. Upper mirror layer 170 is formed in a similar manner to the lower mirror layer 166 and includes alternating films of compound semiconductor materials. In one particular embodiment, the upper mirror layer 170 may be p-type doped compound semiconductor materials, and the lower mirror layer 166 may be n-type doped compound semiconductor materials.
  • Another [0114] accommodating buffer layer 172, similar to the accommodating buffer layer 164, is formed over the upper mirror layer 170. In an alternative embodiment, the accommodating buffer layers 164 and 172 may include different materials. However, their function is essentially the same in that each is used for making a transition between a compound semiconductor layer and a monocrystalline Group IV semiconductor layer. Layer 172 may be subject to an annealing process as described above in connection with FIG. 3 to form an amorphous accommodating layer. A monocrystalline Group IV semiconductor layer 174 is formed over the accommodating buffer layer 172. In one particular embodiment, the monocrystalline Group IV semiconductor layer 174 includes germanium, silicon germanium, silicon germanium carbide, or the like.
  • In FIG. 32, the MOS portion is processed to form electrical components within this upper monocrystalline Group [0115] IV semiconductor layer 174. As illustrated in FIG. 32, a field isolation region 171 is formed from a portion of layer 174. A gate dielectric layer 173 is formed over the layer 174, and a gate electrode 175 is formed over the gate dielectric layer 173. Doped regions 177 are source, drain, or source/drain regions for the transistor 181, as shown. Sidewall spacers 179 are formed adjacent to the vertical sides of the gate electrode 175. Other components can be made within at least a part of layer 174. These other components include other transistors (n-channel or p-channel), capacitors, transistors, diodes, and the like.
  • A monocrystalline Group IV semiconductor layer is epitaxially grown over one of the doped [0116] regions 177. An upper portion 184 is P+ doped, and a lower portion 182 remains substantially intrinsic (undoped) as illustrated in FIG. 32. The layer can be formed using a selective epitaxial process. In one embodiment, an insulating layer (not shown) is formed over the transistor 181 and the field isolation region 171. The insulating layer is patterned to define an opening that exposes one of the doped regions 177. At least initially, the selective epitaxial layer is formed without dopants. The entire selective epitaxial layer may be intrinsic, or a p-type dopant can be added near the end of the formation of the selective epitaxial layer. If the selective epitaxial layer is intrinsic, as formed, a doping step may be formed by implantation or by furnace doping. Regardless how the P+upper portion 184 is formed, the insulating layer is then removed to form the resulting structure shown in FIG. 32.
  • The next set of steps is performed to define the [0117] optical laser 180 as illustrated in FIG. 33. The field isolation region 171 and the accommodating buffer layer 172 are removed over the compound semiconductor portion of the integrated circuit. Additional steps are performed to define the upper mirror layer 170 and active layer 168 of the optical laser 180. The sides of the upper mirror layer 170 and active layer 168 are substantially coterminous.
  • [0118] Contacts 186 and 188 are formed for making electrical contact to the upper mirror layer 170 and the lower mirror layer 166, respectively, as shown in FIG. 33. Contact 186 has an annular shape to allow light (photons) to pass out of the upper mirror layer 170 into a subsequently formed optical waveguide.
  • An insulating [0119] layer 190 is then formed and patterned to define optical openings extending to the contact layer 186 and one of the doped regions 177 as shown in FIG. 34. The insulating material can be any number of different materials, including an oxide, nitride, oxynitride, low-k dielectric, or any combination thereof. After defining the openings 192, a higher refractive index material 202 is then formed within the openings to fill them and to deposit the layer over the insulating layer 190 as illustrated in FIG. 35. With respect to the higher refractive index material 202, “higher” is in relation to the material of the insulating layer 190 (i.e., material 202 has a higher refractive index compared to the insulating layer 190). Optionally, a relatively thin lower refractive index film (not shown) could be formed before forming the higher refractive index material 202. A hard mask layer 204 is then formed over the high refractive index layer 202. Portions of the hard mask layer 204, and high refractive index layer 202 are removed from portions overlying the opening and to areas closer to the sides of FIG. 35.
  • The balance of the formation of the optical waveguide, which is an optical interconnect, is completed as illustrated in FIG. 36. A deposition procedure (possibly a dep-etch process) is performed to effectively create [0120] sidewalls sections 212. In this embodiment, the sidewall sections 212 are made of the same material as material 202. The hard mask layer 204 is then removed, and a low refractive index layer 214 (low relative to material 202 and layer 212) is formed over the higher refractive index material 212 and 202 and exposed portions of the insulating layer 190. The dash lines in FIG. 36 illustrate the border between the high refractive index materials 202 and 212. This designation is used to identify that both are made of the same material but are formed at different times.
  • Processing is continued to form a substantially completed integrated circuit as illustrated in FIG. 37. A [0121] passivation layer 220 is then formed over the optical laser 180 and MOSFET transistor 181. Although not shown, other electrical or optical connections are made to the components within the integrated circuit but are not illustrated in FIG. 37. These interconnects can include other optical waveguides or may include metallic interconnects.
  • In other embodiments, other types of lasers can be formed. For example, another type of laser can emit light (photons) horizontally instead of vertically. If light is emitted horizontally, the MOSFET transistor could be formed within the [0122] substrate 161, and the optical waveguide would be reconfigured, so that the laser is properly coupled (optically connected) to the transistor. In one specific embodiment, the optical waveguide can include at least a portion of the accommodating buffer layer. Other configurations are possible.
  • Clearly, these embodiments of integrated circuits having compound semiconductor portions and Group IV semiconductor portions, are meant to illustrate what can be done and are not intended to be exhaustive of all possibilities or to limit what can be done. There is a multiplicity of other possible combinations and embodiments. For example, the compound semiconductor portion may include light emitting diodes, photodetectors, diodes, or the like, and the Group IV semiconductor can include digital logic, memory arrays, and most structures that can be formed in conventional MOS integrated circuits. By using what is shown and described herein, it is now simpler to integrate devices that work better in compound semiconductor materials with other components that work better in Group IV semiconductor materials. This allows a device to be shrunk, the manufacturing costs to decrease, and yield and reliability to increase. [0123]
  • Although not illustrated, a monocrystalline Group IV wafer can be used in forming only compound semiconductor electrical components over the wafer. In this manner, the wafer is essentially a “handle” wafer used during the fabrication of the compound semiconductor electrical components within a monocrystalline compound semiconductor layer overlying the wafer. Therefore, electrical components can be formed within III-V or II-VI semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters. [0124]
  • By the use of this type of substrate, a relatively inexpensive “handle” wafer overcomes the fragile nature of the compound semiconductor wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within the compound semiconductor material even though the substrate itself may include a Group IV semiconductor material. Fabrication costs for compound semiconductor devices should decrease because larger substrates can be processed more economically and more readily, compared to the relatively smaller and more fragile, conventional compound semiconductor wafers. [0125]
  • A composite integrated circuit may include components that provide electrical isolation when electrical signals are applied to the composite integrated circuit. The composite integrated circuit may include a pair of optical components, such as an optical source component and an optical detector component. An optical source component may be a light generating semiconductor device, such as an optical laser (e.g., the optical laser illustrated in FIG. 33), a photo emitter, a diode, etc. An optical detector component may be a light-sensitive semiconductor junction device, such as a photodetector, a photodiode, a bipolarjunction, a transistor, etc. [0126]
  • A composite integrated circuit may include components to detect an object such as a person, a car, a plane, etc. The composite integrated circuit generally includes a source component, a receiver component, and an interconnect. The source component such as, but not limited to, a radio frequency (RF) transmitter (e.g., an RF voltage controlled oscillator) and an optical source component, generates an electromagnetic energy transmission. The electromagnetic energy transmission may be, but is not limited to, an electromagnetic energy transmission in one of the radio, microwave, infrared, visible light and ultraviolet spectrums. The interconnect guides the electromagnetic energy transmission from the source component to an antenna coupled with the interconnect. In addition, the interconnect may guide a portion of the electromagnetic energy transmission from the source component to the receiver component as a reference signal, which is further described below. The interconnect may be, but is not limited to, a dielectric material (i.e., an optical waveguide) and a metallic material. Furthermore, the interconnect may comprise a single interconnect (e.g., a single optical waveguide) or a plurality of interconnects. The antenna transmits the electromagnetic energy transmission. If there is an object then the antenna may receive a reflection of the electromagnetic energy transmission off of the object. Accordingly, the interconnect guides the reflection of the electromagnetic energy transmission from the antenna to the receiver component, which may be, but is not limited to, an optical detector component and an RF receiver (e.g., a mixer and a frequency modulated (FM) detector as one of ordinary skill will readily recognize). The receiver component may generate a detection signal in response to receipt at the antenna of the reflection of the electromagnetic energy transmission. As a result, a parameter associated with the object such as range (e.g., distance between the composite integrated circuit and the object) and speed may be determined by a processor based on the reference signal and the detection signal. The processor may also be integrated into the composite integrated circuit. [0127]
  • Referring to FIG. 38, for example, a [0128] semiconductor structure 3800 for detecting an object generally includes an optical source component 3810, an optical detector component 3820, a first optical waveguide 3830, a second optical waveguide 3835, and an antenna 3840. The pair of optical components 3810, 3820 may be formed by processing steps conventionally used in the fabrication of gallium arsenide or other IIIV compound semiconductor material devices. For example, the optical source component 3810 may be, but is not limited to, a vertical cavity surface emitting laser (VCSEL), a semiconductor laser (e.g., a gallium arsenide (GaAs) laser, an aluminum gallium arsenide (AlGaAs) laser, a gallium nitride (GaN) laser, an indium phosphide (InP) laser, and an indium gallium arsenide (InGasAs) laser), and a light emitting diode (LED). The optical detector component 3820 may be, but is not limited to, a photodetector (e.g., a photodiode and a heterojunction bipolar transistor (HBT)) and a photoelectric detector (e.g., gallium arsenide (GaAs) detector, an aluminum gallium arsenide (AlGaAs) detector, a gallium nitride (GaN) detector, an indium phosphide (InP) detector, and an indium gallium arsenide (InGaAs) detector). The pair of optical components 3810, 3820 is preferably integrated into a single integrated circuit 3850 having a single monocrystalline silicon substrate. For example, a semiconductor device 3800 for detecting an object includes a VCSEL and a photodetector that are formed within a monocrystalline compound semiconductor material on a common monocrystalline silicon substrate. Although the semiconductor structure 3800 for detecting an object has been described as a structure formed on a silicon substrate, other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure may be used to fabricate the optical source component 3810 and the optical detector component 3820.
  • The pair of [0129] optical waveguides 3830, 3835 are preferably integrated into the single integrated circuit 3850. As illustrated in FIG. 38, the first optical waveguide 3830 is coupled between the optical source component 3810 and the antenna 3840, and the second optical waveguide 3835 is coupled with the optical detector component 3820. Furthermore, the second optical waveguide 3835 may be disposed to overlie the first optical waveguide 3830. The pair of optical waveguides 3830, 3835 may be formed as described elsewhere in this disclosure or by processing steps conventionally used in the fabrication of, for example, dielectric material (e.g., glass or plastic fiber) devices. In particular, the pair of optical waveguides 3830, 3835 may be formed from, for example, an organic material (e.g., an epoxy, a polycarbonate, a polystyrene, a polymethyl methacrylate, a polysulfone, a polyimide, and a polyurethane material), an inorganic material (e.g., a glass and a ceramic material such as a silica, a lithium niobate, a lead lanthamum, a zirconate titanate and a barium titanate (BTO)), and a gas medium. Each of the first and second optical waveguides 3830, 3835 generally includes a reflective component (two being shown as 3860, 3865). The reflective components 3860, 3865 are disposed to guide an electromagnetic energy transmission 3880 and a reflection 3885 of the electromagnetic energy transmission off of an object 3870, respectively. In particular, the reflective component 3860 is preferably integrated with the first optical waveguide 3830 to guide the electromagnetic energy transmission 3880 generated from the optical source component 3810 to the antenna 3840, and the reflective component 3865 is preferably integrated with the second optical waveguide 3835 to guide the reflection 3885 of the electromagnetic energy transmission off of the object 3870 from the antenna 3840 to the optical detector component 3820. In a dielectric waveguide, for example, the dielectric constant may be higher in the inside of the waveguide than that of the outside of the waveguide (e.g., air). Accordingly, the reflective components 3860, 3865 may be a media reflective surface formed at an angle such as 45 degrees to guide the electromagnetic energy transmission 3880 and its reflection 3885, respectively. The antenna 3840 is coupled with the pair of optical waveguides 3830, 3835. For example, the antenna 3850 may be, but is not limited to, a horn antenna.
  • In an alternate embodiment, the interconnect mentioned above may be adapted to detect an object via radio frequency and microwave. In particular, the interconnect may be a metallic waveguide. A probe (e.g., vertical rod) may be integrated with the metallic waveguide to guide an electromagnetic energy transmission from a source component to an antenna and a reflection of the electromagnetic energy transmission from the antenna to a receiver component. The probe may be insulated from the metallic waveguide and coupled to the source component. Further, the probe may be formed, for example, within a fraction of a wavelength from a back wall of the metallic waveguide as one of ordinary skill in art will readily recognize. [0130]
  • A basic flow for detecting an object [0131] 3870 (e.g., a person, a car, a plane, etc.) that may be applied with the preferred embodiment of the present invention shown in FIG. 38 starts with the optical source component 3810 generating an electromagnetic energy transmission 3880. The electromagnetic energy transmission 3880 may be, but is not limited to, an electromagnetic energy transmission in one of the radio, microwave, infrared, visible light and ultraviolet spectrums. The first optical waveguide 3830 guides the electromagnetic energy transmission 3880 via the reflective component 3860 to the antenna 3840. A portion 3888 of the electromagnetic energy transmission 3885 generated from the optical source component 3810 is guided to the optical detector component 3820 as a reference signal, which is further described below. The antenna 3840 transmits the electromagnetic energy transmission 3880. When there is no object 3870 then the electromagnetic energy transmission 3880, e.g., a visible light ray, is not reflected off of the object 3870 back to the antenna 3840. However, when there is an object 3870 then the antenna 3840 can receive a reflection 3885 of the electromagnetic energy transmission off of the object 3870. The second optical waveguide 3835 guides the reflection 3885 of the electromagnetic energy transmission via the reflective component 3865 to the optical detector component 3820, which in turn generates a detection signal to indicate a presence of an object. Furthermore, a processor 3890, which is preferably integrated into the single integrated circuit 3850, executes a program or a set of instructions such that the processor 3890 is operable to determine a parameter associated with the object 3870 based on the reference signal and the detection signal as one of ordinary skill in the art will readily recognize. The parameter associated with the object 3870 may be, for example, a direction, a distance, a height and a speed. For example, the processor 3890 may execute a program to determine the distance between the semiconductor structure 3800 and the object 3870 based on the reference signal and the detection signal, and a speed of the object 3870 based on the rate of change of the distance.
  • In an alternate embodiment, the [0132] semiconductor structure 3800 includes a plurality of receiver components and antennas as described in detail above to detect an object and to determine a direction of the object that is relative to the semiconductor structure 3800. A source component may generate a plurality of electromagnetic energy transmissions. The plurality of receiver components and antennas receives a plurality of reflections of the plurality of electromagnetic energy transmissions off of an object. Accordingly, the processor 3890 determines the direction of the object by using an amplitude and/or a phase difference-based angle of arrival estimation as one of ordinary skill in the art will readily recognize based on the plurality of reflections.
  • Referring to FIG. 39, a [0133] method 3900 for detecting an object is illustrated. Method 3900 begins at step 3910, where a monocrystalline silicon substrate is provided. At step 3920, a monocrystalline perovskite oxide film is deposited to overlie the monocrystalline silicon substrate. The monocrystalline perovskite oxide film includes a thickness less than the material that would result in strain-induced defects. At step 3930, an amorphous oxide interface layer is formed at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate. The amorphous oxide interface layer contains at least silicon and oxygen. At step 3940, a monocrystalline compound semiconductor layer is epitaxially formed to overlie the monocrystalline perovskite oxide film. At step 3950, a source component is formed to overlie the monocrystalline compound semiconductor layer. The source component, for example an optical source or radio tranmistter, generates an electromagnetic energy transmission. At step 3960, an antenna is provided to transmit the electromagnetic energy transmission generated by the source component. The antenna may receive a reflection of the electromagnetic energy transmission off of an object. At step 3970, an interconnect is formed to couple between the antenna and the source component. The interconnect may comprise a single interconnect (e.g., a single optical waveguide) or a plurality of interconnects to guide the electromagnetic energy transmission from the source component to the antenna. Further, the interconnect may guide a portion of the electromagnetic energy transmission from the source component to a receiver component, such as an optical detector or radio receiver, as a reference signal. At step 3980, the receiver component is formed to overlie the monocrystalline compound semiconductor layer. The interconnect guides the reflection of the electromagnetic energy transmission off of the object to the receiver component, which may be an optical detector component. Accordingly, the receiver component generates a detection signal in response to receipt at the antenna of the reflection of the electromagnetic energy transmission off of the object. The detection signal indicates a presence of the object. Furthermore, the reference signal and the detection signal may be used to determine a parameter associated with the object.
  • Devices constructed in accordance with the foregoing described preferred embodiments of the invention may be used for detecting an object. For example, a source component generates an electromagnetic energy transmission. An interconnect guides the electromagnetic energy transmission to an antenna, which in turn, transmits the electromagnetic energy transmission. The interconnect may guide a portion of the electromagnetic energy transmission from the source component to a receiver component as a reference signal. The antenna receives a reflection of the electromagnetic energy transmission off of an object. In response to receipt at the antenna of the reflection of the electromagnetic energy transmission off of the object, the receiver component generates a detection signal that indicates a presence of the object. The reference signal and the detection signal may be used to determine a parameter associated with the object such as a direction, a distance, a height and a speed of the object. [0134]
  • A composite integrated circuit such as the [0135] semiconductor structure 3800 may include processing circuitry that is formed at least partly in the Group IV semiconductor portion of the composite integrated circuit but may be formed using one of the formation techniques and materials herein described. The processing circuitry is configured to communicate with circuitry external to the composite integrated circuit. The processing circuitry may be electronic circuitry, such as a microprocessor, RAM, logic device, decoder, etc.
  • For the processing circuitry to communicate with external electronic circuitry, the composite integrated circuit may be provided with electrical signal connections with the external electronic circuitry. The composite integrated circuit such as the [0136] semiconductor structure 3800 may have internal optical communications connections for connecting the processing circuitry in the composite integrated circuit to the electrical connections with the external circuitry. Optical components in the composite integrated circuit may provide the optical communications connections which may electrically isolate the electrical signals in the communications connections from the processing circuitry. Together, the electrical and optical communications connections may be for communicating information, such as data, control, timing, etc.
  • A pair of optical components (an optical source component and an optical detector component) in the composite integrated circuit may be configured to pass information. Information that is received or transmitted between the optical pair may be from or for the electrical communications connection between the external circuitry and the composite integrated circuit. The optical components and the electrical communications connection may form a communications connection between the processing circuitry and the external circuitry while providing electrical isolation for the processing circuitry. If desired, a plurality of optical component pairs may be included in the composite integrated circuit for providing a plurality of communications connections and for providing isolation. For example, a composite integrated circuit receiving a plurality of data bits may include a pair of optical components for communication of each data bit. [0137]
  • In operation, for example, an optical source component in a pair of components may be configured to generate light (e.g., photons) based on receiving electrical signals from an electrical signal connection with the external circuitry. An optical detector component in the pair of components may be optically connected to the source component to generate electrical signals based on detecting light generated by the optical source component. Information that is communicated between the source and detector components may be digital or analog. [0138]
  • If desired the reverse of this configuration may be used. An optical source component that is responsive to the on-board processing circuitry may be coupled to an optical detector component to have the optical source component generate an electrical signal for use in communications with external circuitry. A plurality of such optical component pair structures may be used for providing two-way connections. In some applications where synchronization is desired, a first pair of optical components may be coupled to provide data communications and a second pair may be coupled for communicating synchronization information. [0139]
  • For clarity and brevity, optical detector components that are discussed below are discussed primarily in the context of optical detector components that have been formed in a compound semiconductor portion of a composite integrated circuit. In application, the optical detector component may be formed in many suitable ways (e.g., formed from silicon, etc.). [0140]
  • A composite integrated circuit will typically have an electric connection for a power supply and a ground connection. The power and ground connections are in addition to the communications connections that are discussed above. Processing circuitry in a composite integrated circuit may include electrically isolated communications connections and include electrical connections for power and ground. In most known applications, power supply and ground connections are usually well-protected by circuitry to prevent harmful external signals from reaching the composite integrated circuit. A communications ground may be isolated from the ground signal in communications connections that use a ground communications signal. [0141]
  • In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention. Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential features or elements of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a nonexclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. [0142]

Claims (40)

We claim:
1. A semiconductor structure comprising:
a monocrystalline silicon substrate;
an amorphous oxide material overlying the monocrystalline silicon substrate;
a monocrystalline perovskite oxide material overlying the amorphous oxide material;
a monocrystalline compound semiconductor material overlying the monocrystalline perovskite oxide material;
an antenna, the antenna being operable to transmit an electromagnetic energy transmission;
a source component overlying the monocrystalline compound semiconductor material, the source component being operable to generate the electromagnetic energy transmission;
an interconnect coupled between the antenna and the source component, the interconnect being operable to guide the electromagnetic energy transmission from the source component to the antenna; and
a receiver component overlying the monocrystalline compound semiconductor material, the receiver component being operable to generate a detection signal in response to receipt at the antenna of a reflection of the electromagnetic energy transmission off of the object;
wherein the interconnect is operable to guide a portion of the electromagnetic energy transmission from the source component to the receiver component, the portion being operable as a reference signal.
2. The semiconductor structure of claim 1, wherein the source component is one of a radio frequency (RF) transmitter and an optical source component.
3. The semiconductor structure of claim 1, wherein the optical source component is one of a vertical cavity surface emitting laser (VCSEL), a group III-V compound semiconductor laser, and a light emitting diode (LED).
4. The semiconductor structure of claim 3, wherein the group III-V compound semiconductor laser is one of a gallium arsenide (GaAs) laser, an aluminum gallium arsenide (AlGaAs) laser, a gallium nitride (GaN) laser, an indium phosphide (InP) laser, and an indium gallium arsenide (InGasAs) laser.
5. The semiconductor structure of claim 1, wherein the receiver component is one of a radio frequency (RF) receiver and an optical detector component.
6. The semiconductor structure of claim 5, wherein the optical detector component is one of a photodetector and a photoelectric detector.
7. The semiconductor structure of claim 6, wherein the photodetector is one of a photodiode and a phototransistor.
8. The semiconductor structure of claim 7, wherein the photoelectric detector is a group III-V compound semiconductor detector.
9. The semiconductor structure of claim 8, wherein the group III-V compound semiconductor detector is one of a gallium arsenide (GaAs) detector, an aluminum gallium arsenide (AlGaAs) detector, a gallium nitride (GaN) detector, an indium phosphide (InP) detector, and an indium gallium arsenide (InGaAs) detector.
10. The semiconductor structure of claim 1, wherein the interconnect is one of an optical waveguide and a metallic waveguide.
11. The semiconductor structure of claim 10, wherein the optical waveguide is formed from one of an organic material, an inorganic material, and a gas medium.
12. The semiconductor structure of claim 11, wherein the organic material is one of an epoxy, a polycarbonate, a polystyrene, a polymethyl methacrylate, a polysulfone, a polyimide, and a polyurethane material.
13. The semiconductor structure of claim 11, wherein the organic material is one of a glass and a ceramic material.
14. The semiconductor structure of claim 13, wherein the ceramic material is one of a silica, a lithium niobate, a lead lanthamum, a zirconate titanate and a barium titanate (BTO) material.
15. The semiconductor structure of claim 1, wherein the interconnect is a first interconnect, and wherein the semiconductor structure further comprises a second interconnect, the second interconnect being operable to guide the reflection of the electromagnetic energy transmission off of the object from the antenna to the receiver component.
16. The semiconductor structure of claim 1, wherein the interconnect comprises a reflective component, the reflective component being operable to guide the electromagnetic energy transmission.
17. The semiconductor structure of claim 1, wherein the antenna is a horn antenna.
18. The semiconductor structure of claim 1 further comprising a processor overlying the monocrystalline compound semiconductor material, the processor is operable to determine a parameter associated with the object based on the reference signal and the detection signal, wherein the parameter is one a direction, a distance, a height, and a speed.
19. The semiconductor structure of claim 1, wherein the electromagnetic energy transmission is an electromagnetic energy transmission in one of the radio, microwave, infrared, visible light and ultraviolet spectrums.
20. A process for fabricating a semiconductor structure for detecting an object comprising:
providing a monocrystalline silicon substrate;
depositing a monocrystalline perovskite oxide film overlying the monocrystalline silicon substrate, the film having a thickness less than a thickness of the material that would result in strain-induced defects;
forming an amorphous oxide interface layer containing at least silicon and oxygen at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate;
epitaxially forming a monocrystalline compound semiconductor layer overlying the monocrystalline perovskite oxide film;
forming a source component overlying the monocrystalline compound semiconductor layer, the source component being operable to generate an electromagnetic energy transmission;
providing an antenna, the antenna being operable to transmit the electromagnetic energy transmission;
forming an interconnect coupled between the antenna and the source component, the interconnect being operable to guide the electromagnetic energy transmission from the source component; and
forming a receiver component overlying the monocrystalline compound semiconductor layer, the receiver component being operable to generate a detection signal in response to receipt at the antenna of a reflection of the electromagnetic energy transmission off of an object;
wherein the interconnect is operable to guide a portion of the electromagnetic energy transmission from the source component to the receiver component, the portion being operable as a reference signal.
21. The process of claim 20, the step of forming an source component comprising forming one of a radio frequency (RF) transmitter and an optical source component overlying the monocrystalline semiconductor layer.
22. The process of claim 21, the step of forming an optical source component comprising forming one of a vertical cavity surface emitting laser (VCSEL), a group III-V compound semiconductor laser, and a light emitting diode (LED) overlying the monocrystalline compound semiconductor layer.
23. The process of claim 22, wherein the group III-V compound semiconductor laser is one of a gallium arsenide (GaAs) laser, an aluminum gallium arsenide (AlGaAs) laser, a gallium nitride (GaN) laser, an indium phosphide (InP) laser, and an indium gallium arsenide (InGasAs) laser overlying the monocrystalline compound semiconductor layer.
24. The process of claim 20, the step of forming a receiver component comprising forming one of a radio frequency (RF) receiver and an optical detector component overlying the monocrystalline compound semiconductor layer.
25. The process of claim 24, the step of forming an optical detector component comprising forming one of a photodetector and a photoelectric detector overlying on the monocrystalline compound semiconductor layer.
26. The process of claim 25, the step of forming a photodetector comprising forming one of a photodiode and a phototransistor overlying on the monocrystalline compound semiconductor layer.
27. The process of claim 25, the step of forming a photoelectric detector comprising forming a group III-V compound semiconductor detector overlying on the monocrystalline compound semiconductor layer.
28. The process of claim 27, the step of forming a photoelectric detector comprising forming one of a gallium arsenide (GaAs) detector, an aluminum gallium arsenide (AlGaAs) detector, a gallium nitride (GaN) detector, an indium phosphide (InP) detector, and an indium gallium arsenide (InGaAs) detector overlying the monocrystalline compound semiconductor layer.
29. The process of claim 20, the step of forming an interconnect comprising forming one of an optical waveguide and a metallic waveguide coupled between the antenna and the source component.
30. The process of claim 29, the step of forming an optical waveguide comprising forming an optical waveguide from one of an organic material, an inorganic material, and a gas medium.
31. The process of claim 30, the step of forming an optical waveguide from an organic material comprising forming an optical waveguide from one of an epoxy, a polycarbonate, a polystyrene, a polymethyl methacrylate, a polysulfone, a polyimide, and a polyurethane material.
32. The process of claim 30, step of forming an optical waveguide from an inorganic material comprising forming an optical waveguide from one of a glass and a ceramic material.
33. The process of claim 32, the step of forming an optical waveguide from a ceramic material comprising forming an optical waveguide from one of a silica, a lithium niobate, a lead lanthamum, a zirconate titanate and a barium titanate (BTO) material.
34. The process of claim 20, wherein the interconnect is a first interconnect, and wherein the process further comprises forming a second interconnect coupled with the first interconnect, the second interconnect being operable to guide the reflection of the electromagnetic energy transmission off of the object from the antenna to the receiver component.
35. The process of claim 20, the step of forming an interconnect comprising forming an interconnect having a reflective component, the reflective component being operable to guide the electromagnetic energy transmission.
36. The process of claim 20, the step of forming an antenna comprising forming a horn antenna.
37. The process of claim 20 further comprising forming a processor to overlie the monocrystalline compound semiconductor layer, the processor being operable to determine a parameter associated with the object based on the reference signal and the detection signal, wherein the parameter is one of a direction, a distance, a height, and a speed.
38. The process of claim 20, wherein the electromagnetic energy transmission is an electromagnetic energy transmission in one of the radio, microwave, infrared, visible light and ultraviolet spectrums.
39. A method for detecting an object comprising:
providing a monocrystalline silicon substrate;
depositing a monocrystalline perovskite oxide film overlying the monocrystalline silicon substrate, the film having a thickness less than a thickness of the material that would result in strain-induced defects;
forming an amorphous oxide interface layer containing at least silicon and oxygen at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate;
epitaxially forming a monocrystalline compound semiconductor layer overlying the monocrystalline perovskite oxide film;
transmitting an electromagnetic energy signal using active devices formed in the monocrystalline compound semiconductor layer; and
generating a detection signal in response to receipt of a reflection of the electromagnetic energy signal off of an object, wherein a portion of the electromagnetic energy signal is operable as a reference signal.
40. The method of claim 39 further comprising determining a parameter associated with the object based on the reference signal and the detection signal, wherein the parameter is one of a direction, a distance, a height and a speed.
US09/928,356 2001-08-14 2001-08-14 Structure and method for fabricating semiconductor structures and devices for detecting an object Abandoned US20030034491A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/928,356 US20030034491A1 (en) 2001-08-14 2001-08-14 Structure and method for fabricating semiconductor structures and devices for detecting an object
US10/878,414 US7161227B2 (en) 2001-08-14 2004-06-29 Structure and method for fabricating semiconductor structures and devices for detecting an object

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/928,356 US20030034491A1 (en) 2001-08-14 2001-08-14 Structure and method for fabricating semiconductor structures and devices for detecting an object

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/878,414 Continuation US7161227B2 (en) 2001-08-14 2004-06-29 Structure and method for fabricating semiconductor structures and devices for detecting an object

Publications (1)

Publication Number Publication Date
US20030034491A1 true US20030034491A1 (en) 2003-02-20

Family

ID=25456130

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/928,356 Abandoned US20030034491A1 (en) 2001-08-14 2001-08-14 Structure and method for fabricating semiconductor structures and devices for detecting an object
US10/878,414 Expired - Lifetime US7161227B2 (en) 2001-08-14 2004-06-29 Structure and method for fabricating semiconductor structures and devices for detecting an object

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/878,414 Expired - Lifetime US7161227B2 (en) 2001-08-14 2004-06-29 Structure and method for fabricating semiconductor structures and devices for detecting an object

Country Status (1)

Country Link
US (2) US20030034491A1 (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102097447A (en) * 2010-11-16 2011-06-15 复旦大学 A light-emitting device with adjustable brightness, array and manufacturing method thereof
CN102315216A (en) * 2010-07-09 2012-01-11 苏州东微半导体有限公司 Device for controlling light emitting diode by MOS (Metal Oxide Semiconductor) transistor, array and manufacturing method of device
CN103762265A (en) * 2013-12-31 2014-04-30 天津大学 Novel optical interconnection structure based on standard CMOS process and manufacturing method thereof
CN103808416A (en) * 2012-11-02 2014-05-21 马克西姆综合产品公司 System and method for reducing ambient light sensitivity of infrared (IR) detectors
CN104576785A (en) * 2014-12-04 2015-04-29 中国科学院上海微系统与信息技术研究所 Mutation relaxation buffer layer for InGaAs probe with high In component
EP2993462A3 (en) * 2014-08-12 2016-05-25 Personal Genomics Inc. Optical sensor comprising a waveguide
CN105633194A (en) * 2016-03-09 2016-06-01 南京邮电大学 Hung p-n junction quantum well-based photoinduced transistor and preparation method thereof
CN105652100A (en) * 2016-02-18 2016-06-08 北京工业大学 Photoelectric detector and photodiode pulse width-contorllable measuring device and application method thereof
US20170133544A1 (en) * 2014-06-16 2017-05-11 Nitto Denko Corporation Optical sensor
US10203411B2 (en) 2012-11-02 2019-02-12 Maxim Integrated Products, Inc. System and method for reducing ambient light sensitivity of infrared (IR) detectors
CN109804503A (en) * 2016-06-09 2019-05-24 桑尼尼汽车集团股份有限公司 Antenna housing for vehicle
US10475930B2 (en) 2016-08-17 2019-11-12 Samsung Electronics Co., Ltd. Method of forming crystalline oxides on III-V materials
US10553633B2 (en) * 2014-05-30 2020-02-04 Klaus Y.J. Hsu Phototransistor with body-strapped base
JP2020507056A (en) * 2016-12-03 2020-03-05 ウェイモ エルエルシー Waveguide diffuser for photodetection using apertures
US10749065B2 (en) 2018-02-28 2020-08-18 Hubei University Preparation method and application of light-responsive LED based on GaN/CsPbBrxI3-x heterojunction
US20200382694A1 (en) * 2017-10-09 2020-12-03 Stmicroelectronics (Research & Development) Limited Multiple fields of view time of flight sensor
CN113839305A (en) * 2021-11-23 2021-12-24 中国科学院苏州纳米技术与纳米仿生研究所 Mid-infrared vertical cavity surface laser and manufacturing method thereof
TWI782980B (en) * 2017-04-24 2022-11-11 德商科思創德意志股份有限公司 Laser beam-permeable substrate material for sensor applications
US12025745B2 (en) 2015-07-01 2024-07-02 Stmicroelectronics (Research & Development) Limited Photonics device
US12408503B2 (en) * 2021-11-02 2025-09-02 Iqe Plc Layered structure with deformation control layer

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040229453A1 (en) * 2003-05-15 2004-11-18 Jsr Micro, Inc. Methods of pore sealing and metal encapsulation in porous low k interconnect
US7271461B2 (en) * 2004-02-27 2007-09-18 Banpil Photonics Stackable optoelectronics chip-to-chip interconnects and method of manufacturing
EP1800255A4 (en) * 2004-10-15 2012-06-06 Auto Sense Llc Object detection system with a vcsel diode array
US7521705B2 (en) * 2005-08-15 2009-04-21 Micron Technology, Inc. Reproducible resistance variable insulating memory devices having a shaped bottom electrode
US7936448B2 (en) * 2006-01-27 2011-05-03 Lightwire Inc. LIDAR system utilizing SOI-based opto-electronic components
US20080142786A1 (en) * 2006-12-13 2008-06-19 Suman Datta Insulated gate for group iii-v devices
KR101542729B1 (en) 2007-12-11 2015-08-07 코닌클리케 필립스 엔.브이. Semiconductor laser with integrated phototransistor
US9344200B2 (en) 2014-10-08 2016-05-17 International Business Machines Corporation Complementary metal oxide semiconductor device with III-V optical interconnect having III-V epitaxial semiconductor material formed using lateral overgrowth
US9395489B2 (en) 2014-10-08 2016-07-19 International Business Machines Corporation Complementary metal oxide semiconductor device with III-V optical interconnect having III-V epitaxially formed material
US10605984B2 (en) * 2016-12-01 2020-03-31 Waymo Llc Array of waveguide diffusers for light detection using an aperture
US20180278011A1 (en) 2017-03-23 2018-09-27 Infineon Technologies Ag Laser diode module
US10890650B2 (en) * 2017-09-05 2021-01-12 Waymo Llc LIDAR with co-aligned transmit and receive paths

Family Cites Families (707)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3617951A (en) 1968-11-21 1971-11-02 Western Microwave Lab Inc Broadband circulator or isolator of the strip line or microstrip type
US3670213A (en) 1969-05-24 1972-06-13 Tokyo Shibaura Electric Co Semiconductor photosensitive device with a rare earth oxide compound forming a rectifying junction
US4404265A (en) 1969-10-01 1983-09-13 Rockwell International Corporation Epitaxial composite and method of making
GB1319311A (en) 1970-06-04 1973-06-06 North American Rockwell Epitaxial composite and method of making
US3766370A (en) 1971-05-14 1973-10-16 Hewlett Packard Co Elementary floating point cordic function processor and shifter
US3802967A (en) 1971-08-27 1974-04-09 Rca Corp Iii-v compound on insulating substrate and its preparation and use
US3914137A (en) 1971-10-06 1975-10-21 Motorola Inc Method of manufacturing a light coupled monolithic circuit by selective epitaxial deposition
US3758199A (en) 1971-11-22 1973-09-11 Sperry Rand Corp Piezoelectrically actuated light deflector
US3818451A (en) 1972-03-15 1974-06-18 Motorola Inc Light-emitting and light-receiving logic array
US4006989A (en) 1972-10-02 1977-02-08 Raytheon Company Laser gyroscope
US3935031A (en) 1973-05-07 1976-01-27 New England Institute, Inc. Photovoltaic cell with enhanced power output
US4084130A (en) 1974-01-18 1978-04-11 Texas Instruments Incorporated Laser for integrated optical circuits
JPS52135684U (en) 1975-10-22 1977-10-15
JPS604962B2 (en) 1976-01-20 1985-02-07 松下電器産業株式会社 optical waveguide device
US4120588A (en) 1976-07-12 1978-10-17 Erik Chaum Multiple path configuration for a laser interferometer
JPS5313411Y2 (en) 1976-12-29 1978-04-11
NL7710164A (en) 1977-09-16 1979-03-20 Philips Nv METHOD OF TREATING A SINGLE CRYSTAL LINE BODY.
US4174422A (en) 1977-12-30 1979-11-13 International Business Machines Corporation Growing epitaxial films when the misfit between film and substrate is large
US4284329A (en) 1978-01-03 1981-08-18 Raytheon Company Laser gyroscope system
US4146297A (en) 1978-01-16 1979-03-27 Bell Telephone Laboratories, Incorporated Tunable optical waveguide directional coupler filter
US4174504A (en) 1978-01-25 1979-11-13 United Technologies Corporation Apparatus and method for cavity dumping a Q-switched laser
JPS54134554U (en) 1978-03-10 1979-09-18
JPS5944004B2 (en) 1978-05-12 1984-10-26 井関農機株式会社 Root digging device using vibrating subsoiler
US4242595A (en) 1978-07-27 1980-12-30 University Of Southern California Tunnel diode load for ultra-fast low power switching circuits
JPS5587424U (en) 1978-12-13 1980-06-17
JPS6136981Y2 (en) 1979-03-13 1986-10-27
US4297656A (en) 1979-03-23 1981-10-27 Harris Corporation Plural frequency oscillator employing multiple fiber-optic delay line
FR2453423A1 (en) 1979-04-04 1980-10-31 Quantel Sa THICK OPTICAL ELEMENT WITH VARIABLE CURVATURE
JPS5696834A (en) 1979-12-28 1981-08-05 Mitsubishi Monsanto Chem Co Compound semiconductor epitaxial wafer and manufacture thereof
US4424589A (en) 1980-04-11 1984-01-03 Coulter Systems Corporation Flat bed scanner system and method
US4452720A (en) 1980-06-04 1984-06-05 Teijin Limited Fluorescent composition having the ability to change wavelengths of light, shaped article of said composition as a light wavelength converting element and device for converting optical energy to electrical energy using said element
US4289920A (en) 1980-06-23 1981-09-15 International Business Machines Corporation Multiple bandgap solar cell on transparent substrate
EP0051488B1 (en) 1980-11-06 1985-01-30 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US4442590A (en) 1980-11-17 1984-04-17 Ball Corporation Monolithic microwave integrated circuit with integral array antenna
US4392297A (en) 1980-11-20 1983-07-12 Spire Corporation Process of making thin film high efficiency solar cells
GB2096785B (en) 1981-04-09 1984-10-10 Standard Telephones Cables Ltd Integrated optic device
JPS57177583A (en) 1981-04-14 1982-11-01 Int Standard Electric Corp Holl effect device
JPS57176785A (en) 1981-04-22 1982-10-30 Hitachi Ltd Semiconductor laser device
GB2115996B (en) 1981-11-02 1985-03-20 Kramer Kane N Portable data processing and storage system
US4439014A (en) 1981-11-13 1984-03-27 Mcdonnell Douglas Corporation Low voltage electro-optic modulator
JPS5875868U (en) 1981-11-18 1983-05-23 ダイハツ工業株式会社 Automobile door unlocking device
US4626878A (en) 1981-12-11 1986-12-02 Sanyo Electric Co., Ltd. Semiconductor optical logical device
US4525871A (en) 1982-02-03 1985-06-25 Massachusetts Institute Of Technology High speed optoelectronic mixer
US4482422A (en) 1982-02-26 1984-11-13 Rca Corporation Method for growing a low defect monocrystalline layer on a mask
JPS58158944A (en) 1982-03-16 1983-09-21 Futaba Corp Semiconductor device
US4484332A (en) 1982-06-02 1984-11-20 The United States Of America As Represented By The Secretary Of The Air Force Multiple double heterojunction buried laser device
JPS58213412A (en) 1982-06-04 1983-12-12 Hitachi Ltd Semiconductor device and its manufacturing method
US4482906A (en) 1982-06-30 1984-11-13 International Business Machines Corporation Gallium aluminum arsenide integrated circuit structure using germanium
JPS5966183U (en) 1982-10-25 1984-05-02 アロカ株式会社 Radiation measuring device
JPS5973498U (en) 1982-11-08 1984-05-18 日立造船株式会社 shield tunneling machine
JPS59109541U (en) 1983-01-14 1984-07-24 市光工業株式会社 Seat adjuster
US4594000A (en) 1983-04-04 1986-06-10 Ball Corporation Method and apparatus for optically measuring distance and velocity
JPS59228362A (en) 1983-06-09 1984-12-21 Daikin Ind Ltd battery active material
US4567392A (en) 1983-12-09 1986-01-28 Clarion Co., Ltd. Sezawa surface-acoustic-wave device using ZnO(0001)/SiO2 / Si(100)(011)
JPS60139282U (en) 1984-02-28 1985-09-14 株式会社島津製作所 Magnetic field strength measuring device
US4756007A (en) 1984-03-08 1988-07-05 Codex Corporation Adaptive communication rate modem
JPS60210018A (en) 1984-04-03 1985-10-22 Nec Corp Thin film piezoelectric oscillator
JPS60212018A (en) 1984-04-04 1985-10-24 Nec Corp Surface acoustic wave substrate and its manufacture
JPS60161635U (en) 1984-04-06 1985-10-26 三菱自動車工業株式会社 vehicle ashtray
US5268327A (en) 1984-04-27 1993-12-07 Advanced Energy Fund Limited Partnership Epitaxial compositions
SE456346B (en) 1984-07-23 1988-09-26 Pharmacia Ab GEL TO PREVENT ADHESION BETWEEN BODY TISSUE AND SET FOR ITS PREPARATION
US4629821A (en) 1984-08-16 1986-12-16 Polaroid Corporation Photovoltaic cell
JPH069334B2 (en) 1984-09-03 1994-02-02 株式会社東芝 Optical / electrical integrated device
JPS6163015U (en) 1984-10-01 1986-04-28
US4773063A (en) 1984-11-13 1988-09-20 University Of Delaware Optical wavelength division multiplexing/demultiplexing system
JPS61108187U (en) 1984-12-19 1986-07-09
US4661176A (en) 1985-02-27 1987-04-28 The United States Of America As Represented By The Secretary Of The Air Force Process for improving the quality of epitaxial silicon films grown on insulating substrates utilizing oxygen ion conductor substrates
US4748485A (en) 1985-03-21 1988-05-31 Hughes Aircraft Company Opposed dual-gate hybrid structure for three-dimensional integrated circuits
JPS61255074A (en) 1985-05-08 1986-11-12 Mitsubishi Electric Corp Photoelectric conversion semiconductor device
US4846926A (en) 1985-08-26 1989-07-11 Ford Aerospace & Communications Corporation HcCdTe epitaxially grown on crystalline support
JPS6250462A (en) 1985-08-30 1987-03-05 Hitachi Ltd Sputtering device
CA1292550C (en) 1985-09-03 1991-11-26 Masayoshi Umeno Epitaxial gallium arsenide semiconductor wafer and method of producing the same
JPS6263828A (en) 1985-09-06 1987-03-20 Yokogawa Electric Corp vibrating transducer
US4695120A (en) 1985-09-26 1987-09-22 The United States Of America As Represented By The Secretary Of The Army Optic-coupled integrated circuits
US5140387A (en) 1985-11-08 1992-08-18 Lockheed Missiles & Space Company, Inc. Semiconductor device in which gate region is precisely aligned with source and drain regions
JPS62119196A (en) 1985-11-18 1987-05-30 Univ Nagoya How to grow compound semiconductors
JPH0341783Y2 (en) 1985-12-27 1991-09-02
US4872046A (en) 1986-01-24 1989-10-03 University Of Illinois Heterojunction semiconductor device with <001> tilt
FR2595509B1 (en) 1986-03-07 1988-05-13 Thomson Csf COMPONENT IN SEMICONDUCTOR MATERIAL EPITAXIA ON A SUBSTRATE WITH DIFFERENT MESH PARAMETER AND APPLICATION TO VARIOUS SEMICONDUCTOR COMPONENTS
US4804866A (en) 1986-03-24 1989-02-14 Matsushita Electric Works, Ltd. Solid state relay
US4777613A (en) 1986-04-01 1988-10-11 Motorola Inc. Floating point numeric data processor
US4901133A (en) 1986-04-02 1990-02-13 Texas Instruments Incorporated Multilayer semi-insulating film for hermetic wafer passivation and method for making same
JPS62245205A (en) 1986-04-17 1987-10-26 Nec Corp Thin film optical waveguide and its production
GB8612072D0 (en) 1986-05-19 1986-06-25 British Telecomm Homodyne interconnections of integrated circuits
US4774205A (en) 1986-06-13 1988-09-27 Massachusetts Institute Of Technology Monolithic integration of silicon and gallium arsenide devices
US4891091A (en) 1986-07-14 1990-01-02 Gte Laboratories Incorporated Method of epitaxially growing compound semiconductor materials
US4866489A (en) 1986-07-22 1989-09-12 Matsushita Electric Industrial Co., Ltd. Semiconductor device
US4888202A (en) 1986-07-31 1989-12-19 Nippon Telegraph And Telephone Corporation Method of manufacturing thin compound oxide film and apparatus for manufacturing thin oxide film
JP2516604B2 (en) 1986-10-17 1996-07-24 キヤノン株式会社 Method for manufacturing complementary MOS integrated circuit device
US4723321A (en) 1986-11-07 1988-02-02 American Telephone And Telegraph Company, At&T Bell Laboratories Techniques for cross-polarization cancellation in a space diversity radio system
US5163118A (en) 1986-11-10 1992-11-10 The United States Of America As Represented By The Secretary Of The Air Force Lattice mismatched hetrostructure optical waveguide
JPH07120835B2 (en) 1986-12-26 1995-12-20 松下電器産業株式会社 Optical integrated circuit
US4772929A (en) 1987-01-09 1988-09-20 Sprague Electric Company Hall sensor with integrated pole pieces
US4876208A (en) 1987-01-30 1989-10-24 Yellowstone Diagnostics Corporation Diffraction immunoassay apparatus and method
JPS63131104U (en) 1987-02-18 1988-08-26
US4868376A (en) 1987-05-15 1989-09-19 Smartcard International Inc. Intelligent portable interactive personal data system
US4815084A (en) 1987-05-20 1989-03-21 Spectra Diode Laboratories, Inc. Semiconductor laser with integrated optical elements
JPS63289812A (en) 1987-05-21 1988-11-28 Ricoh Co Ltd semiconductor laminate
JPS63198365U (en) 1987-06-04 1988-12-21
US4801184A (en) 1987-06-15 1989-01-31 Eastman Kodak Company Integrated optical read/write head and apparatus incorporating same
US5511238A (en) 1987-06-26 1996-04-23 Texas Instruments Incorporated Monolithic microwave transmitter/receiver
CA1336149C (en) 1987-07-06 1995-07-04 Saburo Tanaka Superconducting thin film and a method for preparing the same
JPS6414949A (en) 1987-07-08 1989-01-19 Nec Corp Semiconductor device and manufacture of the same
DE3851668T3 (en) 1987-07-24 1999-03-04 Matsushita Electric Industrial Co., Ltd., Kadoma, Osaka Compound superconducting layer.
JPH0766922B2 (en) 1987-07-29 1995-07-19 株式会社村田製作所 Method for manufacturing semiconductor device
GB8718552D0 (en) 1987-08-05 1987-09-09 British Railways Board Track to train communications systems
US5081062A (en) 1987-08-27 1992-01-14 Prahalad Vasudev Monolithic integration of silicon on insulator and gallium arsenide semiconductor technologies
JPS6450575U (en) 1987-09-24 1989-03-29
JPH0618290B2 (en) 1987-09-25 1994-03-09 松下電器産業株式会社 Microwave oscillator
FI81926C (en) 1987-09-29 1990-12-10 Nokia Oy Ab FOERFARANDE FOER UPPBYGGNING AV GAAS-FILMER PAO SI- OCH GAAS-SUBSTRATER.
JPH0695554B2 (en) 1987-10-12 1994-11-24 工業技術院長 Method for forming single crystal magnesia spinel film
US4885376A (en) 1987-10-13 1989-12-05 Iowa State University Research Foundation, Inc. New types of organometallic reagents and catalysts for asymmetric synthesis
US4802182A (en) 1987-11-05 1989-01-31 Xerox Corporation Monolithic two dimensional waveguide coupled cavity laser/modulator
JPH0548072Y2 (en) 1987-11-25 1993-12-20
US4981714A (en) 1987-12-14 1991-01-01 Sharp Kabushiki Kaisha Method of producing ferroelectric LiNb1-31 x Tax O3 0<x<1) thin film by activated evaporation
JPH01102435U (en) 1987-12-26 1989-07-11
JPH01179411A (en) 1988-01-08 1989-07-17 Nec Corp Iii-v compound semiconductor vapor growth method
US5073981A (en) 1988-01-22 1991-12-17 At&T Bell Laboratories Optical communication by injection-locking to a signal which modulates an optical carrier
JP2757364B2 (en) 1988-02-02 1998-05-25 富士通株式会社 Semiconductor device
JPH01207920A (en) 1988-02-16 1989-08-21 Oki Electric Ind Co Ltd Method for manufacturing InP semiconductor thin film
US4904036A (en) 1988-03-03 1990-02-27 American Telephone And Telegraph Company, At&T Bell Laboratories Subassemblies for optoelectronic hybrid integrated circuits
JP2691721B2 (en) 1988-03-04 1997-12-17 富士通株式会社 Semiconductor thin film manufacturing method
US4912087A (en) 1988-04-15 1990-03-27 Ford Motor Company Rapid thermal annealing of superconducting oxide precursor films on Si and SiO2 substrates
US5130269A (en) 1988-04-27 1992-07-14 Fujitsu Limited Hetero-epitaxially grown compound semiconductor substrate and a method of growing the same
US5063166A (en) 1988-04-29 1991-11-05 Sri International Method of forming a low dislocation density semiconductor device
JPH01289108A (en) 1988-05-17 1989-11-21 Fujitsu Ltd Heteroepitaxial growth method
JPH01294594A (en) 1988-05-23 1989-11-28 Toshiba Corp Molecular beam epitaxial growing unit
US5238869A (en) 1988-07-25 1993-08-24 Texas Instruments Incorporated Method of forming an epitaxial layer on a heterointerface
US4910164A (en) 1988-07-27 1990-03-20 Texas Instruments Incorporated Method of making planarized heterostructures using selective epitaxial growth
US5221367A (en) 1988-08-03 1993-06-22 International Business Machines, Corp. Strained defect-free epitaxial mismatched heterostructures and method of fabrication
US4889402A (en) 1988-08-31 1989-12-26 American Telephone And Telegraph Company, At&T Bell Laboratories Electro-optic polarization modulation in multi-electrode waveguides
US4963949A (en) 1988-09-30 1990-10-16 The United States Of America As Represented Of The United States Department Of Energy Substrate structures for InP-based devices
US4952420A (en) 1988-10-12 1990-08-28 Advanced Dielectric Technologies, Inc. Vapor deposition patterning method
JPH02105910A (en) * 1988-10-14 1990-04-18 Hitachi Ltd logic integrated circuit
DE68923756T2 (en) 1988-10-28 1996-03-07 Texas Instruments Inc., Dallas, Tex. Covered heat treatment.
US5286985A (en) 1988-11-04 1994-02-15 Texas Instruments Incorporated Interface circuit operable to perform level shifting between a first type of device and a second type of device
US5063081A (en) 1988-11-14 1991-11-05 I-Stat Corporation Method of manufacturing a plurality of uniform microfabricated sensing devices having an immobilized ligand receptor
US5087829A (en) 1988-12-07 1992-02-11 Hitachi, Ltd. High speed clock distribution system
US4965649A (en) 1988-12-23 1990-10-23 Ford Aerospace Corporation Manufacture of monolithic infrared focal plane arrays
US5227196A (en) 1989-02-16 1993-07-13 Semiconductor Energy Laboratory Co., Ltd. Method of forming a carbon film on a substrate made of an oxide material
US5028563A (en) 1989-02-24 1991-07-02 Laser Photonics, Inc. Method for making low tuning rate single mode PbTe/PbEuSeTe buried heterostructure tunable diode lasers and arrays
US4999842A (en) 1989-03-01 1991-03-12 At&T Bell Laboratories Quantum well vertical cavity laser
US4990974A (en) 1989-03-02 1991-02-05 Thunderbird Technologies, Inc. Fermi threshold field effect transistor
US5237233A (en) 1989-03-03 1993-08-17 E. F. Johnson Company Optoelectronic active circuit element
GB2230395B (en) 1989-03-15 1992-09-30 Matsushita Electric Works Ltd Semiconductor relay circuit
WO1990011305A1 (en) 1989-03-20 1990-10-04 Idemitsu Kosan Co., Ltd. Styrenic copolymer and production thereof
US4934777A (en) 1989-03-21 1990-06-19 Pco, Inc. Cascaded recirculating transmission line without bending loss limitations
JPH02271586A (en) 1989-04-12 1990-11-06 Mitsubishi Electric Corp semiconductor laser equipment
US5198269A (en) 1989-04-24 1993-03-30 Battelle Memorial Institute Process for making sol-gel deposited ferroelectric thin films insensitive to their substrates
US5075743A (en) 1989-06-06 1991-12-24 Cornell Research Foundation, Inc. Quantum well optical device on silicon
US5143854A (en) 1989-06-07 1992-09-01 Affymax Technologies N.V. Large scale photolithographic solid phase synthesis of polypeptides and receptor binding screening thereof
US5067809A (en) 1989-06-09 1991-11-26 Oki Electric Industry Co., Ltd. Opto-semiconductor device and method of fabrication of the same
EP0406126B2 (en) 1989-06-30 1997-12-17 Sumitomo Electric Industries, Ltd. Substrate having a superconductor layer
DE3923709A1 (en) 1989-07-18 1991-01-31 Standard Elektrik Lorenz Ag OPTOELECTRONIC ARRANGEMENT
FR2650704B1 (en) 1989-08-01 1994-05-06 Thomson Csf PROCESS FOR THE MANUFACTURE BY EPITAXY OF MONOCRYSTALLINE LAYERS OF MATERIALS WITH DIFFERENT MESH PARAMETERS
US5504035A (en) 1989-08-28 1996-04-02 Lsi Logic Corporation Process for solder ball interconnecting a semiconductor device to a substrate using a noble metal foil embedded interposer substrate
US5399898A (en) 1992-07-17 1995-03-21 Lsi Logic Corporation Multi-chip semiconductor arrangements using flip chip dies
US5055445A (en) 1989-09-25 1991-10-08 Litton Systems, Inc. Method of forming oxidic high Tc superconducting materials on substantially lattice matched monocrystalline substrates utilizing liquid phase epitaxy
US4959702A (en) 1989-10-05 1990-09-25 Motorola, Inc. Si-GaP-Si heterojunction bipolar transistor (HBT) on Si substrate
GB8922681D0 (en) 1989-10-09 1989-11-22 Secr Defence Oscillator
JPH03150218A (en) 1989-11-07 1991-06-26 Sumitomo Electric Ind Ltd Production of superconductive thin film
JP2740680B2 (en) 1989-11-07 1998-04-15 日本電信電話株式会社 Field effect transistor
JPH03171617A (en) 1989-11-29 1991-07-25 Nec Corp Epitaxial growth method of iii-v compound semiconductor on silicon substrate
JPH03188619A (en) 1989-12-18 1991-08-16 Nec Corp Method for heteroepitaxially growing iii-v group compound semiconductor on different kind of substrate
US5051790A (en) 1989-12-22 1991-09-24 David Sarnoff Research Center, Inc. Optoelectronic interconnections for integrated circuits
JPH088214B2 (en) 1990-01-19 1996-01-29 三菱電機株式会社 Semiconductor device
US6362017B1 (en) 1990-02-28 2002-03-26 Toyoda Gosei Co., Ltd. Light-emitting semiconductor device using gallium nitride group compound
US5997638A (en) 1990-03-23 1999-12-07 International Business Machines Corporation Localized lattice-mismatch-accomodation dislocation network epitaxy
US5310707A (en) 1990-03-28 1994-05-10 Superconductivity Research Laboratory International Substrate material for the preparation of oxide superconductors
FR2661040A1 (en) 1990-04-13 1991-10-18 Thomson Csf PROCESS FOR ADAPTING TWO CRYSTALLIZED SEMICONDUCTOR MATERIALS AND SEMICONDUCTOR DEVICE
US5173474A (en) 1990-04-18 1992-12-22 Xerox Corporation Silicon substrate having an epitaxial superconducting layer thereon and method of making same
US5358925A (en) 1990-04-18 1994-10-25 Board Of Trustees Of The Leland Stanford Junior University Silicon substrate having YSZ epitaxial barrier layer and an epitaxial superconducting layer
US5164359A (en) 1990-04-20 1992-11-17 Eaton Corporation Monolithic integrated circuit having compound semiconductor layer epitaxially grown on ceramic substrate
US5362972A (en) 1990-04-20 1994-11-08 Hitachi, Ltd. Semiconductor device using whiskers
US5122852A (en) 1990-04-23 1992-06-16 Bell Communications Research, Inc. Grafted-crystal-film integrated optics and optoelectronic devices
US5132648A (en) 1990-06-08 1992-07-21 Rockwell International Corporation Large array MMIC feedthrough
US5018816A (en) 1990-06-11 1991-05-28 Amp Incorporated Optical delay switch and variable delay system
US5188976A (en) 1990-07-13 1993-02-23 Hitachi, Ltd. Manufacturing method of non-volatile semiconductor memory device
US5585288A (en) 1990-07-16 1996-12-17 Raytheon Company Digital MMIC/analog MMIC structures and process
US5608046A (en) 1990-07-27 1997-03-04 Isis Pharmaceuticals, Inc. Conjugated 4'-desmethyl nucleoside analog compounds
GB2250751B (en) 1990-08-24 1995-04-12 Kawasaki Heavy Ind Ltd Process for the production of dielectric thin films
US5248631A (en) 1990-08-24 1993-09-28 Minnesota Mining And Manufacturing Company Doping of iib-via semiconductors during molecular beam epitaxy using neutral free radicals
DE4027024A1 (en) 1990-08-27 1992-03-05 Standard Elektrik Lorenz Ag FIBER GYRO
US5281834A (en) 1990-08-31 1994-01-25 Motorola, Inc. Non-silicon and silicon bonded structure and method of manufacture
US5064781A (en) * 1990-08-31 1991-11-12 Motorola, Inc. Method of fabricating integrated silicon and non-silicon semiconductor devices
US5442191A (en) 1990-09-05 1995-08-15 Yale University Isotopically enriched semiconductor devices
US5144409A (en) 1990-09-05 1992-09-01 Yale University Isotopically enriched semiconductor devices
US5127067A (en) 1990-09-10 1992-06-30 Westinghouse Electric Corp. Local area network with star topology and ring protocol
DE4029060C2 (en) 1990-09-13 1994-01-13 Forschungszentrum Juelich Gmbh Process for the production of components for electronic, electro-optical and optical components
US5060031A (en) 1990-09-18 1991-10-22 Motorola, Inc Complementary heterojunction field effect transistor with an anisotype N+ ga-channel devices
JP3028840B2 (en) 1990-09-19 2000-04-04 株式会社日立製作所 Composite circuit of bipolar transistor and MOS transistor, and semiconductor integrated circuit device using the same
US5119448A (en) 1990-09-21 1992-06-02 Tacan Corporation Modular micro-optical systems and method of making such systems
CA2052074A1 (en) 1990-10-29 1992-04-30 Victor Vali Integrated optics gyroscope sensor
FR2670050B1 (en) 1990-11-09 1997-03-14 Thomson Csf SEMICONDUCTOR OPTOELECTRONIC DETECTOR.
US5880452A (en) 1990-11-15 1999-03-09 Geo Labs, Inc. Laser based PCMCIA data collection system with automatic triggering for portable applications and method of use
US5130762A (en) 1990-11-20 1992-07-14 Amp Incorporated Integrated quantum well feedback structure
US5418216A (en) 1990-11-30 1995-05-23 Fork; David K. Superconducting thin films on epitaxial magnesium oxide grown on silicon
US5075641A (en) 1990-12-04 1991-12-24 Iowa State University Research Foundation, Inc. High frequency oscillator comprising cointegrated thin film resonator and active device
US5146078A (en) 1991-01-10 1992-09-08 At&T Bell Laboratories Articles and systems comprising optically communicating logic elements including an electro-optical logic element
US5216359A (en) 1991-01-18 1993-06-01 University Of North Carolina Electro-optical method and apparatus for testing integrated circuits
US5387811A (en) 1991-01-25 1995-02-07 Nec Corporation Composite semiconductor device with a particular bipolar structure
KR950012911B1 (en) 1991-02-19 1995-10-23 후지쓰 가부시끼가이샤 Semiconductor with oxygen reinforced isolation region and manufacturing method
US5273911A (en) 1991-03-07 1993-12-28 Mitsubishi Denki Kabushiki Kaisha Method of producing a thin-film solar cell
US5166761A (en) 1991-04-01 1992-11-24 Midwest Research Institute Tunnel junction multiple wavelength light-emitting diodes
KR940005454B1 (en) 1991-04-03 1994-06-18 삼성전자 주식회사 Compound Semiconductor Device
US5482003A (en) 1991-04-10 1996-01-09 Martin Marietta Energy Systems, Inc. Process for depositing epitaxial alkaline earth oxide onto a substrate and structures prepared with the process
US5225031A (en) 1991-04-10 1993-07-06 Martin Marietta Energy Systems, Inc. Process for depositing an oxide epitaxially onto a silicon substrate and structures prepared with the process
SE468267B (en) 1991-04-10 1992-11-30 Ericsson Telefon Ab L M TERMINAL FOR A FREQUENCY PART, OPTICAL COMMUNICATION SYSTEM
US5116461A (en) 1991-04-22 1992-05-26 Motorola, Inc. Method for fabricating an angled diffraction grating
US5221413A (en) 1991-04-24 1993-06-22 At&T Bell Laboratories Method for making low defect density semiconductor heterostructure and devices made thereby
US5523879A (en) 1991-04-26 1996-06-04 Fuji Xerox Co., Ltd. Optical link amplifier and a wavelength multiplex laser oscillator
US5185589A (en) 1991-05-17 1993-02-09 Westinghouse Electric Corp. Microwave film bulk acoustic resonator and manifolded filter bank
US5194397A (en) 1991-06-05 1993-03-16 International Business Machines Corporation Method for controlling interfacial oxide at a polycrystalline/monocrystalline silicon interface
US5140651A (en) 1991-06-27 1992-08-18 The United States Of America As Represented By The Secretary Of The Air Force Semiconductive guided-wave programmable optical delay lines using electrooptic fabry-perot elements
JPH07187892A (en) 1991-06-28 1995-07-25 Internatl Business Mach Corp <Ibm> Silicon and its formation
US5312765A (en) 1991-06-28 1994-05-17 Hughes Aircraft Company Method of fabricating three dimensional gallium arsenide microelectronic device
EP0584410A1 (en) 1991-07-05 1994-03-02 Conductus, Inc. Superconducting electronic structures and methods of preparing same
DE69232236T2 (en) 1991-07-16 2002-08-08 Asahi Kasei Kogyo K.K., Osaka SEMICONDUCTOR SENSOR AND ITS MANUFACTURING METHOD
JP3130575B2 (en) 1991-07-25 2001-01-31 日本電気株式会社 Microwave and millimeter wave transceiver module
US5306649A (en) 1991-07-26 1994-04-26 Avantek, Inc. Method for producing a fully walled emitter-base structure in a bipolar transistor
DE69223009T2 (en) 1991-08-02 1998-04-02 Canon Kk Liquid crystal display unit
US5357122A (en) 1991-09-05 1994-10-18 Sony Corporation Three-dimensional optical-electronic integrated circuit device with raised sections
CA2076279A1 (en) 1991-09-06 1993-03-07 Liang-Sun Hung Superconductive layer on monocrystalline substrate and process for its preparation
SE469204B (en) 1991-10-01 1993-05-24 Asea Brown Boveri MONOLITIC RECORDER
EP0536790B1 (en) 1991-10-11 2004-03-03 Canon Kabushiki Kaisha Method for producing semiconductor articles
US5173835A (en) 1991-10-15 1992-12-22 Motorola, Inc. Voltage variable capacitor
US5148504A (en) 1991-10-16 1992-09-15 At&T Bell Laboratories Optical integrated circuit designed to operate by use of photons
DE4135076A1 (en) 1991-10-24 1993-04-29 Daimler Benz Ag MULTILAYERED, MONOCRISTALLINE SILICON CARBIDE COMPOSITION
US5283462A (en) 1991-11-04 1994-02-01 Motorola, Inc. Integrated distributed inductive-capacitive network
US5404373A (en) 1991-11-08 1995-04-04 University Of New Mexico Electro-optical device
US5208182A (en) 1991-11-12 1993-05-04 Kopin Corporation Dislocation density reduction in gallium arsenide on silicon heterostructures
US5216729A (en) 1991-11-18 1993-06-01 Harmonic Lightwaves, Inc. Active alignment system for laser to fiber coupling
JPH05150143A (en) 1991-11-27 1993-06-18 Sumitomo Electric Ind Ltd Optical connector with built-in circuit
JPH05152529A (en) 1991-11-29 1993-06-18 Oki Electric Ind Co Ltd Semiconductor device
US5397428A (en) 1991-12-20 1995-03-14 The University Of North Carolina At Chapel Hill Nucleation enhancement for chemical vapor deposition of diamond
EP0548391B1 (en) 1991-12-21 1997-07-23 Deutsche ITT Industries GmbH Offset compensated Hall-sensor
JP3250673B2 (en) 1992-01-31 2002-01-28 キヤノン株式会社 Semiconductor element substrate and method of manufacturing the same
JP3416163B2 (en) 1992-01-31 2003-06-16 キヤノン株式会社 Semiconductor substrate and manufacturing method thereof
US5446719A (en) 1992-02-05 1995-08-29 Sharp Kabushiki Kaisha Optical information reproducing apparatus
JPH05221800A (en) 1992-02-12 1993-08-31 Sumitomo Cement Co Ltd Ceramic superlattice
JPH05232307A (en) 1992-02-18 1993-09-10 Sony Magnescale Inc Production of diffraction grating
JPH05243525A (en) 1992-02-26 1993-09-21 Seiki Daimon Semiconductor device and manufacture thereof
JP2610076B2 (en) 1992-02-28 1997-05-14 松下電器産業株式会社 Hybrid integrated circuit and manufacturing method thereof
US5270298A (en) 1992-03-05 1993-12-14 Bell Communications Research, Inc. Cubic metal oxide thin film epitaxially grown on silicon
US5155658A (en) 1992-03-05 1992-10-13 Bell Communications Research, Inc. Crystallographically aligned ferroelectric films usable in memories and method of crystallographically aligning perovskite films
TW232079B (en) 1992-03-17 1994-10-11 Wisconsin Alumni Res Found
US5244818A (en) 1992-04-08 1993-09-14 Georgia Tech Research Corporation Processes for lift-off of thin film materials and for the fabrication of three dimensional integrated circuits
JPH05291299A (en) 1992-04-13 1993-11-05 Hitachi Ltd Formation of metallic electrode
WO1993022140A1 (en) 1992-04-23 1993-11-11 Seiko Epson Corporation Liquid jet head and production thereof
US5238877A (en) 1992-04-30 1993-08-24 The United States Of America As Represented By The Secretary Of The Navy Conformal method of fabricating an optical waveguide on a semiconductor substrate
US5326721A (en) 1992-05-01 1994-07-05 Texas Instruments Incorporated Method of fabricating high-dielectric constant oxides on semiconductors using a GE buffer layer
EP0568064B1 (en) 1992-05-01 1999-07-14 Texas Instruments Incorporated Pb/Bi-containing high-dielectric constant oxides using a non-Pb/Bi-containing perovskite as a buffer layer
US5442561A (en) 1992-05-12 1995-08-15 Nippon Telegraph And Telephone Corporation Production management system and its application method
US5585167A (en) 1992-05-18 1996-12-17 Matsushita Electric Industrial Co., Ltd. Thin-film conductor and method of fabricating the same
US5365477A (en) 1992-06-16 1994-11-15 The United States Of America As Represented By The Secretary Of The Navy Dynamic random access memory device
EP0646286B1 (en) 1992-06-17 2002-10-16 Harris Corporation Fabrication of semiconductor devices on SOI substrates
US5266355A (en) 1992-06-18 1993-11-30 Eastman Kodak Company Chemical vapor deposition of metal oxide films
US5572052A (en) 1992-07-24 1996-11-05 Mitsubishi Denki Kabushiki Kaisha Electronic device using zirconate titanate and barium titanate ferroelectrics in insulating layer
US5296721A (en) 1992-07-31 1994-03-22 Hughes Aircraft Company Strained interband resonant tunneling negative resistance diode
WO1994003931A1 (en) 1992-08-07 1994-02-17 Asahi Kasei Kogyo Kabushiki Kaisha Nitride based semiconductor device and manufacture thereof
US5262659A (en) 1992-08-12 1993-11-16 United Technologies Corporation Nyquist frequency bandwidth hact memory
JPH0667046A (en) 1992-08-21 1994-03-11 Sharp Corp Optical integrated circuit
EP0660968A1 (en) * 1992-09-14 1995-07-05 Conductus, Inc. Improved barrier layers for oxide superconductor devices and circuits
US5438584A (en) 1992-09-22 1995-08-01 Xerox Corporation Dual polarization laser diode with quaternary material system
DE59206926D1 (en) 1992-09-24 1996-09-19 Siemens Ag METHOD AND DEVICE FOR REGULATING A CONVERTER-DRIVEN PERMANENTLY DRIVE SYNCHRONOUS MOTOR
US5314547A (en) 1992-09-28 1994-05-24 General Motors Corporation Rare earth slab doping of group III-V compounds
JP3286921B2 (en) 1992-10-09 2002-05-27 富士通株式会社 Silicon substrate compound semiconductor device
US5356509A (en) 1992-10-16 1994-10-18 Astropower, Inc. Hetero-epitaxial growth of non-lattice matched semiconductors
US5514484A (en) 1992-11-05 1996-05-07 Fuji Xerox Co., Ltd. Oriented ferroelectric thin film
JPH06151872A (en) 1992-11-09 1994-05-31 Mitsubishi Kasei Corp Fet device
DE69331538T2 (en) 1992-12-01 2002-08-29 Matsushita Electric Industrial Co., Ltd. Process for producing an electrical thin film
US5323023A (en) 1992-12-02 1994-06-21 Xerox Corporation Epitaxial magnesium oxide as a buffer layer on (111) tetrahedral semiconductors
US5248564A (en) 1992-12-09 1993-09-28 Bell Communications Research, Inc. C-axis perovskite thin films grown on silicon dioxide
US5347157A (en) 1992-12-17 1994-09-13 Eastman Kodak Company Multilayer structure having a (111)-oriented buffer layer
JPH06196648A (en) 1992-12-25 1994-07-15 Fuji Xerox Co Ltd Oriented ferroelectric thin film device
JPH06303137A (en) 1992-12-29 1994-10-28 Hitachi Ltd D / A converter, offset adjusting circuit, and mobile communication terminal device using the same
US5352926A (en) 1993-01-04 1994-10-04 Motorola, Inc. Flip chip package and method of making
EP0606821A1 (en) 1993-01-11 1994-07-20 International Business Machines Corporation Modulated strain heterostructure light emitting devices
JP3047656B2 (en) 1993-01-12 2000-05-29 株式会社村田製作所 Method for producing InSb thin film
KR100293596B1 (en) * 1993-01-27 2001-09-17 가나이 쓰도무 Clock Distribution Circuit in LSI
US5371734A (en) 1993-01-29 1994-12-06 Digital Ocean, Inc. Medium access control protocol for wireless network
JP3248636B2 (en) 1993-02-03 2002-01-21 日本電信電話株式会社 Method for manufacturing composite semiconductor circuit device
US5301201A (en) 1993-03-01 1994-04-05 At&T Bell Laboratories Article comprising a tunable semiconductor laser
US5642371A (en) 1993-03-12 1997-06-24 Kabushiki Kaisha Toshiba Optical transmission apparatus
AU6132494A (en) 1993-03-12 1994-09-26 Neocera, Inc. Superconducting films on alkaline earth fluoride substrates with multiple buffer layers
US5334556A (en) 1993-03-23 1994-08-02 Texas Instruments Incorporated Method for improving gate oxide integrity using low temperature oxidation during source/drain anneal
US5293050A (en) 1993-03-25 1994-03-08 International Business Machines Corporation Semiconductor quantum dot light emitting/detecting devices
JP3425185B2 (en) 1993-03-26 2003-07-07 日本オプネクスト株式会社 Semiconductor element
US5452118A (en) 1993-04-20 1995-09-19 Spire Corporation Optical heterodyne receiver for fiber optic communications system
US5315128A (en) 1993-04-30 1994-05-24 At&T Bell Laboratories Photodetector with a resonant cavity
US5955591A (en) 1993-05-12 1999-09-21 Imbach; Jean-Louis Phosphotriester oligonucleotides, amidites and method of preparation
JPH06338630A (en) 1993-05-28 1994-12-06 Omron Corp Semiconductor light-emitting element, and optical detector, optical information processor, optical coupler and light-emitting device using the light-emitting element
US5456205A (en) 1993-06-01 1995-10-10 Midwest Research Institute System for monitoring the growth of crystalline films on stationary substrates
US5312790A (en) 1993-06-09 1994-05-17 The United States Of America As Represented By The Secretary Of The Army Ceramic ferroelectric material
JP3244205B2 (en) 1993-06-17 2002-01-07 信越半導体株式会社 Semiconductor device
JPH0714853A (en) 1993-06-18 1995-01-17 Fujitsu Ltd Compound semiconductor device on silicon substrate and manufacturing method thereof
US5480829A (en) 1993-06-25 1996-01-02 Motorola, Inc. Method of making a III-V complementary heterostructure device with compatible non-gold ohmic contacts
US5444016A (en) 1993-06-25 1995-08-22 Abrokwah; Jonathan K. Method of making ohmic contacts to a complementary III-V semiconductor device
US5578162A (en) 1993-06-25 1996-11-26 Lucent Technologies Inc. Integrated composite semiconductor devices and method for manufacture thereof
US6048751A (en) 1993-06-25 2000-04-11 Lucent Technologies Inc. Process for manufacture of composite semiconductor devices
US5572040A (en) 1993-07-12 1996-11-05 Peregrine Semiconductor Corporation High-frequency wireless communication system on a single ultrathin silicon on sapphire chip
DE4323821A1 (en) 1993-07-15 1995-01-19 Siemens Ag Pyrodetector element with oriented grown pyroelectric layer and method for its production
US5394489A (en) 1993-07-27 1995-02-28 At&T Corp. Wavelength division multiplexed optical communication transmitters
US6139483A (en) 1993-07-27 2000-10-31 Texas Instruments Incorporated Method of forming lateral resonant tunneling devices
US5450812A (en) 1993-07-30 1995-09-19 Martin Marietta Energy Systems, Inc. Process for growing a film epitaxially upon an oxide surface and structures formed with the process
US5693140A (en) 1993-07-30 1997-12-02 Lockheed Martin Energy Systems, Inc. Process for growing a film epitaxially upon a MgO surface
US5682046A (en) 1993-08-12 1997-10-28 Fujitsu Limited Heterojunction bipolar semiconductor device and its manufacturing method
US5371621A (en) 1993-08-23 1994-12-06 Unisys Corporation Self-routing multi-stage photonic interconnect
JPH07114746A (en) 1993-08-25 1995-05-02 Sony Corp Optical device
JPH0766366A (en) 1993-08-26 1995-03-10 Hitachi Ltd Semiconductor laminated structure and semiconductor device using the same
JP3333325B2 (en) 1993-08-26 2002-10-15 株式会社東芝 Semiconductor device, semiconductor device simulation method, and semiconductor device simulator
US5792679A (en) 1993-08-30 1998-08-11 Sharp Microelectronics Technology, Inc. Method for forming silicon-germanium/Si/silicon dioxide heterostructure using germanium implant
JP3644980B2 (en) 1993-09-06 2005-05-11 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
CA2173123A1 (en) 1993-09-30 1995-04-06 Paul M. Zavracky Three-dimensional processor using transferred thin film circuits
US5753928A (en) 1993-09-30 1998-05-19 Siemens Components, Inc. Monolithic optical emitter-detector
EP0647730B1 (en) 1993-10-08 2002-09-11 Mitsubishi Cable Industries, Ltd. GaN single crystal
JPH07115244A (en) 1993-10-19 1995-05-02 Toyota Motor Corp Semiconductor laser and manufacturing method thereof
JPH07133192A (en) 1993-11-04 1995-05-23 Sumitomo Electric Ind Ltd Film forming apparatus and film forming method
US5650362A (en) 1993-11-04 1997-07-22 Fuji Xerox Co. Oriented conductive film and process for preparing the same
US5549977A (en) 1993-11-18 1996-08-27 Lucent Technologies Inc. Article comprising magnetoresistive material
BE1007865A3 (en) 1993-12-10 1995-11-07 Philips Electronics Nv Tunnel of permanent switch wiring element with different situations.
BE1007902A3 (en) 1993-12-23 1995-11-14 Philips Electronics Nv Switching element with memory with schottky barrier tunnel.
JP3345143B2 (en) 1993-12-27 2002-11-18 株式会社日立製作所 Manufacturing method of optical waveguide
JP3395318B2 (en) 1994-01-07 2003-04-14 住友化学工業株式会社 Method for growing group 3-5 compound semiconductor crystal
US5576879A (en) 1994-01-14 1996-11-19 Fuji Xerox Co., Ltd. Composite optical modulator
US5623552A (en) 1994-01-21 1997-04-22 Cardguard International, Inc. Self-authenticating identification card with fingerprint identification
US5679152A (en) 1994-01-27 1997-10-21 Advanced Technology Materials, Inc. Method of making a single crystals Ga*N article
US5561305A (en) 1994-02-16 1996-10-01 The United States Of America As Represented By The Secretary Of The Army Method and apparatus for performing internal device structure analysis of a dual channel transistor by multiple-frequency Schubnikov-de Haas analysis
US5538941A (en) 1994-02-28 1996-07-23 University Of Maryland Superconductor/insulator metal oxide hetero structure for electric field tunable microwave device
GB2287327A (en) 1994-03-02 1995-09-13 Sharp Kk Electro-optic apparatus
JP3360105B2 (en) 1994-03-04 2002-12-24 富士通株式会社 Method for manufacturing semiconductor device
JPH07253519A (en) 1994-03-16 1995-10-03 Fujitsu Ltd Optical connection device
US5962883A (en) 1994-03-23 1999-10-05 Lucent Technologies Inc. Article comprising an oxide layer on a GaAs-based semiconductor body
JP2985691B2 (en) 1994-03-23 1999-12-06 株式会社デンソー Semiconductor device
JP3015656B2 (en) 1994-03-23 2000-03-06 株式会社東芝 Method and apparatus for producing semi-insulating GaAs single crystal
US6469357B1 (en) 1994-03-23 2002-10-22 Agere Systems Guardian Corp. Article comprising an oxide layer on a GaAs or GaN-based semiconductor body
JP3330218B2 (en) 1994-03-25 2002-09-30 三菱電機株式会社 Semiconductor device manufacturing method and semiconductor device
US5481102A (en) 1994-03-31 1996-01-02 Hazelrigg, Jr.; George A. Micromechanical/microelectromechanical identification devices and methods of fabrication and encoding thereof
US5478653A (en) 1994-04-04 1995-12-26 Guenzer; Charles S. Bismuth titanate as a template layer for growth of crystallographically oriented silicon
US5689123A (en) 1994-04-07 1997-11-18 Sdl, Inc. III-V aresenide-nitride semiconductor materials and devices
JP3293035B2 (en) 1994-04-08 2002-06-17 株式会社ジャパンエナジー Gallium nitride-based compound semiconductor crystal growth method and gallium nitride-based compound semiconductor device
JP3771287B2 (en) 1994-04-15 2006-04-26 富士写真フイルム株式会社 Waveguide type electro-optic element
US5436181A (en) 1994-04-18 1995-07-25 Texas Instruments Incorporated Method of self aligning an emitter contact in a heterojunction bipolar transistor
US5883564A (en) 1994-04-18 1999-03-16 General Motors Corporation Magnetic field sensor having high mobility thin indium antimonide active layer on thin aluminum indium antimonide buffer layer
US5528414A (en) 1994-05-05 1996-06-18 Lots Technology Two dimensional electro-optic modulator array
US5491461A (en) 1994-05-09 1996-02-13 General Motors Corporation Magnetic field sensor on elemental semiconductor substrate with electric field reduction means
US6064783A (en) 1994-05-25 2000-05-16 Congdon; Philip A. Integrated laser and coupled waveguide
US5479033A (en) 1994-05-27 1995-12-26 Sandia Corporation Complementary junction heterostructure field-effect transistor
JP2643833B2 (en) 1994-05-30 1997-08-20 日本電気株式会社 Semiconductor memory device and method of manufacturing the same
JP3460095B2 (en) 1994-06-01 2003-10-27 富士通株式会社 Ferroelectric memory
US5436759A (en) 1994-06-14 1995-07-25 The Regents Of The University Of California Cross-talk free, low-noise optical amplifier
DE4421007A1 (en) 1994-06-18 1995-12-21 Philips Patentverwaltung Electronic component and method for its production
JP2901493B2 (en) 1994-06-27 1999-06-07 日本電気株式会社 Semiconductor memory device and method of manufacturing the same
US5589284A (en) 1994-08-01 1996-12-31 Texas Instruments Incorporated Electrodes comprising conductive perovskite-seed layers for perovskite dielectrics
US5838029A (en) 1994-08-22 1998-11-17 Rohm Co., Ltd. GaN-type light emitting device formed on a silicon substrate
US5828080A (en) 1994-08-17 1998-10-27 Tdk Corporation Oxide thin film, electronic device substrate and electronic device
JPH0864596A (en) 1994-08-25 1996-03-08 Fujitsu Ltd Semiconductor device and manufacturing method thereof
US5559368A (en) 1994-08-30 1996-09-24 The Regents Of The University Of California Dynamic threshold voltage mosfet having gate to body connection for ultra-low voltage operation
US5811839A (en) 1994-09-01 1998-09-22 Mitsubishi Chemical Corporation Semiconductor light-emitting devices
US5873977A (en) 1994-09-02 1999-02-23 Sharp Kabushiki Kaisha Dry etching of layer structure oxides
US5504183A (en) 1994-09-12 1996-04-02 Motorola Organometallic fluorescent complex polymers for light emitting applications
US5754714A (en) 1994-09-17 1998-05-19 Kabushiki Kaisha Toshiba Semiconductor optical waveguide device, optical control type optical switch, and wavelength conversion device
JPH0890832A (en) 1994-09-27 1996-04-09 Oki Electric Ind Co Ltd Light emitting element array and optical head
US5635741A (en) 1994-09-30 1997-06-03 Texas Instruments Incorporated Barium strontium titanate (BST) thin films by erbium donor doping
US5479317A (en) 1994-10-05 1995-12-26 Bell Communications Research, Inc. Ferroelectric capacitor heterostructure and method of making same
US5473047A (en) 1994-10-11 1995-12-05 Motorola, Inc. Soluble precursor to poly (cyanoterephthalydene) and method of preparation
US5778018A (en) 1994-10-13 1998-07-07 Nec Corporation VCSELs (vertical-cavity surface emitting lasers) and VCSEL-based devices
US5985356A (en) 1994-10-18 1999-11-16 The Regents Of The University Of California Combinatorial synthesis of novel materials
US5486406A (en) 1994-11-07 1996-01-23 Motorola Green-emitting organometallic complexes for use in light emitting devices
US5677551A (en) 1994-11-15 1997-10-14 Fujitsu Limited Semiconductor optical device and an optical processing system that uses such a semiconductor optical system
US5519235A (en) 1994-11-18 1996-05-21 Bell Communications Research, Inc. Polycrystalline ferroelectric capacitor heterostructure employing hybrid electrodes
JPH08148968A (en) 1994-11-24 1996-06-07 Mitsubishi Electric Corp Thin film piezoelectric element
KR0148596B1 (en) 1994-11-28 1998-10-15 양승택 Superconducting field effect element with grain boundary channel and its manufacturing method
US5777350A (en) 1994-12-02 1998-07-07 Nichia Chemical Industries, Ltd. Nitride semiconductor light-emitting device
JP2679653B2 (en) 1994-12-05 1997-11-19 日本電気株式会社 Semiconductor device
US5834362A (en) 1994-12-14 1998-11-10 Fujitsu Limited Method of making a device having a heteroepitaxial substrate
US5635453A (en) 1994-12-23 1997-06-03 Neocera, Inc. Superconducting thin film system using a garnet substrate
US5772758A (en) 1994-12-29 1998-06-30 California Institute Of Technology Near real-time extraction of deposition and pre-deposition characteristics from rotating substrates and control of a deposition apparatus in near real-time
US5574589A (en) 1995-01-09 1996-11-12 Lucent Technologies Inc. Self-amplified networks
JPH09139480A (en) * 1995-01-27 1997-05-27 Toshiba Corp Thin film capacitor and semiconductor memory device using the same
US5563428A (en) 1995-01-30 1996-10-08 Ek; Bruce A. Layered structure of a substrate, a dielectric layer and a single crystal layer
US5937274A (en) 1995-01-31 1999-08-10 Hitachi, Ltd. Fabrication method for AlGaIn NPAsSb based devices
US5574744A (en) 1995-02-03 1996-11-12 Motorola Optical coupler
US5552547A (en) 1995-02-13 1996-09-03 Shi; Song Q. Organometallic complexes with built-in fluorescent dyes for use in light emitting devices
US5610744A (en) 1995-02-16 1997-03-11 Board Of Trustees Of The University Of Illinois Optical communications and interconnection networks having opto-electronic switches and direct optical routers
US5530235A (en) 1995-02-16 1996-06-25 Xerox Corporation Interactive contents revealing storage device
WO1996029725A1 (en) 1995-03-21 1996-09-26 Northern Telecom Limited Ferroelectric dielectric for integrated circuit applications at microwave frequencies
US5679965A (en) 1995-03-29 1997-10-21 North Carolina State University Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same
US5670798A (en) 1995-03-29 1997-09-23 North Carolina State University Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same
JP3557011B2 (en) 1995-03-30 2004-08-25 株式会社東芝 Semiconductor light emitting device and manufacturing method thereof
US5919522A (en) 1995-03-31 1999-07-06 Advanced Technology Materials, Inc. Growth of BaSrTiO3 using polyamine-based precursors
US6140746A (en) 1995-04-03 2000-10-31 Seiko Epson Corporation Piezoelectric thin film, method for producing the same, and ink jet recording head using the thin film
US5528209A (en) 1995-04-27 1996-06-18 Hughes Aircraft Company Monolithic microwave integrated circuit and method
US6088216A (en) 1995-04-28 2000-07-11 International Business Machines Corporation Lead silicate based capacitor structures
US5606184A (en) 1995-05-04 1997-02-25 Motorola, Inc. Heterostructure field effect device having refractory ohmic contact directly on channel layer and method for making
US5528067A (en) 1995-05-08 1996-06-18 Hughes Aircraft Company Magnetic field detection
US5825799A (en) 1995-05-25 1998-10-20 Northwestern University Microcavity semiconductor laser
US5926496A (en) 1995-05-25 1999-07-20 Northwestern University Semiconductor micro-resonator device
US5790583A (en) 1995-05-25 1998-08-04 Northwestern University Photonic-well Microcavity light emitting devices
US6151240A (en) * 1995-06-01 2000-11-21 Sony Corporation Ferroelectric nonvolatile memory and oxide multi-layered structure
US5614739A (en) 1995-06-02 1997-03-25 Motorola HIGFET and method
JP3335075B2 (en) 1995-06-06 2002-10-15 キヤノン株式会社 Network system, node device, and transmission control method
KR100189966B1 (en) 1995-06-13 1999-06-01 윤종용 Soy-structured MOS transistor and manufacturing method thereof
US5753300A (en) 1995-06-19 1998-05-19 Northwestern University Oriented niobate ferroelectric thin films for electrical and optical devices and method of making such films
JP4063896B2 (en) 1995-06-20 2008-03-19 株式会社半導体エネルギー研究所 Colored see-through photovoltaic device
WO1997001854A1 (en) 1995-06-28 1997-01-16 Bell Communication Research, Inc. Barrier layer for ferroelectric capacitor integrated on silicon
KR100193219B1 (en) 1995-07-06 1999-06-15 박원훈 Passive polarizer
US5621227A (en) 1995-07-18 1997-04-15 Discovery Semiconductors, Inc. Method and apparatus for monolithic optoelectronic integrated circuit using selective epitaxy
US5753934A (en) 1995-08-04 1998-05-19 Tok Corporation Multilayer thin film, substrate for electronic device, electronic device, and preparation of multilayer oxide thin film
US5760740A (en) 1995-08-08 1998-06-02 Lucent Technologies, Inc. Apparatus and method for electronic polarization correction
US5551238A (en) 1995-08-23 1996-09-03 Prueitt; Melvin L. Hydro-air renewable power system
JP3137880B2 (en) 1995-08-25 2001-02-26 ティーディーケイ株式会社 Ferroelectric thin film, electronic device, and method of manufacturing ferroelectric thin film
JPH0964477A (en) 1995-08-25 1997-03-07 Toshiba Corp Semiconductor light emitting device and manufacturing method thereof
US5633724A (en) 1995-08-29 1997-05-27 Hewlett-Packard Company Evanescent scanning of biochemical array
US5905571A (en) 1995-08-30 1999-05-18 Sandia Corporation Optical apparatus for forming correlation spectrometers and optical processors
JPH0967193A (en) 1995-08-31 1997-03-11 Sumitomo Metal Mining Co Ltd Method of manufacturing ferroelectric thin film
US5635433A (en) 1995-09-11 1997-06-03 The United States Of America As Represented By The Secretary Of The Army Ceramic ferroelectric composite material-BSTO-ZnO
JP3245021B2 (en) 1995-09-13 2002-01-07 株式会社東芝 Method for manufacturing semiconductor memory device
WO1997011518A1 (en) 1995-09-18 1997-03-27 Hitachi, Ltd. Semiconductor material, method of producing the semiconductor material, and semiconductor device
DE69524751T2 (en) 1995-09-21 2002-08-22 Alcatel, Paris Optical gain combining arrangement and method for uplink transmission using such an arrangement
JP3188179B2 (en) 1995-09-26 2001-07-16 シャープ株式会社 Method of manufacturing ferroelectric thin film element and method of manufacturing ferroelectric memory element
KR100441810B1 (en) 1995-09-29 2004-10-20 모토로라 인코포레이티드 Electronic device to align light transmission structures
US5659180A (en) 1995-11-13 1997-08-19 Motorola Heterojunction interband tunnel diodes with improved P/V current ratios
US5783495A (en) 1995-11-13 1998-07-21 Micron Technology, Inc. Method of wafer cleaning, and system and cleaning solution regarding same
EP0777379B1 (en) 1995-11-21 2002-02-20 STMicroelectronics S.r.l. Adaptive optical sensor
JP3645338B2 (en) 1995-12-11 2005-05-11 株式会社東芝 Nonvolatile semiconductor memory device
JP3396356B2 (en) 1995-12-11 2003-04-14 三菱電機株式会社 Semiconductor device and method of manufacturing the same
US6022963A (en) 1995-12-15 2000-02-08 Affymetrix, Inc. Synthesis of oligonucleotide arrays using photocleavable protecting groups
US5861966A (en) 1995-12-27 1999-01-19 Nynex Science & Technology, Inc. Broad band optical fiber telecommunications network
KR100199095B1 (en) 1995-12-27 1999-06-15 구본준 Capacitor Structure of Semiconductor Memory Cell and Manufacturing Method Thereof
JP3036424B2 (en) 1996-01-12 2000-04-24 日本電気株式会社 Optical repeater with signal regeneration function
US5729394A (en) 1996-01-24 1998-03-17 Hewlett-Packard Company Multi-direction optical data port
US5745631A (en) 1996-01-26 1998-04-28 Irvine Sensors Corporation Self-aligning optical beam system
FR2744578B1 (en) 1996-02-06 1998-04-30 Motorola Semiconducteurs HIGH FREQUENCY AMPLIFIER
DE19607107A1 (en) 1996-02-26 1997-08-28 Sel Alcatel Ag Light conductor to opto-electronic component coupling apparatus for optical communications
JP3435966B2 (en) 1996-03-13 2003-08-11 株式会社日立製作所 Ferroelectric element and method of manufacturing the same
US5833603A (en) 1996-03-13 1998-11-10 Lipomatrix, Inc. Implantable biosensing transponder
US5801072A (en) 1996-03-14 1998-09-01 Lsi Logic Corporation Method of packaging integrated circuits
US5792569A (en) 1996-03-19 1998-08-11 International Business Machines Corporation Magnetic devices and sensors based on perovskite manganese oxide materials
JP3258899B2 (en) 1996-03-19 2002-02-18 シャープ株式会社 Ferroelectric thin film element, semiconductor device using the same, and method of manufacturing ferroelectric thin film element
DE19712496A1 (en) 1996-03-26 1997-10-30 Mitsubishi Materials Corp Piezoelectric thin-film component
JPH09270558A (en) 1996-03-29 1997-10-14 Fuji Photo Film Co Ltd Semiconductor laser
DE69733629T2 (en) 1996-04-16 2006-05-18 Kishimoto, Tadamitsu, Tondabayashi METHOD FOR DETECTING SOLID CANCER CELLS AND HISTOLOGICAL HETEROTYPES AND METHOD FOR TESTING TISSUES FOR BONE MARROW TRANSPLANTATION AND TRANSPLANTATION OF PERIPHERAL BLOOD TEMM CELLS
US5981980A (en) 1996-04-22 1999-11-09 Sony Corporation Semiconductor laminating structure
TW410272B (en) 1996-05-07 2000-11-01 Thermoscan Lnc Enhanced protective lens cover
CA2256699C (en) 1996-05-28 2003-02-25 The Trustees Of Columbia University In The City Of New York Crystallization processing of semiconductor film regions on a substrate, and devices made therewith
US5729641A (en) 1996-05-30 1998-03-17 Sdl, Inc. Optical device employing edge-coupled waveguide geometry
DE69730377T2 (en) 1996-05-30 2005-09-01 Oki Electric Industry Co., Ltd. Permanent semiconductor memory cell and its manufacturing method
US5733641A (en) 1996-05-31 1998-03-31 Xerox Corporation Buffered substrate for semiconductor devices
SE518132C2 (en) 1996-06-07 2002-08-27 Ericsson Telefon Ab L M Method and apparatus for synchronizing combined receivers and transmitters in a cellular system
US5729566A (en) 1996-06-07 1998-03-17 Picolight Incorporated Light emitting device having an electrical contact through a layer containing oxidized material
US5838851A (en) 1996-06-24 1998-11-17 Trw Inc. Optical-loop signal processing using reflection mechanisms
JP3082671B2 (en) 1996-06-26 2000-08-28 日本電気株式会社 Transistor element and method of manufacturing the same
JP3193302B2 (en) 1996-06-26 2001-07-30 ティーディーケイ株式会社 Film structure, electronic device, recording medium, and method of manufacturing ferroelectric thin film
US6039803A (en) 1996-06-28 2000-03-21 Massachusetts Institute Of Technology Utilization of miscut substrates to improve relaxed graded silicon-germanium and germanium layers on silicon
US5863326A (en) 1996-07-03 1999-01-26 Cermet, Inc. Pressurized skull crucible for crystal growth using the Czochralski technique
US6367699B2 (en) 1996-07-11 2002-04-09 Intermec Ip Corp. Method and apparatus for utilizing specular light to image low contrast symbols
US5858814A (en) 1996-07-17 1999-01-12 Lucent Technologies Inc. Hybrid chip and method therefor
US6051858A (en) 1996-07-26 2000-04-18 Symetrix Corporation Ferroelectric/high dielectric constant integrated circuit and method of fabricating same
IL119006A (en) 1996-08-04 2001-04-30 B G Negev Technologies And App Tunable delay line optical filters
US5830270A (en) 1996-08-05 1998-11-03 Lockheed Martin Energy Systems, Inc. CaTiO3 Interfacial template structure on semiconductor-based material and the growth of electroceramic thin-films in the perovskite class
US6020247A (en) 1996-08-05 2000-02-01 Texas Instruments Incorporated Method for thin film deposition on single-crystal semiconductor substrates
US6023082A (en) 1996-08-05 2000-02-08 Lockheed Martin Energy Research Corporation Strain-based control of crystal anisotropy for perovskite oxides on semiconductor-based material
US5734672A (en) 1996-08-06 1998-03-31 Cutting Edge Optronics, Inc. Smart laser diode array assembly and operating method using same
EP0917719A2 (en) 1996-08-12 1999-05-26 Energenius, Inc. Semiconductor supercapacitor system, method for making same and articles produced therefrom
US5985404A (en) 1996-08-28 1999-11-16 Tdk Corporation Recording medium, method of making, and information processing apparatus
US5987011A (en) 1996-08-30 1999-11-16 Chai-Keong Toh Routing method for Ad-Hoc mobile networks
JP4114709B2 (en) 1996-09-05 2008-07-09 株式会社神戸製鋼所 Diamond film formation method
US5767543A (en) 1996-09-16 1998-06-16 Motorola, Inc. Ferroelectric semiconductor device having a layered ferroelectric structure
US5838053A (en) 1996-09-19 1998-11-17 Raytheon Ti Systems, Inc. Method of forming a cadmium telluride/silicon structure
US6173604B1 (en) * 1996-09-20 2001-01-16 The Regents Of The University Of California Scanning evanescent electro-magnetic microscope
US5789733A (en) 1996-09-20 1998-08-04 Motorola, Inc. Smart card with contactless optical interface
US5764676A (en) 1996-09-26 1998-06-09 Xerox Corporation Transversely injected multiple wavelength diode laser array formed by layer disordering
JPH10126350A (en) 1996-10-15 1998-05-15 Nec Corp Optical network, optical branch insertion node, and fault recovery system
WO1998020606A2 (en) 1996-10-25 1998-05-14 Superconducting Core Technologies, Inc. Tunable dielectric flip chip varactors
DE69739387D1 (en) 1996-10-29 2009-06-10 Panasonic Corp Ink jet recording apparatus and method for its manufacture
US5725641A (en) 1996-10-30 1998-03-10 Macleod; Cheryl A. Lightfast inks for ink-jet printing
US5953468A (en) 1996-11-01 1999-09-14 Mendez R&D Associates Scalable, quantized, delay-line array based on nested, generalized spirals
DE69720041T2 (en) 1996-11-14 2004-01-08 Affymetrix, Inc., Santa Clara CHEMICAL AMPLIFICATION FOR SYNTHESIS OF SAMPLE ORDERS
US5719417A (en) 1996-11-27 1998-02-17 Advanced Technology Materials, Inc. Ferroelectric integrated circuit structure
US5912068A (en) 1996-12-05 1999-06-15 The Regents Of The University Of California Epitaxial oxides on amorphous SiO2 on single crystal silicon
JPH10223929A (en) 1996-12-05 1998-08-21 Showa Denko Kk Substrate for AlGaInP light emitting device
US6320238B1 (en) 1996-12-23 2001-11-20 Agere Systems Guardian Corp. Gate structure for integrated circuit fabrication
US5741724A (en) 1996-12-27 1998-04-21 Motorola Method of growing gallium nitride on a spinel substrate
GB2321114B (en) 1997-01-10 2001-02-21 Lasor Ltd An optical modulator
US5778116A (en) 1997-01-23 1998-07-07 Tomich; John L. Photonic home area network fiber/power insertion apparatus
JP3414227B2 (en) 1997-01-24 2003-06-09 セイコーエプソン株式会社 Ink jet recording head
US5812272A (en) 1997-01-30 1998-09-22 Hewlett-Packard Company Apparatus and method with tiled light source array for integrated assay sensing
US5835521A (en) 1997-02-10 1998-11-10 Motorola, Inc. Long wavelength light emitting vertical cavity surface emitting laser and method of fabrication
US5937115A (en) 1997-02-12 1999-08-10 Foster-Miller, Inc. Switchable optical components/structures and methods for the fabrication thereof
US5864543A (en) 1997-02-24 1999-01-26 At&T Wireless Services, Inc. Transmit/receive compensation in a time division duplex system
JP4053647B2 (en) 1997-02-27 2008-02-27 株式会社東芝 Semiconductor memory device and manufacturing method thereof
US6448768B1 (en) 1997-02-28 2002-09-10 Asahi Kasei Electronics Co., Ltd. Magnetic sensor with a signal processing circuit
US5952695A (en) 1997-03-05 1999-09-14 International Business Machines Corporation Silicon-on-insulator and CMOS-on-SOI double film structures
JPH10256154A (en) 1997-03-06 1998-09-25 Mitsubishi Electric Corp Semiconductor heterostructure, method of manufacturing the same, and semiconductor device
US6022671A (en) 1997-03-11 2000-02-08 Lightwave Microsystems Corporation Method of making optical interconnects with hybrid construction
US5872493A (en) 1997-03-13 1999-02-16 Nokia Mobile Phones, Ltd. Bulk acoustic wave (BAW) filter having a top portion that includes a protective acoustic mirror
US6211096B1 (en) 1997-03-21 2001-04-03 Lsi Logic Corporation Tunable dielectric constant oxide and method of manufacture
JPH10265948A (en) 1997-03-25 1998-10-06 Rohm Co Ltd Substrate for semiconductor device and method of manufacturing the same
JPH10269842A (en) 1997-03-27 1998-10-09 Toshiba Corp Conductive oxide thin film, thin film capacitor and magneto-resistance effect element
US6008762A (en) 1997-03-31 1999-12-28 Qualcomm Incorporated Folded quarter-wave patch antenna
US6114996A (en) 1997-03-31 2000-09-05 Qualcomm Incorporated Increased bandwidth patch antenna
FR2761811B1 (en) 1997-04-03 1999-07-16 France Telecom ENGRAVING-FREE TECHNOLOGY FOR INTEGRATING COMPONENTS
CN1131548C (en) 1997-04-04 2003-12-17 松下电器产业株式会社 Ohmic electrode forming method and semiconductor device
CN1159750C (en) 1997-04-11 2004-07-28 日亚化学工业株式会社 Method for growing nitride semiconductor
US5998781A (en) 1997-04-30 1999-12-07 Sandia Corporation Apparatus for millimeter-wave signal generation
US5906951A (en) 1997-04-30 1999-05-25 International Business Machines Corporation Strained Si/SiGe layers on insulator
US5857049A (en) 1997-05-05 1999-01-05 Lucent Technologies, Inc., Precision alignment of optoelectronic devices
US6271619B1 (en) 1997-05-13 2001-08-07 Mitsubishi Denki Kabushiki Kaisha Piezoelectric thin film device
JPH10321943A (en) 1997-05-15 1998-12-04 Tokyo Inst Of Technol Thin color display device using vertical cavity surface emitting laser device having single color emission spectrum
US6103403A (en) 1997-05-15 2000-08-15 University Of Kentucky Research Foundation Intellectual Property Development Clathrate structure for electronic and electro-optic applications
US5984190A (en) 1997-05-15 1999-11-16 Micron Technology, Inc. Method and apparatus for identifying integrated circuits
US5926493A (en) 1997-05-20 1999-07-20 Sdl, Inc. Optical semiconductor device with diffraction grating structure
US5937285A (en) 1997-05-23 1999-08-10 Motorola, Inc. Method of fabricating submicron FETs with low temperature group III-V material
DE69734871D1 (en) 1997-05-30 2006-01-19 St Microelectronics Srl A method of making a germanium-implanted bipolar heterojunction transistor
US6150239A (en) 1997-05-31 2000-11-21 Max Planck Society Method for the transfer of thin layers monocrystalline material onto a desirable substrate
KR100243294B1 (en) 1997-06-09 2000-02-01 윤종용 Ferroelectric memory cell &array in semiconductor device
DE19725900C2 (en) 1997-06-13 2003-03-06 Dieter Bimberg Process for the deposition of gallium nitride on silicon substrates
WO1998058408A1 (en) 1997-06-19 1998-12-23 Asahi Kasei Kogyo Kabushiki Kaisha Soi substrate and process for preparing the same, and semiconductor device and process for preparing the same
JP3535527B2 (en) 1997-06-24 2004-06-07 マサチューセッツ インスティテュート オブ テクノロジー Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization
US5869845A (en) 1997-06-26 1999-02-09 Texas Instruments Incorporated Resonant tunneling memory
US5852687A (en) 1997-07-09 1998-12-22 Trw Inc. Integrated optical time delay unit
US6153454A (en) 1997-07-09 2000-11-28 Advanced Micro Devices, Inc. Convex device with selectively doped channel
JP3813740B2 (en) 1997-07-11 2006-08-23 Tdk株式会社 Substrates for electronic devices
US5831960A (en) 1997-07-17 1998-11-03 Motorola, Inc. Integrated vertical cavity surface emitting laser pair for high density data storage and method of fabrication
US5963291A (en) 1997-07-21 1999-10-05 Chorum Technologies Inc. Optical attenuator using polarization modulation and a feedback controller
US6078717A (en) 1997-07-22 2000-06-20 Fuji Xerox Co., Ltd. Opical waveguide device
US6020243A (en) 1997-07-24 2000-02-01 Texas Instruments Incorporated Zirconium and/or hafnium silicon-oxynitride gate dielectric
US5962069A (en) 1997-07-25 1999-10-05 Symetrix Corporation Process for fabricating layered superlattice materials and AB03 type metal oxides without exposure to oxygen at high temperatures
US6222654B1 (en) 1997-08-04 2001-04-24 Lucent Technologies, Inc. Optical node system for a ring architecture and method thereof
US5940691A (en) 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
US5907792A (en) 1997-08-25 1999-05-25 Motorola,Inc. Method of forming a silicon nitride layer
JP4221765B2 (en) 1997-08-29 2009-02-12 ソニー株式会社 Optical integrated oxide device and method for manufacturing optical integrated oxide device
US6002375A (en) 1997-09-02 1999-12-14 Motorola, Inc. Multi-substrate radio-frequency circuit
US5981400A (en) 1997-09-18 1999-11-09 Cornell Research Foundation, Inc. Compliant universal substrate for epitaxial growth
CA2302758A1 (en) 1997-09-16 1999-03-25 Eugene A. Fitzgerald Co-planar si and ge composite substrate and method of producing same
US6204525B1 (en) 1997-09-22 2001-03-20 Murata Manufacturing Co., Ltd. Ferroelectric thin film device and method of producing the same
WO1999019546A1 (en) 1997-10-10 1999-04-22 Cornell Research Foundation, Inc. Methods for growing defect-free heteroepitaxial layers
US6265749B1 (en) 1997-10-14 2001-07-24 Advanced Micro Devices, Inc. Metal silicide transistor gate spaced from a semiconductor substrate by a ceramic gate dielectric having a high dielectric constant
US6233435B1 (en) 1997-10-14 2001-05-15 Telecommunications Equipment Corporation Multi-function interactive communications system with circularly/elliptically polarized signal transmission and reception
US6181920B1 (en) 1997-10-20 2001-01-30 Ericsson Inc. Transmitter that selectively polarizes a radio wave
JP3274638B2 (en) 1997-10-29 2002-04-15 日本電気株式会社 Method for manufacturing semiconductor device
US5987196A (en) 1997-11-06 1999-11-16 Micron Technology, Inc. Semiconductor structure having an optical signal path in a substrate and method for forming the same
JP4204108B2 (en) 1997-11-06 2009-01-07 エピフォトニクス株式会社 Optical waveguide device and manufacturing method thereof
US6376337B1 (en) 1997-11-10 2002-04-23 Nanodynamics, Inc. Epitaxial SiOx barrier/insulation layer
JP3658160B2 (en) 1997-11-17 2005-06-08 キヤノン株式会社 Molding machine
US6058131A (en) 1997-11-17 2000-05-02 E-Tek Dynamics, Inc. Wavelength stabilization of laser source using fiber Bragg grating feedback
US6277436B1 (en) 1997-11-26 2001-08-21 Advanced Technology Materials, Inc. Liquid delivery MOCVD process for deposition of high frequency dielectric materials
US6197503B1 (en) 1997-11-26 2001-03-06 Ut-Battelle, Llc Integrated circuit biochip microsystem containing lens
US6049702A (en) 1997-12-04 2000-04-11 Rockwell Science Center, Llc Integrated passive transceiver section
JP3092659B2 (en) 1997-12-10 2000-09-25 日本電気株式会社 Thin film capacitor and method of manufacturing the same
US6069368A (en) 1997-12-15 2000-05-30 Texas Instruments Incorporated Method for growing high-quality crystalline Si quantum wells for RTD structures
US6020222A (en) 1997-12-16 2000-02-01 Advanced Micro Devices, Inc. Silicon oxide insulator (SOI) semiconductor having selectively linked body
US5966323A (en) 1997-12-18 1999-10-12 Motorola, Inc. Low switching field magnetoresistive tunneling junction for high density arrays
EP0926739A1 (en) 1997-12-24 1999-06-30 Texas Instruments Incorporated A structure of and method for forming a mis field effect transistor
US6093302A (en) 1998-01-05 2000-07-25 Combimatrix Corporation Electrochemical solid phase synthesis
US5977567A (en) 1998-01-06 1999-11-02 Lightlogic, Inc. Optoelectronic assembly and method of making the same
US6140696A (en) 1998-01-27 2000-10-31 Micron Technology, Inc. Vertically mountable semiconductor device and methods
US6278523B1 (en) 1998-02-13 2001-08-21 Centre National De La Recherche Scientifique-Cnrs Optical sensor on a silicon substrate and application for the in situ measurement of a fluorescent marker in the small bronchia
US6110840A (en) 1998-02-17 2000-08-29 Motorola, Inc. Method of passivating the surface of a Si substrate
US6069581A (en) 1998-02-20 2000-05-30 Amerigon High performance vehicle radar system
US6011646A (en) 1998-02-20 2000-01-04 The Regents Of The Unviersity Of California Method to adjust multilayer film stress induced deformation of optics
JP3504851B2 (en) 1998-02-20 2004-03-08 旭化成株式会社 Method for manufacturing compound semiconductor film
GB2334594A (en) 1998-02-20 1999-08-25 Fujitsu Telecommunications Eur Arrayed waveguide grating device
DE59801853D1 (en) 1998-02-20 2001-11-29 Stocko Contact Gmbh & Co Kg Vertical, short chip card reader
JPH11274467A (en) 1998-03-26 1999-10-08 Murata Mfg Co Ltd Optoelectronic integrated circuit device
US6051874A (en) 1998-04-01 2000-04-18 Citizen Watch Co., Ltd. Diode formed in a surface silicon layer on an SOI substrate
CA2268997C (en) 1998-05-05 2005-03-22 National Research Council Of Canada Quantum dot infrared photodetectors (qdip) and methods of making the same
JPH11330411A (en) 1998-05-13 1999-11-30 Matsushita Electric Ind Co Ltd Semiconductor memory device and method of manufacturing the same
US6055179A (en) 1998-05-19 2000-04-25 Canon Kk Memory device utilizing giant magnetoresistance effect
US6064078A (en) 1998-05-22 2000-05-16 Xerox Corporation Formation of group III-V nitride films on sapphire substrates with reduced dislocation densities
EP0961371B1 (en) 1998-05-25 2001-09-12 Alcatel Optoelectronic module containing at least one optoelectronic component and temperature stabilising method
JPH11340542A (en) 1998-05-27 1999-12-10 Sanyo Electric Co Ltd Magnetoresistance effect device
US6888175B1 (en) 1998-05-29 2005-05-03 Massachusetts Institute Of Technology Compound semiconductor structure with lattice and polarity matched heteroepitaxial layers
FI108583B (en) 1998-06-02 2002-02-15 Nokia Corp resonator structures
US6372356B1 (en) 1998-06-04 2002-04-16 Xerox Corporation Compliant substrates for growing lattice mismatched films
US6113690A (en) 1998-06-08 2000-09-05 Motorola, Inc. Method of preparing crystalline alkaline earth metal oxides on a Si substrate
JPH11354820A (en) 1998-06-12 1999-12-24 Sharp Corp Photoelectric conversion element and method for manufacturing the same
FR2779843A1 (en) 1998-06-16 1999-12-17 Busless Computers Serial multi port memory component comprising RAM memory bank assemblies for use in computer
JP3901848B2 (en) 1998-06-19 2007-04-04 本田技研工業株式会社 Hood mounting structure
US6289068B1 (en) 1998-06-22 2001-09-11 Xilinx, Inc. Delay lock loop with clock phase shifter
US6338756B2 (en) 1998-06-30 2002-01-15 Seh America, Inc. In-situ post epitaxial treatment process
KR20000003975A (en) 1998-06-30 2000-01-25 김영환 Method for manufacturing bonding-type soi wafer having a field oxide
DE19829609B4 (en) 1998-07-02 2008-04-30 Robert Bosch Gmbh Method for producing a microsystem
JP2000022128A (en) 1998-07-06 2000-01-21 Murata Mfg Co Ltd Semiconductor light emitting device and optoelectronic integrated circuit device
US6121642A (en) 1998-07-20 2000-09-19 International Business Machines Corporation Junction mott transition field effect transistor (JMTFET) and switch for logic and memory applications
US6128178A (en) 1998-07-20 2000-10-03 International Business Machines Corporation Very thin film capacitor for dynamic random access memory (DRAM)
JP3450713B2 (en) 1998-07-21 2003-09-29 富士通カンタムデバイス株式会社 Semiconductor device, method for manufacturing the same, and method for manufacturing microstrip line
US6103008A (en) 1998-07-30 2000-08-15 Ut-Battelle, Llc Silicon-integrated thin-film structure for electro-optic applications
CA2337029A1 (en) 1998-07-30 2000-02-10 Rodney Allen Mckee Control of crystal anisotropy for perovskite oxides on semiconductor-based substrates
US6393167B1 (en) 1998-07-31 2002-05-21 Monica K. Davis Fast, environmentally-stable fiber switches using a Sagnac interferometer
US6392253B1 (en) 1998-08-10 2002-05-21 Arjun J. Saxena Semiconductor device with single crystal films grown on arrayed nucleation sites on amorphous and/or non-single crystal surfaces
US6278138B1 (en) 1998-08-28 2001-08-21 Sony Corporation Silicon-based functional matrix substrate and optical integrated oxide device
US6300615B1 (en) 1998-08-31 2001-10-09 Canon Kabushiki Kaisha Photoelectric conversion apparatus
US6022410A (en) 1998-09-01 2000-02-08 Motorola, Inc. Alkaline-earth metal silicides on silicon
JP3289683B2 (en) 1998-09-04 2002-06-10 株式会社村田製作所 Semiconductor light emitting device
SG94712A1 (en) 1998-09-15 2003-03-18 Univ Singapore Method of fabricating group-iii nitride-based semiconductor device
JP3159255B2 (en) 1998-09-16 2001-04-23 日本電気株式会社 Sputter growth method for electrodes used in ferroelectric capacitors
US20030001189A1 (en) * 2000-02-24 2003-01-02 Tetsuo Fujiwara Ferroelectric capacitor and semiconductor device
US6191011B1 (en) 1998-09-28 2001-02-20 Ag Associates (Israel) Ltd. Selective hemispherical grain silicon deposition
US6252261B1 (en) 1998-09-30 2001-06-26 Nec Corporation GaN crystal film, a group III element nitride semiconductor wafer and a manufacturing process therefor
TW399309B (en) 1998-09-30 2000-07-21 World Wiser Electronics Inc Cavity-down package structure with thermal via
US6343171B1 (en) 1998-10-09 2002-01-29 Fujitsu Limited Systems based on opto-electronic substrates with electrical and optical interconnections and methods for making
JP3838311B2 (en) 1998-10-09 2006-10-25 株式会社日立プラズマパテントライセンシング Plasma display panel
JP3592553B2 (en) 1998-10-15 2004-11-24 株式会社東芝 Gallium nitride based semiconductor device
US6232806B1 (en) * 1998-10-21 2001-05-15 International Business Machines Corporation Multiple-mode clock distribution apparatus and method with adaptive skew compensation
JP3430036B2 (en) 1998-10-29 2003-07-28 松下電器産業株式会社 Method for forming thin film and method for manufacturing semiconductor light emitting device
US6355939B1 (en) 1998-11-03 2002-03-12 Lockheed Martin Corporation Multi-band infrared photodetector
US6255198B1 (en) 1998-11-24 2001-07-03 North Carolina State University Methods of fabricating gallium nitride microelectronic layers on silicon layers and gallium nitride microelectronic structures formed thereby
US6316332B1 (en) 1998-11-30 2001-11-13 Lo Yu-Hwa Method for joining wafers at a low temperature and low stress
JP3408762B2 (en) 1998-12-03 2003-05-19 シャープ株式会社 Semiconductor device having SOI structure and method of manufacturing the same
FR2786887B1 (en) 1998-12-08 2001-01-26 Cit Alcatel SEMICONDUCTOR PHASE MODULATOR
US6310386B1 (en) * 1998-12-17 2001-10-30 Philips Electronics North America Corp. High performance chip/package inductor integration
US6143366A (en) 1998-12-24 2000-11-07 Lu; Chung Hsin High-pressure process for crystallization of ceramic films at low temperatures
US6173474B1 (en) 1999-01-08 2001-01-16 Fantom Technologies Inc. Construction of a vacuum cleaner head
US6210988B1 (en) 1999-01-15 2001-04-03 The Regents Of The University Of California Polycrystalline silicon germanium films for forming micro-electromechanical systems
US20010042503A1 (en) 1999-02-10 2001-11-22 Lo Yu-Hwa Method for design of epitaxial layer and substrate structures for high-quality epitaxial growth on lattice-mismatched substrates
US6180486B1 (en) 1999-02-16 2001-01-30 International Business Machines Corporation Process of fabricating planar and densely patterned silicon-on-insulator structure
US6246016B1 (en) 1999-03-11 2001-06-12 Lucent Technologies, Inc. Edge-mountable integrated circuit package and method of attaching the same to a printed wiring board
US6241821B1 (en) 1999-03-22 2001-06-05 Motorola, Inc. Method for fabricating a semiconductor structure having a crystalline alkaline earth metal oxide interface with silicon
US6248459B1 (en) 1999-03-22 2001-06-19 Motorola, Inc. Semiconductor structure having a crystalline alkaline earth metal oxide interface with silicon
JP2000278085A (en) 1999-03-24 2000-10-06 Yamaha Corp Surface acoustic wave element
JP2001138529A (en) 1999-03-25 2001-05-22 Seiko Epson Corp Method of manufacturing piezoelectric body
TW460717B (en) 1999-03-30 2001-10-21 Toppan Printing Co Ltd Optical wiring layer, optoelectric wiring substrate mounted substrate, and methods for manufacturing the same
US6143072A (en) 1999-04-06 2000-11-07 Ut-Battelle, Llc Generic process for preparing a crystalline oxide upon a group IV semiconductor substrate
DE10017137A1 (en) 1999-04-14 2000-10-26 Siemens Ag Novel silicon structure, used for solar cells or LCD TFTs, comprises a crystalline textured silicon thin film over a biaxially textured lattice-matched diffusion barrier buffer layer on a thermal expansion-matched inert substrate
JP4631103B2 (en) 1999-05-19 2011-02-16 ソニー株式会社 Semiconductor device and manufacturing method thereof
JP3555500B2 (en) 1999-05-21 2004-08-18 豊田合成株式会社 Group III nitride semiconductor and method of manufacturing the same
US6312819B1 (en) 1999-05-26 2001-11-06 The Regents Of The University Of California Oriented conductive oxide electrodes on SiO2/Si and glass
JP2000349278A (en) 1999-06-02 2000-12-15 Hitachi Cable Ltd III-V compound semiconductor crystal
JP3748011B2 (en) 1999-06-11 2006-02-22 東芝セラミックス株式会社 Si wafer for GaN semiconductor crystal growth, wafer for GaN light emitting device using the same, and manufacturing method thereof
JP2000353700A (en) 1999-06-14 2000-12-19 Mitsubishi Electric Corp Method for forming high dielectric constant thin film and method for manufacturing semiconductor device
US6372813B1 (en) 1999-06-25 2002-04-16 Motorola Methods and compositions for attachment of biomolecules to solid supports, hydrogels, and hydrogel arrays
WO2001004943A1 (en) 1999-07-07 2001-01-18 Matsushita Electric Industrial Co., Ltd. Multilayered body, method for fabricating multilayered body, and semiconductor device
US6319730B1 (en) 1999-07-15 2001-11-20 Motorola, Inc. Method of fabricating a semiconductor structure including a metal oxide interface
US6270568B1 (en) 1999-07-15 2001-08-07 Motorola, Inc. Method for fabricating a semiconductor structure with reduced leakage current density
US6107721A (en) 1999-07-27 2000-08-22 Tfr Technologies, Inc. Piezoelectric resonators on a differentially offset reflector
US6563143B2 (en) 1999-07-29 2003-05-13 Stmicroelectronics, Inc. CMOS circuit of GaAs/Ge on Si substrate
US6275122B1 (en) 1999-08-17 2001-08-14 International Business Machines Corporation Encapsulated MEMS band-pass filter for integrated circuits
US6238946B1 (en) 1999-08-17 2001-05-29 International Business Machines Corporation Process for fabricating single crystal resonant devices that are compatible with integrated circuit processing
US6444478B1 (en) 1999-08-31 2002-09-03 Micron Technology, Inc. Dielectric films and methods of forming same
US6389209B1 (en) 1999-09-07 2002-05-14 Agere Systems Optoelectronics Guardian Corp. Strain free planar optical waveguides
US6326667B1 (en) 1999-09-09 2001-12-04 Kabushiki Kaisha Toshiba Semiconductor devices and methods for producing semiconductor devices
EP1085319B1 (en) 1999-09-13 2005-06-01 Interuniversitair Micro-Elektronica Centrum Vzw A device for detecting an analyte in a sample based on organic materials
US6306668B1 (en) 1999-09-23 2001-10-23 Ut-Battelle, Llc Control method and system for use when growing thin-films on semiconductor-based materials
JP2001102676A (en) 1999-09-27 2001-04-13 Toshiba Electronic Engineering Corp Optical integrated unit, optical pickup and optical recording medium driver
US6329277B1 (en) * 1999-10-14 2001-12-11 Advanced Micro Devices, Inc. Method of forming cobalt silicide
US6326637B1 (en) 1999-10-18 2001-12-04 International Business Machines Corporation Antiferromagnetically exchange-coupled structure for magnetic tunnel junction device
WO2001033585A1 (en) 1999-11-05 2001-05-10 Oxxel Oxide Electronics Technology, Inc. Synthesis and magnetoresistance test system using double-perovskite samples for preparation of a magnetoresistance device
JP2001144087A (en) 1999-11-12 2001-05-25 Natl Research Inst For Metals Ministry Of Education Culture Sports Science & Technology Method of stabilizing oxide / semiconductor interface with group V element and stabilized semiconductor
US6340788B1 (en) 1999-12-02 2002-01-22 Hughes Electronics Corporation Multijunction photovoltaic cells and panels using a silicon or silicon-germanium active substrate cell for space and terrestrial applications
US6291319B1 (en) 1999-12-17 2001-09-18 Motorola, Inc. Method for fabricating a semiconductor structure having a stable crystalline interface with silicon
US6479173B1 (en) 1999-12-17 2002-11-12 Motorola, Inc. Semiconductor structure having a crystalline alkaline earth metal silicon nitride/oxide interface with silicon
US6362558B1 (en) 1999-12-24 2002-03-26 Kansai Research Institute Piezoelectric element, process for producing the same and ink jet recording head
US6268269B1 (en) 1999-12-30 2001-07-31 United Microelectronics Corp. Method for fabricating an oxide layer on silicon with carbon ions introduced at the silicon/oxide interface in order to reduce hot carrier effects
US6251738B1 (en) 2000-01-10 2001-06-26 International Business Machines Corporation Process for forming a silicon-germanium base of heterojunction bipolar transistor
JP3777931B2 (en) 2000-01-11 2006-05-24 セイコーエプソン株式会社 Surface acoustic wave device
US6404027B1 (en) 2000-02-07 2002-06-11 Agere Systems Guardian Corp. High dielectric constant gate oxides for silicon-based devices
US20010013313A1 (en) 2000-02-10 2001-08-16 Motorola, Inc. Apparatus for fabricating semiconductor structures and method of forming the structures
US6392257B1 (en) * 2000-02-10 2002-05-21 Motorola Inc. Semiconductor structure, semiconductor device, communicating device, integrated circuit, and process for fabricating the same
US6445724B2 (en) 2000-02-23 2002-09-03 Sarnoff Corporation Master oscillator vertical emission laser
KR100430751B1 (en) 2000-02-23 2004-05-10 주식회사 세라콤 Method for Single Crystal Growth of Perovskite Oxides
US6731585B2 (en) 2000-03-03 2004-05-04 Matsushita Electric Industrial Co., Ltd. Optical pick-up head with semiconductor laser
JP2001251283A (en) 2000-03-06 2001-09-14 Hitachi Ltd Interface circuit
JP3719587B2 (en) * 2000-03-28 2005-11-24 株式会社日立製作所 Semiconductor devices and IC cards
US6348373B1 (en) 2000-03-29 2002-02-19 Sharp Laboratories Of America, Inc. Method for improving electrical properties of high dielectric constant films
US6415140B1 (en) 2000-04-28 2002-07-02 Bae Systems Aerospace Inc. Null elimination in a space diversity antenna system
US6313486B1 (en) 2000-06-15 2001-11-06 Board Of Regents, The University Of Texas System Floating gate transistor having buried strained silicon germanium channel layer
JP2002009366A (en) 2000-06-21 2002-01-11 Canon Inc Ferromagnetic tunnel effect element and magnetic memory using the ferromagnetic tunnel effect element
US20020008234A1 (en) 2000-06-28 2002-01-24 Motorola, Inc. Mixed-signal semiconductor structure, device including the structure, and methods of forming the device and the structure
AU2001271293A1 (en) 2000-06-28 2002-01-08 Motorola, Inc. Semiconductor structure, device, circuit, and process
US20020030246A1 (en) 2000-06-28 2002-03-14 Motorola, Inc. Structure and method for fabricating semiconductor structures and devices not lattice matched to the substrate
US6410941B1 (en) 2000-06-30 2002-06-25 Motorola, Inc. Reconfigurable systems using hybrid integrated circuits with optical ports
US6427066B1 (en) 2000-06-30 2002-07-30 Motorola, Inc. Apparatus and method for effecting communications among a plurality of remote stations
US6477285B1 (en) 2000-06-30 2002-11-05 Motorola, Inc. Integrated circuits with optical signal propagation
US6521996B1 (en) 2000-06-30 2003-02-18 Intel Corporation Ball limiting metallurgy for input/outputs and methods of fabrication
WO2002003467A1 (en) 2000-06-30 2002-01-10 Motorola, Inc. Vertically-stacked integrated circuits with wide bandwidth ports
JP2002023123A (en) 2000-07-11 2002-01-23 Fujitsu Ltd Optical circuit with optical waveguide for guiding non-primary light
US6661940B2 (en) 2000-07-21 2003-12-09 Finisar Corporation Apparatus and method for rebroadcasting signals in an optical backplane bus system
WO2002008806A2 (en) 2000-07-21 2002-01-31 Motorola, Inc. Monolithic optical system
US6590236B1 (en) 2000-07-24 2003-07-08 Motorola, Inc. Semiconductor structure for use with high-frequency signals
US6555946B1 (en) 2000-07-24 2003-04-29 Motorola, Inc. Acoustic wave device and process for forming the same
US6432546B1 (en) 2000-07-24 2002-08-13 Motorola, Inc. Microelectronic piezoelectric structure and method of forming the same
EP1176230A1 (en) 2000-07-26 2002-01-30 Motorola, Inc. Method of preparing crystalline alkaline earth metal oxides on an Si substrate
WO2002011254A2 (en) 2000-07-31 2002-02-07 Motorola, Inc. Widely tunable laser structure
JP5066321B2 (en) * 2000-08-04 2012-11-07 台湾積體電路製造股▲ふん▼有限公司 Silicon wafer with embedded optoelectronic material for monolithic OEIC
US6224669B1 (en) 2000-09-14 2001-05-01 Motorola, Inc. Method for fabricating a semiconductor structure having a crystalline alkaline earth metal oxide interface with silicon
WO2002033385A2 (en) 2000-10-19 2002-04-25 Motorola, Inc. Biochip excitation and analysis structure
US6501121B1 (en) 2000-11-15 2002-12-31 Motorola, Inc. Semiconductor structure
US6563118B2 (en) 2000-12-08 2003-05-13 Motorola, Inc. Pyroelectric device on a monocrystalline semiconductor substrate and process for fabricating same
US20020076906A1 (en) 2000-12-18 2002-06-20 Motorola, Inc. Semiconductor structure including a monocrystalline film, device including the structure, and methods of forming the structure and device
KR100360413B1 (en) 2000-12-19 2002-11-13 삼성전자 주식회사 Method of manufacturing capacitor of semiconductor memory device by two-step thermal treatment
US6524651B2 (en) 2001-01-26 2003-02-25 Battelle Memorial Institute Oxidized film structure and method of making epitaxial metal oxide structure
US6528374B2 (en) * 2001-02-05 2003-03-04 International Business Machines Corporation Method for forming dielectric stack without interfacial layer
US6297598B1 (en) 2001-02-20 2001-10-02 Harvatek Corp. Single-side mounted light emitting diode module
JP4056226B2 (en) 2001-02-23 2008-03-05 株式会社ルネサステクノロジ Semiconductor device
US6788839B2 (en) 2001-03-19 2004-09-07 General Instrument Corporation Time slot tunable all-optical packet data routing switch
US20020140012A1 (en) 2001-03-30 2002-10-03 Motorola, Inc. Semiconductor structures and devices for detecting far-infrared light and methods for fabricating same
EP1251577B1 (en) * 2001-04-19 2007-04-25 Interuniversitair Microelektronica Centrum Vzw Fabrication of integrated tunable/switchable passive microwave and millimeter wave modules
US20020182762A1 (en) 2001-05-30 2002-12-05 Motorola Inc. Direct conversion/sampling at antenna
US20020195610A1 (en) 2001-06-20 2002-12-26 Motorola, Inc. Structure and method for fabricating a semiconductor device with a side interconnect
US20030015707A1 (en) * 2001-07-17 2003-01-23 Motorola, Inc. Integrated radio frequency , optical, photonic, analog and digital functions in a semiconductor structure and method for fabricating semiconductor structure utilizing the formation of a compliant substrate for materials used to form the same
US6498358B1 (en) 2001-07-20 2002-12-24 Motorola, Inc. Structure and method for fabricating an electro-optic system having an electrochromic diffraction grating
US20030022412A1 (en) 2001-07-25 2003-01-30 Motorola, Inc. Monolithic semiconductor-piezoelectric device structures and electroacoustic charge transport devices
US6462360B1 (en) * 2001-08-06 2002-10-08 Motorola, Inc. Integrated gallium arsenide communications systems
US7351660B2 (en) * 2001-09-28 2008-04-01 Hrl Laboratories, Llc Process for producing high performance interconnects
US6589887B1 (en) * 2001-10-11 2003-07-08 Novellus Systems, Inc. Forming metal-derived layers by simultaneous deposition and evaporation of metal

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102315216A (en) * 2010-07-09 2012-01-11 苏州东微半导体有限公司 Device for controlling light emitting diode by MOS (Metal Oxide Semiconductor) transistor, array and manufacturing method of device
WO2012065363A1 (en) * 2010-11-16 2012-05-24 复旦大学 Brightness-adjustable light emitting device, array and manufacturing method thereof
CN102097447A (en) * 2010-11-16 2011-06-15 复旦大学 A light-emitting device with adjustable brightness, array and manufacturing method thereof
CN103808416B (en) * 2012-11-02 2022-01-11 马克西姆综合产品公司 System and method for reducing ambient light sensitivity of an Infrared (IR) detector
CN103808416A (en) * 2012-11-02 2014-05-21 马克西姆综合产品公司 System and method for reducing ambient light sensitivity of infrared (IR) detectors
US10203411B2 (en) 2012-11-02 2019-02-12 Maxim Integrated Products, Inc. System and method for reducing ambient light sensitivity of infrared (IR) detectors
CN103762265A (en) * 2013-12-31 2014-04-30 天津大学 Novel optical interconnection structure based on standard CMOS process and manufacturing method thereof
US10553633B2 (en) * 2014-05-30 2020-02-04 Klaus Y.J. Hsu Phototransistor with body-strapped base
US20170133544A1 (en) * 2014-06-16 2017-05-11 Nitto Denko Corporation Optical sensor
US10446709B2 (en) * 2014-06-16 2019-10-15 Nitto Denko Corporation Optical sensor
US9812597B2 (en) 2014-08-12 2017-11-07 Personal Genomics, Inc. Optical sensor and manufacturing method thereof
EP2993462A3 (en) * 2014-08-12 2016-05-25 Personal Genomics Inc. Optical sensor comprising a waveguide
US10566476B2 (en) 2014-08-12 2020-02-18 Personal Genomics, Inc. Optical sensor and manufacturing method thereof
CN104576785A (en) * 2014-12-04 2015-04-29 中国科学院上海微系统与信息技术研究所 Mutation relaxation buffer layer for InGaAs probe with high In component
US12025745B2 (en) 2015-07-01 2024-07-02 Stmicroelectronics (Research & Development) Limited Photonics device
CN105652100A (en) * 2016-02-18 2016-06-08 北京工业大学 Photoelectric detector and photodiode pulse width-contorllable measuring device and application method thereof
CN105633194A (en) * 2016-03-09 2016-06-01 南京邮电大学 Hung p-n junction quantum well-based photoinduced transistor and preparation method thereof
CN109804503A (en) * 2016-06-09 2019-05-24 桑尼尼汽车集团股份有限公司 Antenna housing for vehicle
US10475930B2 (en) 2016-08-17 2019-11-12 Samsung Electronics Co., Ltd. Method of forming crystalline oxides on III-V materials
US11081590B2 (en) 2016-08-17 2021-08-03 Samsung Electronics Co., Ltd. Metal oxide semiconductor field effect transistor with crystalline oxide layer on a III-V material
US11041753B2 (en) 2016-12-03 2021-06-22 Waymo Llc Light detection using an aperture
JP7005621B2 (en) 2016-12-03 2022-01-21 ウェイモ エルエルシー Waveguide diffuser for photodetection using openings
JP2020507056A (en) * 2016-12-03 2020-03-05 ウェイモ エルエルシー Waveguide diffuser for photodetection using apertures
US12078530B2 (en) 2016-12-03 2024-09-03 Waymo Llc Light detection using an aperture
TWI782980B (en) * 2017-04-24 2022-11-11 德商科思創德意志股份有限公司 Laser beam-permeable substrate material for sensor applications
US11512181B2 (en) 2017-04-24 2022-11-29 Covestro Deutschland Ag Laser beam-permeable substrate material for use on sensors
US20200382694A1 (en) * 2017-10-09 2020-12-03 Stmicroelectronics (Research & Development) Limited Multiple fields of view time of flight sensor
US11962900B2 (en) * 2017-10-09 2024-04-16 Stmicroelectronics (Research & Development) Limited Multiple fields of view time of flight sensor
US10749065B2 (en) 2018-02-28 2020-08-18 Hubei University Preparation method and application of light-responsive LED based on GaN/CsPbBrxI3-x heterojunction
US12408503B2 (en) * 2021-11-02 2025-09-02 Iqe Plc Layered structure with deformation control layer
CN113839305A (en) * 2021-11-23 2021-12-24 中国科学院苏州纳米技术与纳米仿生研究所 Mid-infrared vertical cavity surface laser and manufacturing method thereof

Also Published As

Publication number Publication date
US20040232430A1 (en) 2004-11-25
US7161227B2 (en) 2007-01-09

Similar Documents

Publication Publication Date Title
US7161227B2 (en) Structure and method for fabricating semiconductor structures and devices for detecting an object
US20020190232A1 (en) Structure and method for fabricating semiconductor structures and devices for detecting smoke
US20020030246A1 (en) Structure and method for fabricating semiconductor structures and devices not lattice matched to the substrate
US20030015720A1 (en) Structure and method for fabricating a printed circuit board utilizing a semiconductor structure and an embedded waveguide
US20020195610A1 (en) Structure and method for fabricating a semiconductor device with a side interconnect
US20030026575A1 (en) Structure and method for fabricating semiconductor optical waveguide structures utilizing the formation of a compliant substrate
US20020175370A1 (en) Hybrid semiconductor field effect structures and methods
US20030013218A1 (en) Structure and method for fabricating semiconductor structures and devices for detecting chemical reactant
US20030027409A1 (en) Germanium semiconductor structure, integrated circuit, and process for fabricating the same
US20020181825A1 (en) Optical clock signal distribution
US20030020144A1 (en) Integrated communications apparatus and method
US6472276B1 (en) Using silicate layers for composite semiconductor
US20030013219A1 (en) Structure and method for fabricating semiconductor structures and devices utilizing electro-optic structures
US7019332B2 (en) Fabrication of a wavelength locker within a semiconductor structure
US20020181827A1 (en) Optically-communicating integrated circuits
US20030010984A1 (en) Integrated light source frequency adjustment, injection locking or modulation of dielectric resonator
US20030017622A1 (en) Structure and method for fabricating semiconductor structures with coplanar surfaces
US20030017625A1 (en) Structure and method for fabricating an optical device in a semiconductor structure
US20030015712A1 (en) Fabrication of an optical communication device within a semiconductor structure
US20030021515A1 (en) Semiconductor structure employing a multi-path wave guide to concurrently route signals
US20030038299A1 (en) Semiconductor structure including a compliant substrate having a decoupling layer, device including the compliant substrate, and method to form the structure and device
US20020181915A1 (en) Apparatus for generating an oscillating reference signal and method of manufacture therefore
US20030015711A1 (en) Structure and method for fabricating semiconductor structures and devices utilizing the formation of a complaint substrate with an intermetallic layer
US20030007533A1 (en) Optically tuned transistor
US20030015697A1 (en) Fabrication of an optical transmitter within a semiconductor structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEMPKOWSKI, ROBERT;CHASON, MARC;REEL/FRAME:012073/0026

Effective date: 20010807

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GOOGLE TECHNOLOGY HOLDINGS LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA MOBILITY LLC;REEL/FRAME:035464/0012

Effective date: 20141028