US20030015793A1 - Microstructure control of copper interconnects - Google Patents
Microstructure control of copper interconnects Download PDFInfo
- Publication number
- US20030015793A1 US20030015793A1 US10/152,879 US15287902A US2003015793A1 US 20030015793 A1 US20030015793 A1 US 20030015793A1 US 15287902 A US15287902 A US 15287902A US 2003015793 A1 US2003015793 A1 US 2003015793A1
- Authority
- US
- United States
- Prior art keywords
- copper
- alloying
- annealing
- elements
- recited
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H10D64/011—
-
- H10W20/033—
-
- H10W20/043—
-
- H10W20/0526—
-
- H10W20/056—
-
- H10W20/425—
-
- H10W20/4424—
Definitions
- This invention relates to integrated circuits employing copper interconnects and more particularly to the control of the copper interconnect microstructure to obtain improved interconnects.
- a major limiting factor in ULSI interconnect technology is RC time delay introduced by the coupling of metal-insulator characteristics.
- An efficient interconnection scheme for advanced ULSI circuits requires materials with low effective time constants.
- metals with low resistivity such as copper and the noble metals are emerging as materials of choice.
- a method of making an integrated circuit having copper interconnects comprises alloying the copper of the interconnect with one or more elements which can control and maintain the grain size and grain boundaries of the copper, without significant loss of electrical properties, said alloying elements being present in an amount less than that which creates a second phase or precipitate within the alloy, at least at the annealing temperature.
- the invention further includes the integrated circuit device having such alloyed copper interconnects.
- FIG. 1 is a cross-sectional view of a portion of an integrated circuit device depicting a copper interconnect structure.
- the device 10 comprises a silicon substrate 12 , a metallization layer 14 over a portion of the substrate 12 , a dielectric layer 16 having trenches, vias, damascene or dual damascene structures therein, the trenches or other structures being filled with a copper diffusion barrier layer 18 , a copper seed layer 20 and a bulk copper interconnect 22 .
- Typical dielectric layers 16 include silicon dioxide, tantalum oxide, low k dielectrics as are known in the art and polymeric xerogels and aerogels.
- Typical barrier layers 18 may be formed from materials such as Ta, TaN, Ta/TaN, TaSiN, WN or WSiN by vapor deposition or other techniques known in the art.
- the barrier layer 18 is generally about 25-500 ⁇ thick.
- the function of the barrier layer 18 is to prevent the detrimental migration of copper into the dielectric 16 and the silicon 12 . It should be noted that the invention is not limited to any specific barrier layer or barrier layer thickness. Other barrier layers including mono-layer self-assembled films can also be employed.
- the copper seed layer 20 may be formed by PVD or CVD techniques which are well known in the art to a thickness preferably of from 25-2,000 ⁇ .
- the copper alloying elements are added to the seed layer 20 during deposition thereof.
- the bulk copper interconnect 22 is formed by methods well known in the art. While we believe that the preferred method of depositing the bulk copper layer is by known electrodeposition techniques, preferably utilizing standard commercially available electrochemical copper plating baths, the invention is meant to include other methods of depositing the bulk copper layer as well, e.g. by chemical vapor deposition.
- Typical copper electroplating baths which are available from companies such as Enthone, Shipley, Lea Ronal and others, are generally comprised of copper sulfate, sulphuric acid, EDTA and a surfactant.
- the alloying elements in the seed layer 20 are then preferably diffused into the electroplated copper interconnect using a relatively low temperature (100° C.-400° C.) anneal for 1-3 hours in either a reducing gas, e.g. forming gas, or inert gas, e.g. N 2 or Argon atmosphere to cause the dopant to migrate to the grain boundaries of the electro-deposited copper and pin those boundaries so as to substantially prevent grain growth over time by self annealing.
- the dopant concentration should be below the solubility limit of the dopant in the copper at the annealing temperature.
- Suitable alloying elements include Cr, Co, Zn and Ag. However, any element which would pin the grain boundaries without substantially adversely affecting the conductivity of the copper and without forming a second phase or precipitate at the annealing temperature may be employed. Typically, the resultant concentration of these elements in the electroplated copper is about 0.5 wt % or less.
- the exact amount of alloying element employed can be tailored to obtain not only a desired uniform microstructure but to enhance such properties as the CMP etch rate, strength and hardness of the interconnect. However, the concentration of alloying element should not exceed that which would cause a second phase or precipitate to appear in the copper microstructure at least at the annealing temperature, and preferably even at room temperature. Subsequent to electrodeposition and annealing, the device is completed by well known techniques.
- Still other embodiments include using dopant-containing copper targets and sputter depositing the dopants utilizing such targets; alternately depositing thin layers of dopant/copper/dopant etc. to form the seed layer, followed by annealing as set forth above; or doping the barrier layer and annealing to allow the dopant to migrant in and through the seed layer into the bulk copper interconnect.
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
- Conductive Materials (AREA)
Abstract
Description
- 1. Field of the Invention
- This invention relates to integrated circuits employing copper interconnects and more particularly to the control of the copper interconnect microstructure to obtain improved interconnects.
- 2. Description of the Related Art
- A major limiting factor in ULSI interconnect technology is RC time delay introduced by the coupling of metal-insulator characteristics. An efficient interconnection scheme for advanced ULSI circuits requires materials with low effective time constants. In this regard, metals with low resistivity such as copper and the noble metals are emerging as materials of choice.
- Some of the issues to be addressed in order for Cu-based interconnects to be a viable choice, especially as integration density continues to rise, involves the processes for patterning the copper lines, the prevention of diffusion of the copper into the underlying active substrate, the prevention of air corrosion on the surface of the copper and the uniformity of the microstructure of the copper. The issue of controlling and obtaining uniformity of the microstructure of the electroplated copper is addressed herein.
- A more detailed background of the art regarding copper interconnects can be found with reference to the following publications which are incorporated herein by reference: R. L. Jackson, et al., “Processing and integration of copper interconnects”, Solid State Technology, 49-59, March 1998; X. W. Lin et al., “Future interconnect technologies and copper metallization”, Solid State Technology, 63-79, October 1998; and P. Singer, “Tantalum, Copper and Damascene: The Future of Interconnects”, Semiconductor International, 91-98, June 1998.
- Also, one may refer to The Metals Handbook, 8 th Edition, Vol. 1, page 802, “Properties and Selection of Metals”, wherein various alloys of copper are discussed with respect to their physical and electrical properties and uses, including uses in connectors and sliding contacts, and which is incorporated herein by reference. It may be noted that there is no mention of the use of such alloys in IC's, nor of the self annealing problem of copper interconnects in IC's.
- The recrystallization of electrodeposited copper due to self annealing and subsequent device processing which changes the mechanical and metallurgical properties of the copper requires a thorough understanding of microstructure control. If structural/property relationships and effects of annealing parameters are not well understood and controlled, a non-homogeneous microstructure can result which may lead to lower mechanical and electrical reliability of the finished integrated circuit device. Copper films have a tendency to self anneal over time. During this self annealing process, copper atoms migrate and cause the grain size of the microstructure to grow. This growth in grain size reduces sheet resistance and alters the mechanical properties of the film. Further, migration of copper atoms into underlying circuit elements e.g. the dielectric layers and/or the silicon are highly detrimental to device performance. It would therefore be desirable to control the copper microstructure to provide a uniform copper microstructure which is not substantially degraded by self annealing or during subsequent processing steps.
- We now provide a method and structure to substantially eliminate the grain growth of copper due to self annealing. Basically, by properly alloying the copper interconnect, one can control and maintain the grain size of the copper and hence achieve a uniform microstructure while improving the strength, hardness and CMP removal rate of the interconnect while substantially maintaining the conductivity of the copper. Accordingly, the present invention is described as follows.
- A method of making an integrated circuit having copper interconnects comprises alloying the copper of the interconnect with one or more elements which can control and maintain the grain size and grain boundaries of the copper, without significant loss of electrical properties, said alloying elements being present in an amount less than that which creates a second phase or precipitate within the alloy, at least at the annealing temperature.
- The invention further includes the integrated circuit device having such alloyed copper interconnects.
- FIG. 1 is a cross-sectional view of a portion of an integrated circuit device depicting a copper interconnect structure.
- Referring to the Figure, there is shown a copper interconnect structure in an integrated circuit. As shown, the
device 10 comprises asilicon substrate 12, ametallization layer 14 over a portion of thesubstrate 12, adielectric layer 16 having trenches, vias, damascene or dual damascene structures therein, the trenches or other structures being filled with a copperdiffusion barrier layer 18, acopper seed layer 20 and abulk copper interconnect 22. Typicaldielectric layers 16 include silicon dioxide, tantalum oxide, low k dielectrics as are known in the art and polymeric xerogels and aerogels.Typical barrier layers 18 may be formed from materials such as Ta, TaN, Ta/TaN, TaSiN, WN or WSiN by vapor deposition or other techniques known in the art. Thebarrier layer 18 is generally about 25-500 Å thick. The function of thebarrier layer 18 is to prevent the detrimental migration of copper into the dielectric 16 and thesilicon 12. It should be noted that the invention is not limited to any specific barrier layer or barrier layer thickness. Other barrier layers including mono-layer self-assembled films can also be employed. - The
copper seed layer 20 may be formed by PVD or CVD techniques which are well known in the art to a thickness preferably of from 25-2,000 Å. In one embodiment of the present invention the copper alloying elements are added to theseed layer 20 during deposition thereof. Thereafter, thebulk copper interconnect 22 is formed by methods well known in the art. While we believe that the preferred method of depositing the bulk copper layer is by known electrodeposition techniques, preferably utilizing standard commercially available electrochemical copper plating baths, the invention is meant to include other methods of depositing the bulk copper layer as well, e.g. by chemical vapor deposition. Typical copper electroplating baths, which are available from companies such as Enthone, Shipley, Lea Ronal and others, are generally comprised of copper sulfate, sulphuric acid, EDTA and a surfactant. The alloying elements in theseed layer 20 are then preferably diffused into the electroplated copper interconnect using a relatively low temperature (100° C.-400° C.) anneal for 1-3 hours in either a reducing gas, e.g. forming gas, or inert gas, e.g. N2 or Argon atmosphere to cause the dopant to migrate to the grain boundaries of the electro-deposited copper and pin those boundaries so as to substantially prevent grain growth over time by self annealing. The dopant concentration should be below the solubility limit of the dopant in the copper at the annealing temperature. - Suitable alloying elements include Cr, Co, Zn and Ag. However, any element which would pin the grain boundaries without substantially adversely affecting the conductivity of the copper and without forming a second phase or precipitate at the annealing temperature may be employed. Typically, the resultant concentration of these elements in the electroplated copper is about 0.5 wt % or less. The exact amount of alloying element employed can be tailored to obtain not only a desired uniform microstructure but to enhance such properties as the CMP etch rate, strength and hardness of the interconnect. However, the concentration of alloying element should not exceed that which would cause a second phase or precipitate to appear in the copper microstructure at least at the annealing temperature, and preferably even at room temperature. Subsequent to electrodeposition and annealing, the device is completed by well known techniques.
- In another embodiment of the invention, one can add the alloying element as a soluble dopant in the electroplating solution. Still other embodiments include using dopant-containing copper targets and sputter depositing the dopants utilizing such targets; alternately depositing thin layers of dopant/copper/dopant etc. to form the seed layer, followed by annealing as set forth above; or doping the barrier layer and annealing to allow the dopant to migrant in and through the seed layer into the bulk copper interconnect.
Claims (15)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/152,879 US20030015793A1 (en) | 1999-10-18 | 2002-05-21 | Microstructure control of copper interconnects |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/419,986 US6440849B1 (en) | 1999-10-18 | 1999-10-18 | Microstructure control of copper interconnects |
| US10/152,879 US20030015793A1 (en) | 1999-10-18 | 2002-05-21 | Microstructure control of copper interconnects |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/419,986 Division US6440849B1 (en) | 1999-10-18 | 1999-10-18 | Microstructure control of copper interconnects |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20030015793A1 true US20030015793A1 (en) | 2003-01-23 |
Family
ID=23664589
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/419,986 Expired - Lifetime US6440849B1 (en) | 1999-10-18 | 1999-10-18 | Microstructure control of copper interconnects |
| US10/152,879 Abandoned US20030015793A1 (en) | 1999-10-18 | 2002-05-21 | Microstructure control of copper interconnects |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/419,986 Expired - Lifetime US6440849B1 (en) | 1999-10-18 | 1999-10-18 | Microstructure control of copper interconnects |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US6440849B1 (en) |
| EP (1) | EP1094515A3 (en) |
| JP (1) | JP2001189287A (en) |
| KR (1) | KR20010051074A (en) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050140013A1 (en) * | 2002-04-26 | 2005-06-30 | Kazuyoshi Ueno | Semiconductor device and manufacturing process therefor as well as plating solution |
| US20050196956A1 (en) * | 2004-03-03 | 2005-09-08 | Paul Fischer | Low stress barrier layer removal |
| US20060060976A1 (en) * | 2004-09-07 | 2006-03-23 | Stmicroelectronics Sa | Integrated circuit comprising copper lines and process for forming copper lines |
| US20060286797A1 (en) * | 2005-06-15 | 2006-12-21 | Chartered Semiconductor Manufacturing Ltd | Grain boundary blocking for stress migration and electromigration improvement in CU interconnects |
| US20070054488A1 (en) * | 2003-08-08 | 2007-03-08 | Ting-Chu Ko | Low resistance and reliable copper interconnects by variable doping |
| US20160086925A1 (en) * | 2013-01-09 | 2016-03-24 | International Business Machines Corporation | Metal to metal bonding for stacked (3d) integrated circuits |
| US9627261B1 (en) * | 2010-03-03 | 2017-04-18 | Xilinx, Inc. | Multi-chip integrated circuit |
| US11542630B2 (en) * | 2012-03-30 | 2023-01-03 | Novellus Systems, Inc. | Cleaning electroplating substrate holders using reverse current deplating |
Families Citing this family (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001257327A (en) * | 2000-03-10 | 2001-09-21 | Nec Corp | Semiconductor device and method of manufacturing the same |
| US6498397B1 (en) * | 2000-11-06 | 2002-12-24 | Advanced Micro Devices, Inc. | Seed layer with annealed region for integrated circuit interconnects |
| US6800554B2 (en) * | 2000-12-18 | 2004-10-05 | Intel Corporation | Copper alloys for interconnections having improved electromigration characteristics and methods of making same |
| US6979646B2 (en) * | 2000-12-29 | 2005-12-27 | Intel Corporation | Hardening of copper to improve copper CMP performance |
| KR100499557B1 (en) * | 2001-06-11 | 2005-07-07 | 주식회사 하이닉스반도체 | method for fabricating the wire of semiconductor device |
| JP2003142427A (en) * | 2001-11-06 | 2003-05-16 | Ebara Corp | Plating solution, semiconductor device and method of manufacturing the same |
| US6727177B1 (en) | 2001-10-18 | 2004-04-27 | Lsi Logic Corporation | Multi-step process for forming a barrier film for use in copper layer formation |
| US6703308B1 (en) | 2001-11-26 | 2004-03-09 | Advanced Micro Devices, Inc. | Method of inserting alloy elements to reduce copper diffusion and bulk diffusion |
| US6703307B2 (en) | 2001-11-26 | 2004-03-09 | Advanced Micro Devices, Inc. | Method of implantation after copper seed deposition |
| US6835655B1 (en) | 2001-11-26 | 2004-12-28 | Advanced Micro Devices, Inc. | Method of implanting copper barrier material to improve electrical performance |
| US7696092B2 (en) * | 2001-11-26 | 2010-04-13 | Globalfoundries Inc. | Method of using ternary copper alloy to obtain a low resistance and large grain size interconnect |
| US6780772B2 (en) * | 2001-12-21 | 2004-08-24 | Nutool, Inc. | Method and system to provide electroplanarization of a workpiece with a conducting material layer |
| KR100701675B1 (en) * | 2001-12-28 | 2007-03-29 | 매그나칩 반도체 유한회사 | Copper wiring formation method of semiconductor device |
| JP2003293193A (en) * | 2002-04-02 | 2003-10-15 | Nec Electronics Corp | Fine circuit wiring forming method and apparatus used therefor |
| US6861349B1 (en) | 2002-05-15 | 2005-03-01 | Advanced Micro Devices, Inc. | Method of forming an adhesion layer with an element reactive with a barrier layer |
| US7169706B2 (en) * | 2003-10-16 | 2007-01-30 | Advanced Micro Devices, Inc. | Method of using an adhesion precursor layer for chemical vapor deposition (CVD) copper deposition |
| US7285496B2 (en) * | 2005-04-28 | 2007-10-23 | Intel Corporation | Hardening of copper to improve copper CMP performance |
| KR100854328B1 (en) * | 2006-07-07 | 2008-08-28 | 엘지전자 주식회사 | Light emitting device package and its manufacturing method |
| US7843063B2 (en) | 2008-02-14 | 2010-11-30 | International Business Machines Corporation | Microstructure modification in copper interconnect structure |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2837339A1 (en) * | 1978-08-10 | 1980-02-21 | Bbc Brown Boveri & Cie | Solderable shape memory alloy |
| JPS6077947A (en) * | 1983-10-04 | 1985-05-02 | Masamichi Miki | Copper-base functional alloy |
| JPH0662463B2 (en) | 1984-02-03 | 1994-08-17 | 三菱レイヨン株式会社 | Method for producing methacrolein and methacrylic acid |
| JPS60214544A (en) * | 1984-04-06 | 1985-10-26 | インタ−ナショナル ビジネス マシ−ンズ コ−ポレ−ション | Method of bonding by contacting metal with insulating material |
| JPH079069B2 (en) | 1986-03-12 | 1995-02-01 | ブラザー工業株式会社 | Method for forming copper coating with excellent mechanical properties |
| US4908275A (en) * | 1987-03-04 | 1990-03-13 | Nippon Mining Co., Ltd. | Film carrier and method of manufacturing same |
| JPH0646183B2 (en) | 1987-05-13 | 1994-06-15 | いわき電子株式会社 | Circuit board defect detection device |
| JP2511289B2 (en) * | 1988-03-30 | 1996-06-26 | 株式会社日立製作所 | Semiconductor device |
| US5209817A (en) * | 1991-08-22 | 1993-05-11 | International Business Machines Corporation | Selective plating method for forming integral via and wiring layers |
| DE69322233T2 (en) | 1992-08-27 | 1999-07-08 | Kabushiki Kaisha Toshiba, Kawasaki, Kanagawa | Electronic part with metallic conductor tracks and process for its manufacture |
| US5719447A (en) | 1993-06-03 | 1998-02-17 | Intel Corporation | Metal alloy interconnections for integrated circuits |
| US6285082B1 (en) | 1995-01-03 | 2001-09-04 | International Business Machines Corporation | Soft metal conductor |
| US5892282A (en) * | 1995-05-31 | 1999-04-06 | Texas Instruments Incorporated | Barrier-less plug structure |
| EP0751567B1 (en) | 1995-06-27 | 2007-11-28 | International Business Machines Corporation | Copper alloys for chip interconnections and method of making |
| DE19732250A1 (en) | 1997-07-26 | 1999-01-28 | Bosch Gmbh Robert | Process for the production of metallic microstructures |
| US6022808A (en) * | 1998-03-16 | 2000-02-08 | Advanced Micro Devices, Inc. | Copper interconnect methodology for enhanced electromigration resistance |
| TW593731B (en) | 1998-03-20 | 2004-06-21 | Semitool Inc | Apparatus for applying a metal structure to a workpiece |
| US6130156A (en) * | 1998-04-01 | 2000-10-10 | Texas Instruments Incorporated | Variable doping of metal plugs for enhanced reliability |
| JP3955386B2 (en) * | 1998-04-09 | 2007-08-08 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
| US6123825A (en) * | 1998-12-02 | 2000-09-26 | International Business Machines Corporation | Electromigration-resistant copper microstructure and process of making |
| US6126806A (en) * | 1998-12-02 | 2000-10-03 | International Business Machines Corporation | Enhancing copper electromigration resistance with indium and oxygen lamination |
-
1999
- 1999-10-18 US US09/419,986 patent/US6440849B1/en not_active Expired - Lifetime
-
2000
- 2000-10-09 EP EP00308894A patent/EP1094515A3/en not_active Withdrawn
- 2000-10-17 KR KR1020000061009A patent/KR20010051074A/en not_active Withdrawn
- 2000-10-18 JP JP2000317404A patent/JP2001189287A/en active Pending
-
2002
- 2002-05-21 US US10/152,879 patent/US20030015793A1/en not_active Abandoned
Cited By (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7259095B2 (en) * | 2002-04-26 | 2007-08-21 | Nec Electronics Corporation | Semiconductor device and manufacturing process therefor as well as plating solution |
| US20050140013A1 (en) * | 2002-04-26 | 2005-06-30 | Kazuyoshi Ueno | Semiconductor device and manufacturing process therefor as well as plating solution |
| US7821135B2 (en) | 2002-04-26 | 2010-10-26 | Nec Electronics Corporation | Semiconductor device with improved stress migration resistance and manufacturing process therefor |
| US8053892B2 (en) * | 2003-08-08 | 2011-11-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low resistance and reliable copper interconnects by variable doping |
| US8785321B2 (en) | 2003-08-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low resistance and reliable copper interconnects by variable doping |
| US20070054488A1 (en) * | 2003-08-08 | 2007-03-08 | Ting-Chu Ko | Low resistance and reliable copper interconnects by variable doping |
| US7371685B2 (en) * | 2004-03-03 | 2008-05-13 | Intel Corporation | Low stress barrier layer removal |
| US20050196956A1 (en) * | 2004-03-03 | 2005-09-08 | Paul Fischer | Low stress barrier layer removal |
| US7531447B2 (en) * | 2004-09-07 | 2009-05-12 | Stmicroelectronics Sa | Process for forming integrated circuit comprising copper lines |
| US20060060976A1 (en) * | 2004-09-07 | 2006-03-23 | Stmicroelectronics Sa | Integrated circuit comprising copper lines and process for forming copper lines |
| US20060286797A1 (en) * | 2005-06-15 | 2006-12-21 | Chartered Semiconductor Manufacturing Ltd | Grain boundary blocking for stress migration and electromigration improvement in CU interconnects |
| US7989338B2 (en) * | 2005-06-15 | 2011-08-02 | Globalfoundries Singapore Pte. Ltd. | Grain boundary blocking for stress migration and electromigration improvement in CU interconnects |
| US9627261B1 (en) * | 2010-03-03 | 2017-04-18 | Xilinx, Inc. | Multi-chip integrated circuit |
| US11542630B2 (en) * | 2012-03-30 | 2023-01-03 | Novellus Systems, Inc. | Cleaning electroplating substrate holders using reverse current deplating |
| US20160086925A1 (en) * | 2013-01-09 | 2016-03-24 | International Business Machines Corporation | Metal to metal bonding for stacked (3d) integrated circuits |
| US20160086916A1 (en) * | 2013-01-09 | 2016-03-24 | International Business Machines Corporation | Metal to metal bonding for stacked (3d) integrated circuits |
| US9515051B2 (en) | 2013-01-09 | 2016-12-06 | International Business Machines Corporation | Metal to metal bonding for stacked (3D) integrated circuits |
| US20160086914A1 (en) * | 2013-01-09 | 2016-03-24 | International Business Machines Corporation | Metal to metal bonding for stacked (3d) integrated circuits |
| US9653432B2 (en) * | 2013-01-09 | 2017-05-16 | International Business Machines Corporation | Metal to metal bonding for stacked (3D) integrated circuits |
| US9653431B2 (en) * | 2013-01-09 | 2017-05-16 | International Business Machines Corporation | Metal to metal bonding for stacked (3D) integrated circuits |
| US9666563B2 (en) * | 2013-01-09 | 2017-05-30 | International Business Machines Corporation | Metal to metal bonding for stacked (3D) integrated circuits |
| US9673176B2 (en) * | 2013-01-09 | 2017-06-06 | International Business Machines Corporation | Metal to metal bonding for stacked (3D) integrated circuits |
| US20160086915A1 (en) * | 2013-01-09 | 2016-03-24 | International Business Machines Corporation | Metal to metal bonding for stacked (3d) integrated circuits |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2001189287A (en) | 2001-07-10 |
| EP1094515A3 (en) | 2002-01-02 |
| US6440849B1 (en) | 2002-08-27 |
| KR20010051074A (en) | 2001-06-25 |
| EP1094515A2 (en) | 2001-04-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6440849B1 (en) | Microstructure control of copper interconnects | |
| US7851357B2 (en) | Method of forming electrodeposited contacts | |
| EP0982771B1 (en) | Process for semiconductor device fabrication having copper interconnects | |
| US6429523B1 (en) | Method for forming interconnects on semiconductor substrates and structures formed | |
| US6800554B2 (en) | Copper alloys for interconnections having improved electromigration characteristics and methods of making same | |
| US6506668B1 (en) | Utilization of annealing enhanced or repaired seed layer to improve copper interconnect reliability | |
| US6812143B2 (en) | Process of forming copper structures | |
| US6624075B1 (en) | Method of reducing electromigration in a copper line by Zinc-Doping of a copper surface from an electroplated copper-zinc alloy thin film and a semiconductor device thereby formed | |
| US6147000A (en) | Method for forming low dielectric passivation of copper interconnects | |
| US6344129B1 (en) | Method for plating copper conductors and devices formed | |
| US7101790B2 (en) | Method of forming a robust copper interconnect by dilute metal doping | |
| US6110817A (en) | Method for improvement of electromigration of copper by carbon doping | |
| US6380083B1 (en) | Process for semiconductor device fabrication having copper interconnects | |
| US7495338B2 (en) | Metal capped copper interconnect | |
| US20060091551A1 (en) | Differentially metal doped copper damascenes | |
| US20020076574A1 (en) | Interconnects with Ti-containing liners | |
| US6855648B2 (en) | Method of reducing stress migration in integrated circuits |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
| AS | Assignment |
Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0001 Effective date: 20171208 |
|
| AS | Assignment |
Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020 Effective date: 20180124 Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020 Effective date: 20180124 |
|
| AS | Assignment |
Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001 Effective date: 20220401 |