US20020145184A1 - Single chip push-pull power transistor device - Google Patents
Single chip push-pull power transistor device Download PDFInfo
- Publication number
- US20020145184A1 US20020145184A1 US09/828,098 US82809801A US2002145184A1 US 20020145184 A1 US20020145184 A1 US 20020145184A1 US 82809801 A US82809801 A US 82809801A US 2002145184 A1 US2002145184 A1 US 2002145184A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- push
- transistors
- regions
- pull
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
- H10D84/401—Combinations of FETs or IGBTs with BJTs
-
- H10W72/07554—
Definitions
- This invention pertains generally to the field of power transistors and, more particularly, to push-pull power transistor devices.
- LDMOS metal oxide semiconductor
- the characteristics of the two transistors must be quite similar. This is addressed in present day implementations by manufacturing a push-pull transistor package, which contains two transistor dies with two gate regions, two source regions and grounding of the transistor drain regions through the flange. Similarity of the two transistors is ensured by selecting transistor dies that are adjacent to each other on the wafer. This is a cumbersome and expensive task. In spite of this effort to select similar transistors, when packaged, inaccuracies associated with placement of the individual devices causes the two transistors to behave somewhat differently, degrading performance. In addition, the transistors must be placed at some minimum distance from each other. This physical separation of the device grounds degrades performance as a result of an introduction of common lead currents.
- FIG. 1 illustrates a prior art push-pull transistor package 15 .
- a first LDMOS transistor chip (or “die”) 10 is attached to a conductive mounting substrate (or “flange”) 28 in close proximity to a second LDMOS transistor die 20 , which is also attached to the flange 28 .
- a first input (gate) lead 12 is attached to, but electrically isolated from, the mounting flange 28 .
- the first input lead 12 is electrically connected (using a well known wirebond technique) to a gate region of the first transistor die 10 .
- a second input (gate) lead 22 is attached to, but electrically isolated from, the mounting flange 28 adjacent the first input lead 12 .
- the second input lead from 22 is electrically connected to a gate region of the second transistor die 20 .
- a first output (drain) lead 14 is attached to, but electrically isolated from, the mounting flange 28 and electrically connected to a drain region of the first transistor die 10 .
- a second output (drain) lead 24 is attached to, but electrically isolated from, the mounting flange 28 adjacent the first output lead 14 , and electrically connected to a drain region of the second transistor die 20 .
- Common element (source) regions located on the undersides of the first and second transistor dies 10 and 20 are directly connected to the mounting flange 28 , such that the flange 28 acts as a combined support structure, heat sink, and ground reference.
- FIG. 2 is a side view of a LDMOS transistor die 30 , which is representative of transistor dies 10 and 20 in the package 15 of FIG. 1.
- the transistor die 30 includes an input (gate) region 34 , output (drain) region 33 , and common element source region 35 formed on a semiconductor (e.g., silicon) die 32 , which is shown attached to a metal mounting flange 28 .
- a heavily doped sinker region 36 forms a electrical conduction path for the common element current from the source region 35 , through the die 32 , to the flange 28 , which represents a ground reference for the transistor device 30 .
- the sinker region 36 is typically formed by extensive diffusion after a high dosage implant on the top side of the transistor device 30 .
- the sinker region 36 provides a common element current path having a minimal resistance and low inductance.
- Present day transistors for such applications use a large epitaxial region of about nine microns in thickness for supporting high breakdown voltages.
- the associated lateral diffusion in the sinker region can occupy as much as seven microns. This corresponds to about half of the total width of the transistor, and consequently increases the die size.
- a more optimal performance of a push-pull RF transistor device is achieved by fabricating both transistors in an interdigitated fashion on a single semiconductor die.
- a push-pull transistor device comprises a single chip having first and second transistors formed thereon and configured for push-pull operation, the first and second transistors sharing a common element current region.
- the first and second transistors each have a plurality of conduction regions, each conduction region formed by adjacent gate and drain regions of the respective transistor, wherein conduction regions of the first transistor are interleaved with conduction regions of the second transistor.
- a push-pull transistor package comprises a mounting substrate providing a combined support structure and common element ground reference.
- a single chip having first and second transistors formed thereon and configured for push-pull operation is attached to the mounting substrate, the first and second transistors sharing a common element current region.
- a conductor e.g., one or more bond wires, electrically connects the shared common element current region to the mounting substrate.
- a low resistance doped path through the device may be used to electrically connect the shared common element current region to the mounting substrate.
- the common element ground reference may be different than the mounting substrate for the chip, in which case the conductor electrically connects the shared common element current region to the actual ground reference.
- FIG. 1 is a diagram of a prior art push-pull transistor package having two transistor dies attached adjacent one another on a single mounting flange.
- FIG. 2 is a diagram of a prior art LDMOS transistor die with a sinker region.
- FIG. 3 is a simplified plan view of a RF power amplifier package employing a first preferred push-pull transistor device having two transistors formed in a single die, in accordance with the present invention.
- FIG. 4 is a cross-section of the push-pull transistor device of FIG. 3.
- FIG. 5 is a schematic representation of the amplifier package of FIG. 3.
- FIG. 6 is a cross-section of a further preferred push-pull transistor device, having multiple channels, for use in the RF power amplifier package of FIG. 3.
- FIG. 7 is a schematic representation of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 6.
- FIG. 8 is a simplified plan view of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 6.
- FIG. 9 is a cross-section of a still further preferred push-pull transistor device, having multiple interleaved channels, for use in the RF power amplifier package of FIG. 3.
- FIG. 10 is a schematic representation of the amplifier package of FIG. 3 employing the push-pull transistor device of FIG. 9.
- FIG. 11 is a simplified plan view of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 9.
- a five terminal RF power amplifier package 140 employs a first preferred push-pull transistor chip 120 attached to a mounting flange 124 . Attached to, but electrically isolated from, a first side of the flange 124 are a first input (gate) lead 141 , and a second input (gate) lead 142 . Attached to an opposite side of, and electrically isolated from, the flange 124 is a first output (drain) lead 143 and a second output (gate) lead 144 .
- the transistor chip 120 includes two LDMOS transistors having similar characteristics formed on a single semiconductor die 122 .
- the first transistor includes a drain region 126 and gate region 128
- the second transistor includes a drain region 130 and gate region 132 , respectively, with the two transistors formed on opposite sides of a shared source region 134 .
- the first and second input leads 141 and 142 are electrically connected via wire bond conductors to the respective first and second gate regions 128 and 132 .
- the first and second output leads 143 and 144 are electrically connected via wire bond conductors to the respective first and second drain regions 126 and 130 .
- the shared source region 134 is electrically connected via a wire bond conductor to the surface of the mounting flange 124 .
- the shared source region 134 may be electrically coupled to the flange 124 through the device itself, e.g., using a highly doped path through the die 122 .
- This geometry for fabricating the two transistors on a single die 122 eliminates the need for sinker region in the vicinity of the source region 134 by formation of a “virtual ground” within the device.
- This virtual ground is a result of the two gate signals applied to leads 141 and 142 being 180 degrees out of phase and of equal amplitude, and provides a local alternating current (AC) ground, or null point, that is independent of the inherent resistance and inductance in the common lead current path.
- AC alternating current
- the common lead current path need only provide an adequate direct current (DC) path to ground for the transistors, providing for higher frequency performance and enhanced stability of the device 140 , which is relatively insensitive to the physical placement of the transistors on the semiconductor die 122 relative to the flange 124 and/or the general magnitude of the inherent resistive and inductive elements of the common lead current path.
- DC direct current
- a particular advantage of not having a sinker region is that the power density per chip is significantly higher, thereby reducing the size of the semiconductor die. Even order distortion products are cancelled at the shared source region 134 , whereas the odd order distortion products create a voltage drop.
- the transistor chip 120 is shown as an n-channel device, but this construction is by example and does not limit the invention. It will be apparent to those skilled in the art that each of the push-pull transistor device embodiments disclosed herein could be fabricated with opposite polarity; i.e., a p-channel device and remain within the scope of the invention. It will also be apparent to those skilled in the art that the transistor device geometry depicted in the Figures is representative only and is not necessarily to scale.
- FIG. 6 is an alternate preferred push-pull transistor chip 220 for use in the five terminal package 140 .
- the transistor chip 220 comprises first and second LDMOS transistors, each having multiple channels operated in parallel, fabricated on a single semiconductor die 222 .
- the first transistor has a source region 151 , a drain region 153 , and first and second gate regions 152 and 154 disposed on opposite sides of the drain region 153 .
- the second transistor has a source region 159 , a drain region 157 , and first and second gate regions 158 and 156 disposed on opposite sides of the drain region 157 .
- the two transistors also share a common source region 155 .
- the drain region 153 is electrically connected to the first drain lead 143 , and the first and second gate regions 152 and 154 are electrically coupled to the first gate lead 141 .
- drain region 157 of the second transistor is electrically coupled to the second drain lead 144
- gate regions 156 and 158 are electrically coupled to the second gate lead 142 .
- Each of the source regions 151 , 155 and 159 are electrically coupled via wire bands to the surface of the flange 124 .
- the shared source regions 151 , 155 , and 159 may be electrically coupled to the flange 124 through the device itself, e.g., using a highly doped path through the die 222 .
- Each of the first and second transistors have double conduction channels.
- the first transistor uses gate regions 152 and 154 to activate two conduction channels.
- electrical conduction is facilitated between drain region 153 and source region 151 , and between drain region 153 and source region 155 , respectively.
- This facilitates electrical conduction from the first output lead 143 to the flange 124 (as seen in FIG.7).
- the common element ground reference may be different than the mounting flange 124 , in which case the source regions 151 , 155 and 159 are electrically connected to the actual ground reference instead of the flange 124 .
- the second transistor uses gate regions 156 and 158 to activate two conduction channels.
- an activating voltage is applied to the second input lead 142 , electrical conduction is facilitated between drain region 157 and the common source region 155 , and between drain region 157 and source region 159 , respectively. This, in turn, facilitates electrical conduction between the second drain lead 144 and the flange 124 .
- a push-pull transistor device can be fabricated having further conduction channels in the first transistor, which are added in pairs and interleaved with corresponding channels added to the second transistor.
- FIG. 9 depicts a further push-pull transistor chip 320 similar to that of FIG. 6, with two additional first transistor conduction channels interleaved with two additional second transistor conduction channels, respectively, all formed on a single die 322 .
- the transistor chip 320 includes a first transistor having first, second, third and fourth gate regions 162 , 164 , 170 and 172 , respectively, and first and second drain regions 163 and 171 .
- the device includes a second transistor having first, second, third, and fourth gate regions 166 , 168 , 174 , and 176 respectively, and first and second drain regions 167 and 175 .
- the two transistors share source regions 161 , 165 , 169 , 173 and 177 , with each transistor having double interleaved conduction channels on each side of drain region 171 .
- the first and third drain regions 163 and 171 are electrically coupled to the first output lead 143 .
- the second and fourth drain regions 167 and 175 are electrically coupled to the second output lead 144 .
- the first, second, fifth and sixth gate regions 162 , 164 , 170 and 172 are electrically coupled to the first input lead 141 .
- the third, fourth, seventh and eighth gate regions 166 , 168 , 174 and 176 are electrically coupled to the second input lead 142 .
- the first, second, third, fourth and fifth source regions 161 , 165 , 169 , 173 , and 177 are electrically coupled to the surface of the flange 124 .
- the shared source regions 161 , 165 , 169 , 173 , and 177 may be electrically coupled to the flange 124 through the device itself, e.g., using a highly doped path through the die 322 .
- the first transistor uses the first, second, fifth and sixth gate regions 162 , 164 , 170 and 172 to activate its four conduction channels.
- activating voltage is applied to first input lead 141 , electrical conduction is facilitated between drain region 163 and source regions 161 and 165 , as well as between drain region 171 and source regions 169 and 173 . This, in turn, facilitates electrical conduction from the first output lead 143 to the flange 124 .
- the second transistor uses the third, fourth, seventh and eighth gate regions 166 , 168 , 174 and 176 , respectively, to activate its four conduction channels.
- activating voltage is applied to the second input lead 142 , electrical conduction is facilitated between the second drain 167 and second source 165 , second drain 167 and third source 169 , and between the fourth drain 175 and fourth source 173 , the fourth drain 175 and fifth source 177 , respectively.
- This facilitates electrical conduction between the second drain lead 144 and the flange 124 .
- the common element ground reference may be different than the mounting flange 124 , in which case the source regions 161 , 165 , 169 , 173 , and 177 are electrically connected to the actual ground reference instead of the flange 124 .
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Junction Field-Effect Transistors (AREA)
- Bipolar Transistors (AREA)
Abstract
Description
- This invention pertains generally to the field of power transistors and, more particularly, to push-pull power transistor devices.
- With the considerable recent growth in the demand for wireless services, such as personal communication services, the operating frequency of wireless networks has increased dramatically and is now well into the gigahertz frequencies. At such high frequencies, laterally diffused, metal oxide semiconductor (LDMOS) transistors have been preferred for power amplification applications, e.g., for use in antenna base stations.
- Efficiency is always a major consideration when designing RF power amplifiers. Using a push-pull topology produces an amplifier with higher efficiency than a single ended design operating at comparable power and frequency levels. The two transistors in a push-pull amplifier design are operated 180 degrees out of phase. An important factor for stable operation of such high power, high frequency devices is providing a uniform ground reference potential for both of the power transistors and the surrounding circuitry. In particular, high power, high frequency power transistor devices control relatively large amounts of current. Because of the ground path losses for these currents, there is a voltage drop created, which causes signal loss, decreased efficiency, and reduced isolation between ports, which in turn reduces stability. These high currents and high voltages require that special considerations be given to the physical design of the power transistor devices and their physical integration into an amplifier system.
- In order to take advantage of the desirable attributes associated with the push-pull amplifier, the characteristics of the two transistors must be quite similar. This is addressed in present day implementations by manufacturing a push-pull transistor package, which contains two transistor dies with two gate regions, two source regions and grounding of the transistor drain regions through the flange. Similarity of the two transistors is ensured by selecting transistor dies that are adjacent to each other on the wafer. This is a cumbersome and expensive task. In spite of this effort to select similar transistors, when packaged, inaccuracies associated with placement of the individual devices causes the two transistors to behave somewhat differently, degrading performance. In addition, the transistors must be placed at some minimum distance from each other. This physical separation of the device grounds degrades performance as a result of an introduction of common lead currents.
- By way of example, FIG. 1 illustrates a prior art push-
pull transistor package 15. A first LDMOS transistor chip (or “die”) 10 is attached to a conductive mounting substrate (or “flange”) 28 in close proximity to a secondLDMOS transistor die 20, which is also attached to theflange 28. (As used herein, “chip” and “die”are synonymous). A first input (gate)lead 12 is attached to, but electrically isolated from, themounting flange 28. Thefirst input lead 12 is electrically connected (using a well known wirebond technique) to a gate region of the first transistor die 10. A second input (gate)lead 22 is attached to, but electrically isolated from, themounting flange 28 adjacent thefirst input lead 12. The second input lead from 22 is electrically connected to a gate region of the second transistor die 20. A first output (drain)lead 14 is attached to, but electrically isolated from, themounting flange 28 and electrically connected to a drain region of the first transistor die 10. A second output (drain)lead 24 is attached to, but electrically isolated from, themounting flange 28 adjacent thefirst output lead 14, and electrically connected to a drain region of the second transistor die 20. Common element (source) regions located on the undersides of the first and second transistor dies 10 and 20 are directly connected to themounting flange 28, such that theflange 28 acts as a combined support structure, heat sink, and ground reference. - Present day LDMOS transistors use a heavily doped sinker region for grounding the drain region of the transistor to the flange. By way of illustration, FIG. 2 is a side view of a LDMOS transistor die 30, which is representative of transistor dies 10 and 20 in the
package 15 of FIG. 1. The transistor die 30 includes an input (gate)region 34, output (drain)region 33, and commonelement source region 35 formed on a semiconductor (e.g., silicon) die 32, which is shown attached to ametal mounting flange 28. A heavily dopedsinker region 36 forms a electrical conduction path for the common element current from thesource region 35, through thedie 32, to theflange 28, which represents a ground reference for thetransistor device 30. Thesinker region 36 is typically formed by extensive diffusion after a high dosage implant on the top side of thetransistor device 30. In particular, thesinker region 36 provides a common element current path having a minimal resistance and low inductance. Present day transistors for such applications use a large epitaxial region of about nine microns in thickness for supporting high breakdown voltages. The associated lateral diffusion in the sinker region can occupy as much as seven microns. This corresponds to about half of the total width of the transistor, and consequently increases the die size. - In accordance with one aspect of the invention, a more optimal performance of a push-pull RF transistor device is achieved by fabricating both transistors in an interdigitated fashion on a single semiconductor die.
- In one embodiment, a push-pull transistor device comprises a single chip having first and second transistors formed thereon and configured for push-pull operation, the first and second transistors sharing a common element current region. In some embodiments, the first and second transistors each have a plurality of conduction regions, each conduction region formed by adjacent gate and drain regions of the respective transistor, wherein conduction regions of the first transistor are interleaved with conduction regions of the second transistor.
- In another embodiment, a push-pull transistor package comprises a mounting substrate providing a combined support structure and common element ground reference. A single chip having first and second transistors formed thereon and configured for push-pull operation is attached to the mounting substrate, the first and second transistors sharing a common element current region. A conductor, e.g., one or more bond wires, electrically connects the shared common element current region to the mounting substrate.
- In alternate embodiments, a low resistance doped path through the device may be used to electrically connect the shared common element current region to the mounting substrate. Also, in alternate embodiments, the common element ground reference may be different than the mounting substrate for the chip, in which case the conductor electrically connects the shared common element current region to the actual ground reference.
- Other aspects and features of the invention will become apparent hereinafter.
- The drawings illustrate both the design and utility of preferred embodiments of the present invention, in which similar elements in different embodiments are referred to by the same reference numbers for purposes of ease in illustration, and wherein:
- FIG. 1 is a diagram of a prior art push-pull transistor package having two transistor dies attached adjacent one another on a single mounting flange.
- FIG. 2 is a diagram of a prior art LDMOS transistor die with a sinker region.
- FIG. 3 is a simplified plan view of a RF power amplifier package employing a first preferred push-pull transistor device having two transistors formed in a single die, in accordance with the present invention.
- FIG. 4 is a cross-section of the push-pull transistor device of FIG. 3.
- FIG. 5 is a schematic representation of the amplifier package of FIG. 3.
- FIG. 6 is a cross-section of a further preferred push-pull transistor device, having multiple channels, for use in the RF power amplifier package of FIG. 3.
- FIG. 7 is a schematic representation of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 6.
- FIG. 8 is a simplified plan view of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 6.
- FIG. 9 is a cross-section of a still further preferred push-pull transistor device, having multiple interleaved channels, for use in the RF power amplifier package of FIG. 3.
- FIG. 10 is a schematic representation of the amplifier package of FIG. 3 employing the push-pull transistor device of FIG. 9.
- FIG. 11 is a simplified plan view of the amplifier package of FIG. 3, employing the push-pull transistor device of FIG. 9.
- Referring to FIG. 3, in accordance with a first aspect of the invention, a five terminal RF
power amplifier package 140 employs a first preferred push-pull transistor chip 120 attached to amounting flange 124. Attached to, but electrically isolated from, a first side of theflange 124 are a first input (gate)lead 141, and a second input (gate)lead 142. Attached to an opposite side of, and electrically isolated from, theflange 124 is a first output (drain)lead 143 and a second output (gate)lead 144. - Referring also to FIG. 4, the
transistor chip 120 includes two LDMOS transistors having similar characteristics formed on asingle semiconductor die 122. The first transistor includes adrain region 126 andgate region 128, and the second transistor includes adrain region 130 andgate region 132, respectively, with the two transistors formed on opposite sides of a sharedsource region 134. The first and second input leads 141 and 142 are electrically connected via wire bond conductors to the respective first and 128 and 132. Similarly, the first and second output leads 143 and 144 are electrically connected via wire bond conductors to the respective first andsecond gate regions 126 and 130. The sharedsecond drain regions source region 134 is electrically connected via a wire bond conductor to the surface of the mountingflange 124. In alternate embodiments, the sharedsource region 134 may be electrically coupled to theflange 124 through the device itself, e.g., using a highly doped path through thedie 122. - With reference also to FIG. 5, when an activating voltage is applied to the first gate region 128 (via lead 141), electrical conduction occurs from the first drain region 126 (via lead 143) to the
common source region 134. Similarly, when an activating voltage is applied to the second gate region 132 (via lead 142), electrical conduction occurs from the second drain region 130 (via lead 144) to thecommon source region 134 and, ultimately, the “ground reference”flange 124. In alternate transistor package embodiments, the common element ground reference may be different than the mountingflange 124, in which case thesource region 134 is electrically connected to the actual ground reference instead of theflange 124. - This geometry for fabricating the two transistors on a
single die 122 eliminates the need for sinker region in the vicinity of thesource region 134 by formation of a “virtual ground” within the device. This virtual ground is a result of the two gate signals applied to 141 and 142 being 180 degrees out of phase and of equal amplitude, and provides a local alternating current (AC) ground, or null point, that is independent of the inherent resistance and inductance in the common lead current path. Instead, the common lead current path need only provide an adequate direct current (DC) path to ground for the transistors, providing for higher frequency performance and enhanced stability of theleads device 140, which is relatively insensitive to the physical placement of the transistors on the semiconductor die 122 relative to theflange 124 and/or the general magnitude of the inherent resistive and inductive elements of the common lead current path. A particular advantage of not having a sinker region is that the power density per chip is significantly higher, thereby reducing the size of the semiconductor die. Even order distortion products are cancelled at the sharedsource region 134, whereas the odd order distortion products create a voltage drop. - Notably, the
transistor chip 120 is shown as an n-channel device, but this construction is by example and does not limit the invention. It will be apparent to those skilled in the art that each of the push-pull transistor device embodiments disclosed herein could be fabricated with opposite polarity; i.e., a p-channel device and remain within the scope of the invention. It will also be apparent to those skilled in the art that the transistor device geometry depicted in the Figures is representative only and is not necessarily to scale. - In order to extend the power handling capability of a push-pull transistor device, it would be desirable to have multiple conduction channels operating essentially in parallel. With such a device, activation of the
first gate lead 141 will facilitate conduction from thefirst drain lead 143 toflange 124, while still maintaining isolation of the seconddrain lead frame 144. - Towards this end, FIG. 6, is an alternate preferred push-
pull transistor chip 220 for use in the fiveterminal package 140. Thetransistor chip 220 comprises first and second LDMOS transistors, each having multiple channels operated in parallel, fabricated on asingle semiconductor die 222. The first transistor has asource region 151, adrain region 153, and first and 152 and 154 disposed on opposite sides of thesecond gate regions drain region 153. The second transistor has asource region 159, adrain region 157, and first and 158 and 156 disposed on opposite sides of thesecond gate regions drain region 157. The two transistors also share acommon source region 155. - With reference also to FIGS. 7 and 8, the
drain region 153 is electrically connected to thefirst drain lead 143, and the first and 152 and 154 are electrically coupled to thesecond gate regions first gate lead 141. Similarly, drainregion 157 of the second transistor is electrically coupled to thesecond drain lead 144, and 156 and 158 are electrically coupled to thegate regions second gate lead 142. Each of the 151, 155 and 159 are electrically coupled via wire bands to the surface of thesource regions flange 124. In alternate embodiments, the shared 151, 155, and 159 may be electrically coupled to thesource regions flange 124 through the device itself, e.g., using a highly doped path through thedie 222. - Each of the first and second transistors have double conduction channels. The first transistor uses
152 and 154 to activate two conduction channels. When activating voltage is applied to thegate regions first input lead 141, electrical conduction is facilitated betweendrain region 153 andsource region 151, and betweendrain region 153 andsource region 155, respectively. This, in turn, facilitates electrical conduction from thefirst output lead 143 to the flange 124 (as seen in FIG.7). In alternate transistor package embodiments, the common element ground reference may be different than the mountingflange 124, in which case the 151, 155 and 159 are electrically connected to the actual ground reference instead of thesource regions flange 124. - Similarly, the second transistor uses
156 and 158 to activate two conduction channels. When an activating voltage is applied to thegate regions second input lead 142, electrical conduction is facilitated betweendrain region 157 and thecommon source region 155, and betweendrain region 157 andsource region 159, respectively. This, in turn, facilitates electrical conduction between thesecond drain lead 144 and theflange 124. - In accordance with a yet another aspect of the invention, a push-pull transistor device can be fabricated having further conduction channels in the first transistor, which are added in pairs and interleaved with corresponding channels added to the second transistor. This concept is illustrated in FIG. 9, which depicts a further push-
pull transistor chip 320 similar to that of FIG. 6, with two additional first transistor conduction channels interleaved with two additional second transistor conduction channels, respectively, all formed on asingle die 322. - In particular, the
transistor chip 320 includes a first transistor having first, second, third and 162, 164, 170 and 172, respectively, and first andfourth gate regions 163 and 171. The device includes a second transistor having first, second, third, andsecond drain regions 166, 168, 174, and 176 respectively, and first andfourth gate regions 167 and 175. The two transistors sharesecond drain regions 161, 165, 169, 173 and 177, with each transistor having double interleaved conduction channels on each side ofsource regions drain region 171. - With reference to FIGS. 10 and 11, the first and
163 and 171 are electrically coupled to thethird drain regions first output lead 143. The second and 167 and 175 are electrically coupled to thefourth drain regions second output lead 144. The first, second, fifth and 162, 164, 170 and 172 are electrically coupled to thesixth gate regions first input lead 141. The third, fourth, seventh and 166, 168, 174 and 176 are electrically coupled to theeighth gate regions second input lead 142. The first, second, third, fourth and 161, 165, 169, 173, and 177 are electrically coupled to the surface of thefifth source regions flange 124. In alternate embodiments, the shared 161, 165, 169, 173, and 177 may be electrically coupled to thesource regions flange 124 through the device itself, e.g., using a highly doped path through thedie 322. - The first transistor uses the first, second, fifth and
162, 164, 170 and 172 to activate its four conduction channels. When activating voltage is applied tosixth gate regions first input lead 141, electrical conduction is facilitated betweendrain region 163 and 161 and 165, as well as betweensource regions drain region 171 and 169 and 173. This, in turn, facilitates electrical conduction from thesource regions first output lead 143 to theflange 124. - Similarly, the second transistor uses the third, fourth, seventh and
166, 168, 174 and 176, respectively, to activate its four conduction channels. When activating voltage is applied to theeighth gate regions second input lead 142, electrical conduction is facilitated between thesecond drain 167 andsecond source 165,second drain 167 andthird source 169, and between thefourth drain 175 andfourth source 173, thefourth drain 175 andfifth source 177, respectively. This, in turn, facilitates electrical conduction between thesecond drain lead 144 and theflange 124. In alternate transistor package embodiments, the common element ground reference may be different than the mountingflange 124, in which case the 161, 165, 169, 173, and 177 are electrically connected to the actual ground reference instead of thesource regions flange 124. - It will be apparent to those skilled in the art that this concept can be extended to further interleaving pairs of conduction channels in the push-pull transistor devices. Also those skilled in the art will recognize that transistors other than LDMOS transistors, for example, bipolar power transistors, may be used in push-pull configuration in accordance with the above teachings.
- Accordingly, the invention is not to be restricted, except in light of the claims and their equivalents.
Claims (15)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/828,098 US6455905B1 (en) | 2001-04-05 | 2001-04-05 | Single chip push-pull power transistor device |
| TW091104146A TW522564B (en) | 2001-04-05 | 2002-03-06 | Single chip push-pull power transistor device |
| PCT/US2002/010530 WO2002082547A2 (en) | 2001-04-05 | 2002-04-02 | Single chip push-pull power transistor device |
| AU2002258708A AU2002258708A1 (en) | 2001-04-05 | 2002-04-02 | Single chip push-pull power transistor device |
| EP02728666.5A EP1399969B1 (en) | 2001-04-05 | 2002-04-02 | Single chip push-pull power transistor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/828,098 US6455905B1 (en) | 2001-04-05 | 2001-04-05 | Single chip push-pull power transistor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US6455905B1 US6455905B1 (en) | 2002-09-24 |
| US20020145184A1 true US20020145184A1 (en) | 2002-10-10 |
Family
ID=25250914
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/828,098 Expired - Lifetime US6455905B1 (en) | 2001-04-05 | 2001-04-05 | Single chip push-pull power transistor device |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US6455905B1 (en) |
| EP (1) | EP1399969B1 (en) |
| AU (1) | AU2002258708A1 (en) |
| TW (1) | TW522564B (en) |
| WO (1) | WO2002082547A2 (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080197411A1 (en) * | 2007-02-20 | 2008-08-21 | Ciclon Semiconductor Device Corp. | Mos transistor device in common source configuration |
| US20090309199A1 (en) * | 2008-06-12 | 2009-12-17 | Keith Richard Barkley | Chip package for semiconductor devices |
| US20110148506A1 (en) * | 2009-12-23 | 2011-06-23 | Texas Instruments Incorporated | Integration of mosfets in a source-down configuration |
| US20110148376A1 (en) * | 2009-12-23 | 2011-06-23 | Texas Instruments Incorporated | Mosfet with gate pull-down |
| EP2838194A1 (en) * | 2013-08-14 | 2015-02-18 | Nxp B.V. | Amplifier circuits |
| US9087829B2 (en) | 2011-08-05 | 2015-07-21 | Infineon Technologies Ag | Semiconductor arrangement |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7612418B2 (en) * | 2003-12-12 | 2009-11-03 | Great Wall Semiconductor Corporation | Monolithic power semiconductor structures including pairs of integrated devices |
| JP2008517449A (en) * | 2004-09-28 | 2008-05-22 | イントラグローバル コーポレイション | Micro-package method and micro-package for electrical or electromechanical devices |
| US8138529B2 (en) | 2009-11-02 | 2012-03-20 | Transphorm Inc. | Package configurations for low EMI circuits |
| US8648643B2 (en) | 2012-02-24 | 2014-02-11 | Transphorm Inc. | Semiconductor power modules and devices |
| US9537425B2 (en) | 2013-07-09 | 2017-01-03 | Transphorm Inc. | Multilevel inverters and their components |
| US9543940B2 (en) | 2014-07-03 | 2017-01-10 | Transphorm Inc. | Switching circuits having ferrite beads |
| US9590494B1 (en) | 2014-07-17 | 2017-03-07 | Transphorm Inc. | Bridgeless power factor correction circuits |
| US10200030B2 (en) | 2015-03-13 | 2019-02-05 | Transphorm Inc. | Paralleling of switching devices for high power circuits |
| US10319648B2 (en) | 2017-04-17 | 2019-06-11 | Transphorm Inc. | Conditions for burn-in of high power semiconductors |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4871928A (en) * | 1988-08-23 | 1989-10-03 | Motorola Inc. | BICMOS driver circuit with complementary outputs |
| US5469195A (en) * | 1991-01-24 | 1995-11-21 | Texas Instruments Incorporated | Integrated circuit capacitors, buffers, systems and methods |
| US5767546A (en) * | 1994-12-30 | 1998-06-16 | Siliconix Incorporated | Laternal power mosfet having metal strap layer to reduce distributed resistance |
| JPH0936363A (en) * | 1995-07-21 | 1997-02-07 | Nippon Telegr & Teleph Corp <Ntt> | Power MOSFET |
| DE19801313C2 (en) * | 1998-01-15 | 2001-01-18 | Siemens Ag | FET with source-substrate connection |
| AU5304500A (en) * | 1999-06-07 | 2000-12-28 | Ericsson Inc. | High impedance matched rf power transistor |
-
2001
- 2001-04-05 US US09/828,098 patent/US6455905B1/en not_active Expired - Lifetime
-
2002
- 2002-03-06 TW TW091104146A patent/TW522564B/en not_active IP Right Cessation
- 2002-04-02 EP EP02728666.5A patent/EP1399969B1/en not_active Expired - Lifetime
- 2002-04-02 WO PCT/US2002/010530 patent/WO2002082547A2/en not_active Ceased
- 2002-04-02 AU AU2002258708A patent/AU2002258708A1/en not_active Abandoned
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080197411A1 (en) * | 2007-02-20 | 2008-08-21 | Ciclon Semiconductor Device Corp. | Mos transistor device in common source configuration |
| US7952145B2 (en) * | 2007-02-20 | 2011-05-31 | Texas Instruments Lehigh Valley Incorporated | MOS transistor device in common source configuration |
| US9246355B2 (en) | 2007-02-20 | 2016-01-26 | Texas Instruments Incorporated | MOS transistor device in common source configuration |
| US8552585B2 (en) * | 2007-02-20 | 2013-10-08 | Texas Instruments Incorporated | MOS transistor device in common source configuration |
| US20110198927A1 (en) * | 2007-02-20 | 2011-08-18 | Texas Instruments Lehigh Valley Incorporated | Mos transistor device in common source configuration |
| US20090309199A1 (en) * | 2008-06-12 | 2009-12-17 | Keith Richard Barkley | Chip package for semiconductor devices |
| US8547162B2 (en) | 2009-12-23 | 2013-10-01 | Texas Instruments Incorporated | Integration of MOSFETs in a source-down configuration |
| US20110148376A1 (en) * | 2009-12-23 | 2011-06-23 | Texas Instruments Incorporated | Mosfet with gate pull-down |
| US20110148506A1 (en) * | 2009-12-23 | 2011-06-23 | Texas Instruments Incorporated | Integration of mosfets in a source-down configuration |
| US9087829B2 (en) | 2011-08-05 | 2015-07-21 | Infineon Technologies Ag | Semiconductor arrangement |
| EP2838194A1 (en) * | 2013-08-14 | 2015-02-18 | Nxp B.V. | Amplifier circuits |
| CN104378072A (en) * | 2013-08-14 | 2015-02-25 | 恩智浦有限公司 | Amplifier circuits |
| US9041465B2 (en) | 2013-08-14 | 2015-05-26 | Nxp, B.V. | Amplifier circuits |
Also Published As
| Publication number | Publication date |
|---|---|
| EP1399969B1 (en) | 2017-12-13 |
| AU2002258708A1 (en) | 2002-10-21 |
| WO2002082547A2 (en) | 2002-10-17 |
| EP1399969A2 (en) | 2004-03-24 |
| TW522564B (en) | 2003-03-01 |
| WO2002082547A3 (en) | 2003-09-18 |
| US6455905B1 (en) | 2002-09-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR102586156B1 (en) | High-power transistor with internal-feeding fingers | |
| US6455905B1 (en) | Single chip push-pull power transistor device | |
| EP3331161B1 (en) | Amplifier die with elongated side pads, and amplifier modules that incorporate such amplifier die | |
| JP4322414B2 (en) | Semiconductor device | |
| US10600746B2 (en) | Radio frequency transistor amplifiers and other multi-cell transistors having gaps and/or isolation structures between groups of unit cell transistors | |
| TWI285993B (en) | RF power transistor with internal bias feed | |
| CN112424930B (en) | Improved drain and/or gate interconnects and finger structures | |
| US20030085464A1 (en) | Semiconductor packages for semiconductor devices | |
| US20040145034A1 (en) | Semiconductor device | |
| US6825548B2 (en) | Semiconductor device | |
| US6777791B2 (en) | Multiple ground signal path LDMOS power package | |
| EP2509105A1 (en) | Semiconductor device having improved performance for high RF output powers | |
| US8357979B2 (en) | Electronic device comprising a field effect transistor for high-frequency applications | |
| US7652316B2 (en) | Semiconductor transistor (DMOS) device for use as a power amplifier | |
| JP2002343960A (en) | Semiconductor device | |
| US4975659A (en) | Amplifier package using vertical power transistors with ungrounded common terminals | |
| JP3521750B2 (en) | Semiconductor device and amplifying device using the semiconductor device | |
| EP1402628B1 (en) | Stability enhanced multistage power amplifier | |
| US8766714B2 (en) | Amplifier component comprising a compensation element | |
| JPS62154910A (en) | differential amplifier element |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ERICSSON INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PERUGUPALLI, PARASANTH;LEIGHTON, LARRY;REEL/FRAME:011695/0609 Effective date: 20010404 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ERICSSON INC.;REEL/FRAME:014523/0122 Effective date: 20040227 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: CREE, INC., NORTH CAROLINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:045870/0504 Effective date: 20180306 |
|
| AS | Assignment |
Owner name: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC., MASSACHUSETTS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WOLFSPEED, INC.;REEL/FRAME:066236/0086 Effective date: 20231206 Owner name: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC., MASSACHUSETTS Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNOR:WOLFSPEED, INC.;REEL/FRAME:066236/0086 Effective date: 20231206 |