[go: up one dir, main page]

US20020132407A1 - Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor - Google Patents

Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor Download PDF

Info

Publication number
US20020132407A1
US20020132407A1 US09/862,294 US86229401A US2002132407A1 US 20020132407 A1 US20020132407 A1 US 20020132407A1 US 86229401 A US86229401 A US 86229401A US 2002132407 A1 US2002132407 A1 US 2002132407A1
Authority
US
United States
Prior art keywords
conductivity
well region
diffusion source
forming
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/862,294
Inventor
Li-Jen Hsien
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to US09/862,294 priority Critical patent/US20020132407A1/en
Publication of US20020132407A1 publication Critical patent/US20020132407A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/017Manufacturing their source or drain regions, e.g. silicided source or drain regions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/0184Manufacturing their gate sidewall spacers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe

Definitions

  • the present invention relates generally to a method of manufacturing semiconductor devices, and more particularly to, a method for forming Complementary Metal-Oxide-Semiconductor (CMOS) devices having ultra-shallow junctions.
  • CMOS Complementary Metal-Oxide-Semiconductor
  • FIG. 1A to FIG. 1E A cross-sectional view of a fabricating shallow junctions process in Complementary Metal-Oxide-Semiconductor device of the known prior art is illustrated in FIG. 1A to FIG. 1E.
  • a semiconductor substrate 2 having an n-well region 4 , a p-well region 6 , and a shallow trench isolation (STI) 8 region is provided.
  • Poly-gates 10 is also formed over the n-well region 4 and the p-well region 6 respectively, as shown in FIG. 1A.
  • Amorphous regions 12 and 13 are formed on the n-well region 4 and the p-well region 6 of the foresaid structure by using the Ge Pre-amorphization method 9 with energy of between 2 keV and 5 keV.
  • a photoresist layer 14 is formed over the p-well region 6 , and then the p-type ion implantation 16 is carried out to dope a part of the diffusion source layer formed p-type shallow junctions 18 over the n-well region 4 , by using boron ions with energy less then 1 keV, as shown in FIG. 1B. Therefore, the diffusion layer formed over the n-well region 4 contains p-type ions.
  • n-type ion implantation 22 is carried out to dope a part of the diffusion source layer formed n-type shallow junctions 24 over the p-well region 6 , by using Arsenic ions with energy less then 2 keV, as shown in FIG. 1C. Therefore, the diffusion layer formed over the p-well region 6 contains n-type ions.
  • the spacers 26 are formed on the sidewall of Poly-gate by depositing and etching back after removing the photoresist layer 20 , and the result is depicted in FIG. 1D.
  • RTP rapid thermal process
  • the Pre-amorphization by a germanium (Ge) implant prior to the dopant implant eliminates ion-channeling completely.
  • the Ge Pre-amorphization implantation creates an amorphous layer in the crystalline substrate.
  • defects interstitials
  • the Ge Pre-amorphization implantation will cause the damage on the silicon substrate surface.
  • the ion implant energy which reduced the projected range of the dopants, has to be reduced to reduce the junctions depth.
  • the boron ions implants for low energy of the boron ions implants (less than 10 keV), it is not possible to reduce the junctions depth eminently by reducing the energy of the ion implant.
  • the method is appropriate for deep sub-micron technology to provide the Complementary Metal-Oxide-Semiconductor devices with junctions of ultra-shallow depth and of low resistance.
  • the other object of the present invention is to provide a method of forming ultra-shallow junctions that is compatible with the conventional Complementary Metal-Oxide-Semiconductor process, and simple enough to not require additional apparatus. Hence, the method of the present invention has not to change concerned apparatus to correspond to economic effect.
  • Another object of the present invention is to alleviate short channel effect by way of forming the ultra-shallow junctions. And yet, TED and OED can be reduced by this method. Moreover, method of the present invention does not result as damage as the Ge Pre-amorphization does in silicon substrate.
  • a further object of the present invention is to form a nitrogen oxide (such as NO, N 2 O) layer on the silicon substrate having Poly-gates by means of the furnace or the rapid thermal oxidation(RTO). After bonding is break between nitrogen and oxygen in nitrogen oxide layer, activity of nitrogen will become great for catching boron ions on the silicon substrate easily. Thus, good ultra-shallow junctions integrity can be formed on silicon substrate due to nitrogen can catch easily boron ion.
  • a nitrogen oxide such as NO, N 2 O
  • a method for forming semiconductor devices is disclosed.
  • a semiconductor substrate having an n-well region, a p-well region, and shallow trench isolation (STI) regions is provided.
  • Poly-gates are formed over the n-well region and the p-well region respectively.
  • nitrogen oxide (such as NO, N 2 O) layer are formed on surface of the foresaid structure by the furnace or the rapid thermal oxidation (RTO).
  • the thickness of the nitrogen oxide (such as NO, N 2 O) layer is about between 20 nm and 30 nm, and nitrogen oxide (such as NO, N 2 O) layer is used as diffusion source.
  • a photoresist layer is formed over the p-well region serving as an ion implantation mask. And then the p-type ion implantation is carried out to dope a part of the diffusion source layer formed the p-type diffusion source layer over the n-well region by using the BF 2 or boron ions with energy of between 2 keV and 8 keV, the dosage about is between 10 14 and 10 15 herein. Therefore, the diffusion layer formed over the n-well region contains the p-type ions. After removing the photoresist layer over the p-well region, another photoresist layer is formed over the n-well region serving as an ion implantation mask.
  • the n-type ion implantation is carried out to dope the other part of the diffusion source layer formed the n-type diffusion source layer over the p-well region by using arsenic ions or phosphorous ions with energy of between 2 KeV and 8 KeV, the dosage about is between 10 14 and 10 15 herein. Therefore, the diffusion layer formed over the p-well region contains n-type ions.
  • spacers are formed on the sidewall of Poly-gates by depositing and etching back after removing the photoresist layer over the n-well region. Then, the p-type deep source/drain implantation and the n-type deep source/drain implantation are carried out once again to the n-well region and the p-well region respectively.
  • the boron ions and arsenic ions or phosphorous are out-diffused from nitrogen oxide (such as NO, N 2 O) layer into silicon substrate by performing one step rapid thermal process(RTP)at about 950° C. and 1050° C. for about between 10 seconds and 20 seconds. And ultra-shallow junctions are formed in the source/drain regions of the Complementary Metal-Oxide-Semiconductor devices.
  • nitrogen oxide such as NO, N 2 O
  • FIGS. 1A to 1 E show cross-sectional views illustrative of various stages in the conventional shallow junctions process of Complementary Metal-Oxide-Semiconductor devices.
  • FIGS. 2A to 2 L show cross-sectional views illustrative of various stages in the fabrication of a Complementary Metal-Oxide-Semiconductor device having ultra-shallow junctions in accordance with one embodiment of the present invention.
  • a semiconductor substrate 210 including a shallow trench isolation region 220 , an n-well region 230 and a p-well region 240 is provided.
  • Poly-gates 250 are formed over the n-well region 230 and the p-well region 240 respectively. Since the above processes are well known in the prior art, which are not the focus of the present invention, hence will not be described in greater details.
  • nitrogen oxide (such as NO, N 2 O) layer 260 are formed on surface of the foresaid structure by furnace or rapid thermal oxidation (RTO).
  • the thickness of the nitrogen oxide (such as NO, N 2 O) layer 260 is about between 20 nm and 30 nm herein.
  • nitrogen oxide (such as NO, N 2 O) layer 260 is used as diffusion source. After bonding is break between nitrogen and oxygen in nitrogen oxide (such as NO, N 2 O) layer, activity of nitrogen will become great, so as to catch boron ion easily. Thus, good ultra-shallow junctions can be formed integrity on silicon substrate due to the nitrogen can catch the boron ions easily.
  • a photoresist layer 270 is formed over the p-well region 240 serving as an ion implantation mask. And then the p-type ion implantation 280 is carried out to dope a part of the diffusion source layer formed a p-type diffusion source layer 290 over the n-well region 230 by using BF 2 or boron ions with energy of between 2 keV and 8 keV, the dosage about is between 10 14 and 10 15 herein.
  • the n-type ion implantation 310 is carried out to dope the other part of the diffusion source layer formed an n-type diffusion source layer 320 over the p-well region 240 , by using arsenic ions or phosphorous ions with energy of between 2 KeV and 8 KeV, the dosage about is between 10 14 and 10 15 herein.
  • the spacers 330 are formed on the sidewall of Poly-gates by depositing and etching back after removing the photoresist layer 300 .
  • the spacers comprise the portions of the n-type diffusion source layer 320 over the p-well region 240 and the p-type diffusion source layer 290 over the n-well region 230 both, such as nitrogen oxide.
  • the n-type deep source/drain implantation (not show in figures) and the p-type deep source/drain implantation (not show in figures) are carried out once again to the n-well region 230 and the p-well region 240 respectively.
  • the boron ions and arsenic ions or phosphorous ions is out-diffused into substrate 210 from nitrogen oxide (such as NO, N 2 O) layer 290 and 320 by performing one step rapid thermal process at about 950° C. and 1050° C. for about 10 seconds and 20 seconds, not show in figures.
  • n-type source/drain regions 340 and p-type source/drain regions 350 can be formed in the Complementary Metal-Oxide-Semiconductor devices.
  • N-type ultra-shallow junctions 360 and P-type ultra-shallow junctions 370 can be formed too.
  • the short channel effect is reduced by means of forming ultra-shallow junctions.
  • Transient enhance diffusion (TED) and Oxygen enhance diffusion (OED) can be eliminated from this process, similarly, ion channel effect can be reduced by that.
  • TED Transient enhance diffusion
  • OED Oxygen enhance diffusion
  • Method of the present invention is the best Complementary Metal-Oxide-Semiconductor compatible process for deep sub-micro process.

Landscapes

  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor substrate having an n-well region, a p-well region and shallow trench isolation (STI ) regions is provided. And Poly-gates are formed over the n-well region and p-well region respectively. First, nitrogen oxide (such as NO, N2O) layer are formed on surface of the foresaid structure by furnace or rapid thermal oxidation (RTO). A photoresist layer is formed over the p-well region, and then BF2 or boron ion implantation is carried out to form a nitrogen oxide (such as NO, N2O) layer having boron ion in the n-well region. Another photoresist layer is formed over the n-well region after removing the photoresist layer. And then, Arsenic ion implantation is carried out to form a nitrogen oxide (such as NO, N2O) layer having Arsenic ion in the p-well region. Next, spacer is formed on the sidewall of gates after removing the photoresist layer. Finally, deep source/drain implantation are carried out once again. And then, ultrashallow junctions are formed in the source/drain regions of Complementary Metal-Oxide-Semiconductor devices by performing one step rapid thermal process.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates generally to a method of manufacturing semiconductor devices, and more particularly to, a method for forming Complementary Metal-Oxide-Semiconductor (CMOS) devices having ultra-shallow junctions. [0002]
  • 2. Description of the Prior Art [0003]
  • As semiconductor devices, such as Complementary Metal-Oxide-Semiconductor devices, become highly integrated, the area occupied by the devices shrinks, as well as the design rule. With advances in the semiconductor technology, the dimensions of the integrated circuit (IC) devices have shrunk to the deep sub-micron range. As the semiconductor device continuously shrinks to deep sub-micron region, some problems are incurred due to the process of scaling down. [0004]
  • A cross-sectional view of a fabricating shallow junctions process in Complementary Metal-Oxide-Semiconductor device of the known prior art is illustrated in FIG. 1A to FIG. 1E. A [0005] semiconductor substrate 2 having an n-well region 4, a p-well region 6, and a shallow trench isolation (STI) 8 region is provided. Poly-gates 10 is also formed over the n-well region 4 and the p-well region 6 respectively, as shown in FIG. 1A. First, Amorphous regions 12 and 13 are formed on the n-well region 4 and the p-well region 6 of the foresaid structure by using the Ge Pre-amorphization method 9 with energy of between 2 keV and 5 keV. A photoresist layer 14 is formed over the p-well region 6, and then the p-type ion implantation 16 is carried out to dope a part of the diffusion source layer formed p-type shallow junctions 18 over the n-well region 4, by using boron ions with energy less then 1 keV, as shown in FIG. 1B. Therefore, the diffusion layer formed over the n-well region 4 contains p-type ions. After removing the photoresist layer 14, another photoresist layer 20 is formed over the n-well region 4 serving as an ion implantation mask, and then n-type ion implantation 22 is carried out to dope a part of the diffusion source layer formed n-type shallow junctions 24 over the p-well region 6, by using Arsenic ions with energy less then 2 keV, as shown in FIG. 1C. Therefore, the diffusion layer formed over the p-well region 6 contains n-type ions. Next, the spacers 26 are formed on the sidewall of Poly-gate by depositing and etching back after removing the photoresist layer 20, and the result is depicted in FIG. 1D. Then, the p-type ion implantation 16 and the n-type ion implantation 22 are carried out to the n-well region 4 and the p-well region 6 respectively again. Finally, one step rapid thermal process (RTP) at about 1000° C. for about 15 seconds is carried out to form the source/ drain regions 28 and 30 in the Complementary Metal-Oxide-Semiconductor devices, as shown in FIG. 1E.
  • The evolution of integrated circuits has involved scaling down the device geometries. In deep sub-micron Complementary Metal-Oxide-Semiconductor technology, shallow junctions are required to alleviate or avoid the influences of the short channel effect. As the channel length of the Complementary Metal-Oxide-Semiconductor is scaled, it has become necessary to reduce the source/drain(S/D)junctions depths (in the drain extension regions near the channel) to prevent short channel effects. Ant yet, conventional shallow junctions process is very difficult to perform below 0.18 micrometer. However, the formation of p[0006] +/n source/drain shallow junctions using boron ions implants and n+/p source/drain shallow junctions using Arsenic ions or phosphorous ions implants are facing severe physical limitations. The influence of ion channel effect on boron ions is great than that of arsenic, because the diffusion coefficient of boron ions is greater than that of arsenic ions or phosphorous ions. Therefore, forming the ultra-shallow junction p+/n source/drain and n+/p source/drain simultaneously are very difficult.
  • According with the channel effect of the ion implantation, it will lead to be very difficult for the junction depth control after ions implant in the semiconductor device. Hence, in the conventional process, the Pre-amorphization by a germanium (Ge) implant prior to the dopant implant eliminates ion-channeling completely. The Ge Pre-amorphization implantation creates an amorphous layer in the crystalline substrate. However, it also creates defects (interstitials) beyond the amorphous layer/crystalline substrate interface. Moreover, the Ge Pre-amorphization implantation will cause the damage on the silicon substrate surface. [0007]
  • Conventionally, the ion implant energy, which reduced the projected range of the dopants, has to be reduced to reduce the junctions depth. For low energy of the boron ions implants (less than 10 keV), it is not possible to reduce the junctions depth eminently by reducing the energy of the ion implant. Transient enhance diffusion(TED)results from the boron dopant combining with interstitials in the silicon. The boron-interstitial combination diffuses much faster during the annealing period than the boron alone causing deeper junctions depths. Even though shallow junctions process is performed by boron ion implants energy below sub-keV (less than 1 keV ), the TED and OED (Oxygen enhance diffusion) effects are still existing and throughput is very less too. Moreover, boron ion implants energy below sub-keV is not very practical using today's equipment, and the ion implanter apparatus not only must change the new one but also has no suited one to product mass production up to the present. [0008]
  • In accordance with the above description, a new and improved method for fabricating the Complementary Metal-Oxide-Semiconductor device is therefore necessary, so as to raise the yield and quality of the follow-up process. [0009]
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, a method is provided for fabricating the Complementary Metal-Oxide-Semiconductor devices having ultra-shallow junctions construction that substantially overcomes drawbacks of above mentioned problems arised from the conventional methods. [0010]
  • Accordingly, it is an object of the present invention to provide a method for fabricating the Complementary Metal-Oxide-Semiconductor devices having the ultra-shallow junctions, so as to form the small size and high performance elements. The method is appropriate for deep sub-micron technology to provide the Complementary Metal-Oxide-Semiconductor devices with junctions of ultra-shallow depth and of low resistance. [0011]
  • The other object of the present invention is to provide a method of forming ultra-shallow junctions that is compatible with the conventional Complementary Metal-Oxide-Semiconductor process, and simple enough to not require additional apparatus. Hence, the method of the present invention has not to change concerned apparatus to correspond to economic effect. [0012]
  • Another object of the present invention is to alleviate short channel effect by way of forming the ultra-shallow junctions. And yet, TED and OED can be reduced by this method. Moreover, method of the present invention does not result as damage as the Ge Pre-amorphization does in silicon substrate. [0013]
  • A further object of the present invention is to form a nitrogen oxide (such as NO, N[0014] 2O) layer on the silicon substrate having Poly-gates by means of the furnace or the rapid thermal oxidation(RTO). After bonding is break between nitrogen and oxygen in nitrogen oxide layer, activity of nitrogen will become great for catching boron ions on the silicon substrate easily. Thus, good ultra-shallow junctions integrity can be formed on silicon substrate due to nitrogen can catch easily boron ion.
  • In accordance with the present invention, a method for forming semiconductor devices is disclosed. In one embodiment of the present invention, a semiconductor substrate having an n-well region, a p-well region, and shallow trench isolation (STI) regions is provided. And Poly-gates are formed over the n-well region and the p-well region respectively. First, nitrogen oxide (such as NO, N[0015] 2O) layer are formed on surface of the foresaid structure by the furnace or the rapid thermal oxidation (RTO). The thickness of the nitrogen oxide (such as NO, N2O) layer is about between 20 nm and 30 nm, and nitrogen oxide (such as NO, N2O) layer is used as diffusion source. A photoresist layer is formed over the p-well region serving as an ion implantation mask. And then the p-type ion implantation is carried out to dope a part of the diffusion source layer formed the p-type diffusion source layer over the n-well region by using the BF2 or boron ions with energy of between 2 keV and 8 keV, the dosage about is between 1014 and 1015 herein. Therefore, the diffusion layer formed over the n-well region contains the p-type ions. After removing the photoresist layer over the p-well region, another photoresist layer is formed over the n-well region serving as an ion implantation mask. And then the n-type ion implantation is carried out to dope the other part of the diffusion source layer formed the n-type diffusion source layer over the p-well region by using arsenic ions or phosphorous ions with energy of between 2 KeV and 8 KeV, the dosage about is between 1014 and 1015 herein. Therefore, the diffusion layer formed over the p-well region contains n-type ions. Next, spacers are formed on the sidewall of Poly-gates by depositing and etching back after removing the photoresist layer over the n-well region. Then, the p-type deep source/drain implantation and the n-type deep source/drain implantation are carried out once again to the n-well region and the p-well region respectively. Finally, the boron ions and arsenic ions or phosphorous are out-diffused from nitrogen oxide (such as NO, N2O) layer into silicon substrate by performing one step rapid thermal process(RTP)at about 950° C. and 1050° C. for about between 10 seconds and 20 seconds. And ultra-shallow junctions are formed in the source/drain regions of the Complementary Metal-Oxide-Semiconductor devices.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein: [0016]
  • FIGS. 1A to [0017] 1E show cross-sectional views illustrative of various stages in the conventional shallow junctions process of Complementary Metal-Oxide-Semiconductor devices; and
  • FIGS. 2A to [0018] 2L show cross-sectional views illustrative of various stages in the fabrication of a Complementary Metal-Oxide-Semiconductor device having ultra-shallow junctions in accordance with one embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Although specific embodiments have been illustrated and described, it will be obvious to those skilled in the art that various modifications may be made without departing from what is intended to be limited solely by the appended claims. [0019]
  • As illustrated in FIG. 2A, firstly, a [0020] semiconductor substrate 210 including a shallow trench isolation region 220, an n-well region 230 and a p-well region 240 is provided. And Poly-gates 250 are formed over the n-well region 230 and the p-well region 240 respectively. Since the above processes are well known in the prior art, which are not the focus of the present invention, hence will not be described in greater details.
  • Referring to FIG. 2B, in this embodiment, nitrogen oxide (such as NO, N[0021] 2O) layer 260 are formed on surface of the foresaid structure by furnace or rapid thermal oxidation (RTO). The thickness of the nitrogen oxide (such as NO, N2O) layer 260 is about between 20 nm and 30 nm herein. And nitrogen oxide (such as NO, N2O) layer 260 is used as diffusion source. After bonding is break between nitrogen and oxygen in nitrogen oxide (such as NO, N2O) layer, activity of nitrogen will become great, so as to catch boron ion easily. Thus, good ultra-shallow junctions can be formed integrity on silicon substrate due to the nitrogen can catch the boron ions easily.
  • Referring to FIG. 2C, in this embodiment, A [0022] photoresist layer 270 is formed over the p-well region 240 serving as an ion implantation mask. And then the p-type ion implantation 280 is carried out to dope a part of the diffusion source layer formed a p-type diffusion source layer 290 over the n-well region 230 by using BF2 or boron ions with energy of between 2 keV and 8 keV, the dosage about is between 1014 and 1015 herein.
  • Referring to FIG. 2D, in this embodiment, after removing the [0023] photoresist layer 270, another photoresist layer 300 is formed over the n-well region 230 serving as an ion implantation mask. And then, the n-type ion implantation 310 is carried out to dope the other part of the diffusion source layer formed an n-type diffusion source layer 320 over the p-well region 240, by using arsenic ions or phosphorous ions with energy of between 2 KeV and 8 KeV, the dosage about is between 1014 and 1015 herein.
  • Referring to FIG. 2E, in this embodiment, the [0024] spacers 330 are formed on the sidewall of Poly-gates by depositing and etching back after removing the photoresist layer 300. But, the spacers comprise the portions of the n-type diffusion source layer 320 over the p-well region 240 and the p-type diffusion source layer 290 over the n-well region 230 both, such as nitrogen oxide.
  • Referring to FIG. 2F, in this embodiment, the n-type deep source/drain implantation (not show in figures) and the p-type deep source/drain implantation (not show in figures) are carried out once again to the n-[0025] well region 230 and the p-well region 240 respectively. Then, the boron ions and arsenic ions or phosphorous ions is out-diffused into substrate 210 from nitrogen oxide (such as NO, N2O) layer 290 and 320 by performing one step rapid thermal process at about 950° C. and 1050° C. for about 10 seconds and 20 seconds, not show in figures. Hence, n-type source/drain regions 340 and p-type source/drain regions 350 can be formed in the Complementary Metal-Oxide-Semiconductor devices. N-type ultra-shallow junctions 360 and P-type ultra-shallow junctions 370 can be formed too.
  • In this embodiment of the present invention, the short channel effect is reduced by means of forming ultra-shallow junctions. Transient enhance diffusion (TED) and Oxygen enhance diffusion (OED) can be eliminated from this process, similarly, ion channel effect can be reduced by that. It is foremost that process of present invention is not like as Ge Pre-amorphize implantation that cause damage on silicon substrate. And yet, it does not change apparatus to reach to economic effect in this method. Method of the present invention is the best Complementary Metal-Oxide-Semiconductor compatible process for deep sub-micro process. [0026]
  • Obviously, many modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understand that within the scope of the appended claims, the present invention may be practiced otherwise than as specifically described herein. [0027]
  • A preferred embodiment of the present invention will now be described in greater detail. Nevertheless, it should be recognized that the present invention can be practiced in a wide range of other embodiments besides those explicitly described, and the scope of the present invention is expressly not limited except as specified in the accompanying claims. [0028]

Claims (20)

What is claimed is:
1. A method for forming a semiconductor device having shallow junctions, comprising:
providing a semiconductor substrate having a shallow trench isolation region, a well region with a first conductivity and a well region with a second conductivity;
forming a first gate on said well region with the first conductivity and forming a second gate on said well region with the second conductivity.
forming a first diffusion source layer on said semiconductor substrate;
forming a first photoresist layer over said well region with the second conductivity;
forming a diffusion source layer with the second conductivity by carrying out a first ion implantation with the second conductivity to dope a part of said diffusion source layer formed over said well region with the first conductivity;
removing said first photoresist layer over said well region with the second conductivity;
forming a second photoresist layer over said well region with the first conductivity;
forming a second diffusion source layer with the first conductivity by carrying out a second ion implantation with the first conductivity to dope the other part of said diffusion source layer formed over said well region with the second conductivity;
removing said second photoresist layer on said well region with the first conductivity;
forming spacers on sidewalls of said first gate and said second gate;
carrying out a third ion implantation with the first conductivity and fourth ion implantation with the second conductivity to dope respective said diffusion source layer with the first conductivity and said diffusion source layer with the second conductivity; and
forming source/drain regions and shallow junctions in said well region with the second conductivity and said well region with the first conductivity, respectively.
2. The method according to claim 1, wherein said gates are formed on said well region with the first conductivity and said well region with the second conductivity of said semiconductor substrate by depositing and etching.
3. The method according to claim 1, wherein said first diffusion source layer comprises a nitrogen oxide layer with a thickness of between 20 nm and 30 nm.
4. The method according to claim 1, wherein said first diffusion source layer is formed on said semiconductor substrate by using a furnace or a rapid thermal oxidation process.
5. The method according to claim 1, wherein said second conductivity ion implantation is carried out by using BF2 or boron ions with an energy of between 2 KeV and 8 KeV.
6. The method according to claim 1, wherein said first conductivity ion implantation is carried out by using arsenic ions or phosphorous ions with an energy of between 2 KeV and 8 KeV.
7. The method according to claim 1, wherein said second diffusion source with the second conductivity comprises BF2 or boron ion herein.
8. The method according to claim 1, wherein said first conductivity diffusion source comprises arsenic ions or phosphorous ions herein.
9. The method according to claim 1, wherein said spacers are formed by depositing and etching back on said gates sidewalls of semiconductor substrate;
10. The method according to claim 1, wherein said spacers comprises nitrogen oxide.
11. The method according to claim 1, wherein said source/drain regions and said shallow junctions in said well regions with the second and the first conductivity are formed by using said rapid themal process (RTP) method to said semiconductor substrate at about 950° C. and 1050° C. for about 10 seconds and 20 seconds.
12. A method for forming a semiconductor device having shallow junctions, comprising:
providing a semiconductor substrate having a shallow trench isolation region and an well region with a first conductivity;
forming a gate on said well region with the first conductivity;
forming a first diffusion source layer on said semiconductor substrate;
forming a second diffusion source layer with a second conductivity by carrying out a first ion implantation with the second conductivity to dope a part of said diffusion source layer formed over said well region with the first conductivity;
forming spacers on sidewalls of said gate;
carrying out said a second ion implantation with the second conductivity once more to dope said second conductivity diffusion source layer; and
forming a source/drain region and shallow junctions in said well region with the first conductivity.
13. The method according to claim 12, wherein said gates are formed on said well region with the first conductivity of said semiconductor substrate by depositing and etching.
14. The method according to claim 12, wherein said first diffusion source layer comprises a nitrogen oxide layer with a thickness of between 20 nm and 30 nm.
15. The method according to claim 12, wherein said first diffusion source layer is formed on said semiconductor substrate by using a furnace or a rapid thermal oxidation process.
16. The method according to claim 12, wherein said first ion implantation with the second conductivity is carried out by using BF2 or boron ions with an energy of between 2 KeV and 8 KeV.
17. The method according to claim 12, wherein said second diffusion source with the second conductivity comprises boron ions herein.
18. The method according to claim 12, wherein said spacers are formed by depositing and etching back on said gates sidewalls of said semiconductor substrate;
19. The method according to claim 12, wherein said spacers further comprises nitrogen oxide.
20. The method according to claim 12, wherein said source/drain region and said shallow junctions in said well region with the first conductivity are formed by using rapid themal process method to said semiconductor substrate at about 950° C. and 1050° C. for about 10 seconds and 20 seconds.
US09/862,294 2000-03-17 2001-05-22 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor Abandoned US20020132407A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/862,294 US20020132407A1 (en) 2000-03-17 2001-05-22 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/531,095 US6265255B1 (en) 2000-03-17 2000-03-17 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor
US09/862,294 US20020132407A1 (en) 2000-03-17 2001-05-22 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/531,095 Division US6265255B1 (en) 2000-03-17 2000-03-17 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor

Publications (1)

Publication Number Publication Date
US20020132407A1 true US20020132407A1 (en) 2002-09-19

Family

ID=24116224

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/531,095 Expired - Fee Related US6265255B1 (en) 2000-03-17 2000-03-17 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor
US09/862,294 Abandoned US20020132407A1 (en) 2000-03-17 2001-05-22 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/531,095 Expired - Fee Related US6265255B1 (en) 2000-03-17 2000-03-17 Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor

Country Status (1)

Country Link
US (2) US6265255B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100480921B1 (en) * 2003-07-24 2005-04-07 주식회사 하이닉스반도체 Method of manufacturing semiconductor device
US20110269278A1 (en) * 2010-04-30 2011-11-03 Globalfoundries Inc. Stress Memorization with Reduced Fringing Capacitance Based on Silicon Nitride in MOS Semiconductor Devices

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6337260B1 (en) * 1999-09-24 2002-01-08 Advanced Micro Devices, Inc. Use of knocked-on oxygen atoms for reduction of transient enhanced diffusion
US6458643B1 (en) * 2001-07-03 2002-10-01 Macronix International Co. Ltd. Method of fabricating a MOS device with an ultra-shallow junction
KR100425582B1 (en) * 2001-11-22 2004-04-06 한국전자통신연구원 Method for fabricating a MOS transistor having a shallow source/drain junction region
US6808997B2 (en) 2003-03-21 2004-10-26 Texas Instruments Incorporated Complementary junction-narrowing implants for ultra-shallow junctions
US6989302B2 (en) * 2003-05-05 2006-01-24 Texas Instruments Incorporated Method for fabricating a p-type shallow junction using diatomic arsenic
CN108573874B (en) * 2018-04-13 2020-10-02 上海华力集成电路制造有限公司 Fabrication method of NMOS with HKMG
CN116322063A (en) * 2023-04-27 2023-06-23 上海华虹宏力半导体制造有限公司 Flash memory device and manufacturing method thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100226758B1 (en) * 1996-12-14 1999-10-15 구본준 CMOS method
TW316330B (en) * 1996-12-28 1997-09-21 Tian-Sheng Jaw Manufacturing method of complement metal oxide semiconductor (CMOS) transistor shallow junction
US5985768A (en) * 1997-04-30 1999-11-16 International Business Machines Corporation Method of forming a semiconductor
US6136636A (en) * 1998-03-25 2000-10-24 Texas Instruments - Acer Incorporated Method of manufacturing deep sub-micron CMOS transistors

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100480921B1 (en) * 2003-07-24 2005-04-07 주식회사 하이닉스반도체 Method of manufacturing semiconductor device
US20110269278A1 (en) * 2010-04-30 2011-11-03 Globalfoundries Inc. Stress Memorization with Reduced Fringing Capacitance Based on Silicon Nitride in MOS Semiconductor Devices
US8426266B2 (en) * 2010-04-30 2013-04-23 Globalfoundries Inc. Stress memorization with reduced fringing capacitance based on silicon nitride in MOS semiconductor devices

Also Published As

Publication number Publication date
US6265255B1 (en) 2001-07-24

Similar Documents

Publication Publication Date Title
US6187643B1 (en) Simplified semiconductor device manufacturing using low energy high tilt angle and high energy post-gate ion implantation (PoGI)
US6180476B1 (en) Dual amorphization implant process for ultra-shallow drain and source extensions
KR19980039124A (en) Manufacturing method of semiconductor device
JPH06342884A (en) MOS semiconductor device and manufacturing method thereof
US5821147A (en) Integrated circuit fabrication
US5045486A (en) Transistor fabrication method
US6403426B1 (en) Method of manufacturing a semiconductor device
US6265255B1 (en) Ultra-shallow junction formation for deep sub-micron complementary metal-oxide-semiconductor
US6080630A (en) Method for forming a MOS device with self-compensating VT -implants
US6342438B2 (en) Method of manufacturing a dual doped CMOS gate
EP1291905B1 (en) Method for fabricating semiconductor device
KR100574172B1 (en) Manufacturing method of semiconductor device
US6313020B1 (en) Semiconductor device and method for fabricating the same
US7060547B2 (en) Method for forming a junction region of a semiconductor device
US6184099B1 (en) Low cost deep sub-micron CMOS process
US6624014B2 (en) Process for fabricating a deep submicron complementary metal oxide semiconductor device having ultra shallow junctions
JP3714757B2 (en) Manufacturing method of MIS type semiconductor device
KR100604046B1 (en) Manufacturing Method of Semiconductor Device
KR100521439B1 (en) Method for fabricating the p-channel MOS transistor
US6093595A (en) Method of forming source and drain regions in complementary MOS transistors
KR100639023B1 (en) Manufacturing Method of Semiconductor Device
KR100288686B1 (en) Semiconductor device manufacturing method
KR100546843B1 (en) Transistor manufacturing method of semiconductor device
KR100604537B1 (en) Manufacturing Method of Semiconductor Device
KR100604568B1 (en) Manufacturing Method of Semiconductor Device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION