US20020121938A1 - Sigma delta fractional-n frequency divider with improved noise and spur performance - Google Patents
Sigma delta fractional-n frequency divider with improved noise and spur performance Download PDFInfo
- Publication number
- US20020121938A1 US20020121938A1 US09/800,118 US80011801A US2002121938A1 US 20020121938 A1 US20020121938 A1 US 20020121938A1 US 80011801 A US80011801 A US 80011801A US 2002121938 A1 US2002121938 A1 US 2002121938A1
- Authority
- US
- United States
- Prior art keywords
- signal
- fractional
- frequency
- output
- divisor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/1974—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
- H03L7/1976—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/64—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
- H03K23/68—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a base which is a non-integer
Definitions
- This invention relates to the field of signal processing, and in particular to a Sigma-Delta Fractional-N divider that provides resolution with a step size of a half clock cycle.
- a fractional dividing ratio is achieved by averaging a time series, termed a sigma-delta sequence, which is generated by sigma-delta modulation. If the desired ratio is between the integers N and N+1, the input signal is divided by N at some periods, and divided by N+1 for other periods. The relative number of times the clock is divided by N, compared to the number of times that it is divided by N+1, determines the average frequency of the output signal. If, for example, the input signal is alternately divided by N, then N+1, then N, and so on, the average divider output frequency will be the frequency of the input signal divided by (N+0.5). If the input signal is divided more often by N than by N+1, the divisor will be less than (N+0.5); if it is divided more often by (N+1), the divisor will be greater than (N+0.5).
- integer divisions may be selected from among a set of integers N+s, where s is an integer, for example, with the range of ⁇ 1 to +2 for a second order (2 2 selections) sigma-delta device, and ⁇ 3 to +4 for a third order (2 3 selections) device, and so on.
- An example second-order sigma-delta calculator is illustrated in FIG. 3.
- a first order (2 1 selections) sigma-delta fractional-N frequency synthesizer is presented herein as a paradigm for ease of understanding of this invention.
- FIG. 1 illustrates an example block diagram of a conventional fractional-N frequency synthesizer 100 that is configured in a phase-locked loop configuration.
- a phase comparator 110 detects a difference between a reference input signal and a feedback signal from a fractional-N divider 140 . This difference is filtered by a loop filter 120 , and the filtered difference controls the output frequency of a voltage-controlled oscillator 130 .
- the output signal of the oscillator 130 is fed back to the fractional-N divider 140 , to be divided by either N or N+1, as discussed above, via the integer divider 150 .
- the control of whether the integer divider 150 divides by N or by N+1 is provided by a sigma-delta calculator 160 , discussed further below.
- the phase-locked loop of the synthesizer 100 is designed to minimize the phase difference between the input reference signal, and the frequency-divided output signal of the fractional-N divider 140 . If the dividing ratio is exactly N, the output frequency from the voltage controlled oscillator 130 will be N times the input reference frequency. If the dividing ratio is alternately N for three periods, then N+1 for one period, then N for three periods, etc., the output frequency will be (N+0.25) times the input reference frequency, the (N+0.25) term being the average of the four repeating periods (3*N+1*(N+1))/4.
- the sigma-delta calculator 160 controls whether the integer divider 150 effects a divide-by-N operation, or a divide-by-(N+1) operation.
- a constant value K corresponding to a fractional dividing ratio
- an output pulse is produced whenever a carry term is produced from this addition.
- This output pulse effects the division by (N+1); if the output pulse is not asserted, the divider 150 divides by N. If the fractional component is small, such as 0.1, a carry is rarely generated; in this example, only once per ten cycles, and thus the divider 150 will provide nine divisions by N for each one division by (N+1), thereby producing an average division by (N+0.1).
- the sigma-delta calculator 160 may be configured to compensate, via the loop filter 120 , for this systematic phase shift, as indicated by the dotted line between the two.
- the aforementioned intermediate sum provides an indication of the amount of lead or lag of the frequency-divided output signal, and is provided to the loop filter 120 , or to the phase detector 110 , to compensate for this fractional-division, using techniques common in the art.
- a higher reference clock frequency will result in a better noise and spur performance, as well as a faster response time.
- the aforementioned periodic “catch-up” corresponds to a ‘spur’ on each side of intended output frequency, the distance of the spur from the output frequency being determined by the frequency of the periodic catch-ups.
- a higher reference clock frequency results in a higher frequency-divided output signal.
- the higher frequency-divided output signal provides for more frequent increments of the aforementioned intermediate counter, thereby effectively allowing for smaller cumulative phase shifts.
- the sigma-delta calculator 160 will provide twice as many assertions of the divide-by-(N+1) command during the same overall time period, and thus the frequency of “catching up” to the accumulating systematic phase error is doubled. Effectively, the accumulating systematic phase error is reduced in half. Depending upon the configuration of the phase locked loop 100 , this halving of the systematic phase error can provide a multiplicative reduction in noise and spur performance.
- a higher catch-up frequency provides a larger separation between the spurs and the desired output frequency component, thereby easing the task of filtering the spurs from the desired output frequency component.
- Providing a higher frequency reference clock also increases the achievable resolution in the fractional divider. In the aforementioned increase from 10 to 20 reference cycles per cycle, for example, the inherent resolution improves from 0.1 ( ⁇ fraction (1/10) ⁇ ) to 0.05 ( ⁇ fraction (1/20) ⁇ ).
- EMI ElectroMagnetic Interference
- RF Radio Frequency
- a frequency synthesizer that allows for a direct fractional division of the synthesized frequency.
- the frequency synthesizer allows for a half-cycle division of the synthesized frequency.
- a controllable divider is configured to allow for the division of the synthesized frequency by an integer factor of N or an integer factor of N+1.
- a sigma-delta calculator of this invention controls a half-cycle divider so as to selectively divide the synthesized frequency by an integer factor of N, or a fractional factor of (N+1 ⁇ 2). If a higher order sigma-delta calculator is employed that provides S output symbols, the half-cycle divider is correspondingly controlled to select a division factor of (N+s/2), where s is selectable from set of S symbols.
- FIG. 1 illustrates an example block diagram of a prior art sigma-delta fractional-N frequency synthesizer.
- FIG. 2 illustrates an example block diagram of a sigma-delta fractional-N frequency synthesizer in accordance with this invention.
- FIG. 3 illustrates an example block diagram of a prior art second-order sigma-delta calculator.
- FIG. 4 illustrates an example block diagram of a half-cycle divider for use with a second-order sigma-delta calculator in accordance with this invention.
- FIG. 5 illustrates an example timing diagram of a half-cycle divider in accordance with this invention.
- FIG. 6 illustrates an example state diagram for selecting intermediate clocking signals for achieving half-cycle resolution in accordance with this invention.
- FIG. 2 illustrates an example block diagram of a sigma-delta fractional-N frequency synthesizer 200 in accordance with this invention.
- the fractional-N divider 240 of this invention is configured to selectively divide the output of the voltage controlled oscillator 130 by either N or N+1 ⁇ 2 for fractional components less than 0.5, or, by either N+1 ⁇ 2 or N+1 for fractional components greater than 0.5. That is, in a conventional fractional-N divider 140 , the divisor either includes or does not include an additional (+1) clock cycle. In the fractional-N divider 240 of this invention, the divisor either includes or does not include an additional half (+1 ⁇ 2) clock cycle.
- the fractional constant K provided to the sigma-delta calculator 160 is doubled, thereby doubling the aforementioned occurrences of a carry signal from the intermediate sum in the calculator 160 .
- an odd fractional constant generally provides better spur performance, by reducing repetitions, compared to an even fractional constant.
- a fractional constant of 2*K+/ ⁇ 1 is used in lieu of 2*K, to provide the odd fractional constant.
- the constant of 2*K is illustrated for ease of understanding.
- the generation of the frequency divided output of the divider 250 is selectively controlled by either the positive-edge or negative-edge of the input signal from the voltage controlled oscillator 130 .
- a preferred embodiment of a half-cycle divider 250 that is particularly well suited for use with a higher-order sigma-delta calculator is presented in FIG. 4, discussed below.
- the frequency synthesizer 200 of this invention will effect a four divide-by-N periods followed by one divide-by-(N+1 ⁇ 2) period.
- the average frequency will be (4*N+1*(N+0.5))/5, or N+0.1, as desired. Note, however, that the systematic phase error in this example is returned to zero (the aforementioned “catch-up” period) every five periods in the synthesizer 200 , as compared to every ten periods in the synthesizer 100 .
- a divide-by-(N+0.75) for example, which is conventionally provided by three divide-by-(N+1) periods and one divide-by-N period, will be provided by one divide-by-(N+1) period followed by one divide-by-(N+1 ⁇ 2) period, for an average frequency of (1*(N+1)+1*(N+1 ⁇ 2))/2, or N+0.75, as desired.
- the systematic phase error in this example is returned to zero every two periods in the synthesizer 200 , as compared to every four periods in the synthesizer 100 .
- a divide-by-(N+0.5) is effected directly by the half-cycle divider 250 of the synthesizer 200 of this invention, thereby introducing no systematic phase error, as compared to a conventional synthesizer 100 , which effects a divide-by-(N+0.5) by alternative divide-by-N and divide-by-(N+1) periods, having a systematic phase error that is returned to zero every two periods.
- the synthesizer 200 of this invention has twice the inherent resolution of a conventional synthesizer 100 , and thus errors caused by approximating finer resolution by fractional averaging are substantially reduced, and in some cases, eliminated.
- the periodic reduction of the systematic phase error to zero in the frequency synthesizer 200 of this invention occurs twice as often the periodic reduction of the systematic phase error in the conventional frequency synthesizer 100 of the prior art. That is, the spur frequency of the synthesizer 200 is twice the spur frequency of the conventional frequency synthesizer 100 , and the magnitude of the systematic phase error of the synthesizer 200 is half that of the conventional frequency synthesizer 100 .
- the reduction in the magnitude of the systematic phase error provides for a multiplicative advantageous effect, particularly because of the presence of non-linearities in the performance of actual circuit components.
- the increased spur frequency places the spurs farther from the desired output frequency, thereby reducing the difficulty of filtering the spurs from the desired output.
- FIG. 3 illustrates a conventional second-order sigma-delta calculator
- FIG. 4 illustrates a preferred embodiment of a half-cycle divider that is particularly well suited for use in a fractional-N divider in accordance with this invention.
- the second-order sigma-delta calculator is labeled as reference item 160 , indicating that it may be used as the sigma-delta calculator 160 in FIG. 2, although any of a number of different configurations, common in the art, may alternatively be employed.
- the sigma-delta calculator 160 may be a first-order calculator, a third, fourth, or higher order calculator, and so on.
- the half-cycle divider is labeled as reference item 250 , indicating that it may be used as the half-cycle divider 250 in FIG. 2, although any of a number of different configurations may alternatively be employed to effect a direct fractional division, as will be evident to one of ordinary skill in the art in view of this disclosure.
- the prior art second-order sigma-delta calculator 160 of FIG. 3 includes two accumulators 310 , 320 , that are each configured to provide a carry signal that is used to generate an output symbol S, which is conventionally used in an N+S divider, such as the divider 150 of FIG. 1. As indicated by the delay blocks 330 and 340 , at each cycle, the prior output of the accumulators 310 , 320 , are each fed back to form an input for the next cycle. In this manner, the accumulators 310 , 320 continue to accumulate an intermediate sum, based on the fractional component K that is input to the first accumulator 310 .
- the value of K and the size of the accumulated sum are set such that a carry signal is generated systematically, corresponding to an accumulated 360 degree phase shift between the frequency-divided output and the intended fractional output, so as to enable the generation of a different divisor, to provide the aforementioned “catch-up” period.
- the summing device 350 provides an output that can be one of four values: ⁇ 1, 0, +1, and +2. In a conventional frequency synthesizer, this output is provided to an N+S divider, so that the input signal from the voltage-controlled oscillator is selectively divided by N ⁇ 1, N, N+1, or N+2, respectively.
- Each higher order sigma-delta calculators includes an additional accumulator-delay stage, in cascade.
- the half-cycle divider 250 of FIG. 4 includes a pair of divide-by- 2 elements 410 , 420 that are operated out of phase with each other.
- the inverted output of one of the divide-by-2 elements 420 is provided as an input to the other divide-by-2 element 410 , so as to generate a periodic clock signal from each element 410 , 420 , as illustrated in the timing diagram of FIG. 5 by the lines identified as A and B, and their complements, A ⁇ and B ⁇ .
- a multiplexer 450 is configured to select one of the outputs (A, A ⁇ , B, or B ⁇ ) of the elements 410 , 420 as the input to a conventional divide-by N counter.
- the span to the next rising edge 502 of signal A is illustrated as N cycles of the VCO out signal.
- the next rising edge 503 of signal B is delayed by a half-cycle from the rising edge of signal A.
- the multiplexer 450 is configured to select signal B, or signal B ⁇ , each of which are offset by a half-cycle from signal A. The determination of the integer portion of the span is used in combination with the selected signal B or B ⁇ to determine the appropriate span.
- a span of N+0.5 can be implemented using an integer span of N and a half-cycle lag of 0.5, or, using an integer span of N+1 and a half-cycle lead of 0.5 (N+1-0.5). Illustrated in FIG. 5 is a sequence of continuous N+0.5 cycles, wherein the selection of outputs by the multiplexer 450 in an A to B to A ⁇ to B ⁇ order. If an integer span is required, the multiplexer 450 retains the selection of the prior output signal.
- FIG. 6 Illustrated in FIG. 6 is an example state diagram that can be used to control the selection of the signals A, A ⁇ , B, B ⁇ by the multiplexer 450 .
- the system may be in any one of the states 00 , 01 , 11 , or 10 , corresponding to a current selection of either signal A, B, A ⁇ , and B ⁇ .
- the calculator indicates a full integer span, the system remains in its current state, and the integer value is set to the appropriate integer.
- the calculator 160 indicates a half-cycle fractional component in the span, the system changes to the next state, thereby providing the half-cycle duration that is combined with the appropriate integer number of full-cycle durations to provide the required span.
- the calculator 160 calls for a span with a half-cycle component, the system advances to the next state; each time the calculator calls for a span with no half-cycle component, the system remains in its current state.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Manipulation Of Pulses (AREA)
- Transmission Systems Not Characterized By The Medium Used For Transmission (AREA)
Abstract
Description
- 1. Field of the Invention
- This invention relates to the field of signal processing, and in particular to a Sigma-Delta Fractional-N divider that provides resolution with a step size of a half clock cycle.
- 2. Description of Related Art
- In a Sigma Delta fractional-N frequency synthesizer, a fractional dividing ratio is achieved by averaging a time series, termed a sigma-delta sequence, which is generated by sigma-delta modulation. If the desired ratio is between the integers N and N+1, the input signal is divided by N at some periods, and divided by N+1 for other periods. The relative number of times the clock is divided by N, compared to the number of times that it is divided by N+1, determines the average frequency of the output signal. If, for example, the input signal is alternately divided by N, then N+1, then N, and so on, the average divider output frequency will be the frequency of the input signal divided by (N+0.5). If the input signal is divided more often by N than by N+1, the divisor will be less than (N+0.5); if it is divided more often by (N+1), the divisor will be greater than (N+0.5).
- Higher order sigma-delta fractional-N frequency synthesizers are known in the art, wherein the choice among integer divisions is not limited to the choice between N and (N+1). In a higher order sigma-delta fractional-N frequency synthesizer, the integer division may be selected from among a set of integers N+s, where s is an integer, for example, with the range of −1 to +2 for a second order (2 2 selections) sigma-delta device, and −3 to +4 for a third order (23 selections) device, and so on. An example second-order sigma-delta calculator is illustrated in FIG. 3. A first order (21 selections) sigma-delta fractional-N frequency synthesizer is presented herein as a paradigm for ease of understanding of this invention.
- FIG. 1 illustrates an example block diagram of a conventional fractional-
N frequency synthesizer 100 that is configured in a phase-locked loop configuration. Aphase comparator 110 detects a difference between a reference input signal and a feedback signal from a fractional-N divider 140. This difference is filtered by aloop filter 120, and the filtered difference controls the output frequency of a voltage-controlledoscillator 130. The output signal of theoscillator 130 is fed back to the fractional-N divider 140, to be divided by either N or N+1, as discussed above, via theinteger divider 150. The control of whether theinteger divider 150 divides by N or by N+1 is provided by a sigma-delta calculator 160, discussed further below. The phase-locked loop of thesynthesizer 100 is designed to minimize the phase difference between the input reference signal, and the frequency-divided output signal of the fractional-N divider 140. If the dividing ratio is exactly N, the output frequency from the voltage controlledoscillator 130 will be N times the input reference frequency. If the dividing ratio is alternately N for three periods, then N+1 for one period, then N for three periods, etc., the output frequency will be (N+0.25) times the input reference frequency, the (N+0.25) term being the average of the four repeating periods (3*N+1*(N+1))/4. - The sigma-
delta calculator 160 controls whether the integer divider 150 effects a divide-by-N operation, or a divide-by-(N+1) operation. At each cycle of the frequency-divided output, a constant value K, corresponding to a fractional dividing ratio, is added to an intermediate sum, and an output pulse is produced whenever a carry term is produced from this addition. This output pulse effects the division by (N+1); if the output pulse is not asserted, thedivider 150 divides by N. If the fractional component is small, such as 0.1, a carry is rarely generated; in this example, only once per ten cycles, and thus thedivider 150 will provide nine divisions by N for each one division by (N+1), thereby producing an average division by (N+0.1). Whereas, if the fractional component is large, such as 0.9, a carry is generated frequently; in this example every nine out of ten clock cycles will effect a division by (N+1) and only one division by N, thereby producing an average division by (N+0.9). - In this process of providing a fractional division via a series of integer division with different divisors, a systematic phase shift is introduced by the series of integer divisions that are used to effect the fractional division. In the example of nine divisions by N, followed by a division by (N+1), at each division by N, the frequency-divided output signal will increasingly lead the reference signal; then, at the divide-by-(N+1) period, the output signal will be delayed by an “extra” clock cycle, allowing the reference signal to “catch up”. Optionally, the sigma-
delta calculator 160 may be configured to compensate, via theloop filter 120, for this systematic phase shift, as indicated by the dotted line between the two. The aforementioned intermediate sum provides an indication of the amount of lead or lag of the frequency-divided output signal, and is provided to theloop filter 120, or to thephase detector 110, to compensate for this fractional-division, using techniques common in the art. - The correction of the systematic phase shift, as well as the accurate generation of a feedback signal that corresponds to the differences between the reference signal input and the output of the frequency divider, is highly dependent upon the linearity of the components used to provide the mapping between phase-difference and the correction voltage that corresponds to the correction of this phase-difference. When a circuit is non-linear, the non-linear effect will typically be more evident for an input signal with a large span of values, than for an input signal with a relatively small span of values, because the non-linear effect may be substantially ‘piece-wise’ linear over a small span. Thus, a phase difference that spans a wide range can introduce multiplicatively worse affects when processed via conventional devices that exhibit some non-linearity.
- As is known in the art, for the same output frequency, a higher reference clock frequency will result in a better noise and spur performance, as well as a faster response time. In the frequency domain, the aforementioned periodic “catch-up” corresponds to a ‘spur’ on each side of intended output frequency, the distance of the spur from the output frequency being determined by the frequency of the periodic catch-ups. A higher reference clock frequency results in a higher frequency-divided output signal. The higher frequency-divided output signal provides for more frequent increments of the aforementioned intermediate counter, thereby effectively allowing for smaller cumulative phase shifts. For example, if the reference clock is doubled, the aforementioned 9-out-of-10 ratio of divide-by-N periods to total periods becomes an 18-out-of-20 ratio. During this 18-out-of-20 sequence, however, the first divide-by-(N+1) period will occur after nine divide-by-N periods. That is, the sigma-
delta calculator 160 will provide twice as many assertions of the divide-by-(N+1) command during the same overall time period, and thus the frequency of “catching up” to the accumulating systematic phase error is doubled. Effectively, the accumulating systematic phase error is reduced in half. Depending upon the configuration of the phase lockedloop 100, this halving of the systematic phase error can provide a multiplicative reduction in noise and spur performance. In addition to reducing the magnitude of the systematic phase error, thereby making the synthesizer less sensitive to the aforementioned non-linear effects of conventional components, a higher catch-up frequency provides a larger separation between the spurs and the desired output frequency component, thereby easing the task of filtering the spurs from the desired output frequency component. Providing a higher frequency reference clock also increases the achievable resolution in the fractional divider. In the aforementioned increase from 10 to 20 reference cycles per cycle, for example, the inherent resolution improves from 0.1 ({fraction (1/10)}) to 0.05 ({fraction (1/20)}). - Providing a higher reference frequency reference clock, however, is often not feasible. In some applications, the EMI (ElectroMagnetic Interference) or RF (Radio Frequency) separation constraints preclude a higher frequency. In other applications, the higher power consumption of a higher frequency clocking system provides a practical upper-limit to the frequencies that can be employed.
- It is an object of this invention to provide a sigma-delta fractional-N frequency synthesizer having improved noise and spur performance. It is a further object of this invention to provide a sigma-delta fractional-N frequency synthesizer having improved noise and spur performance without a corresponding increase in the frequency of the reference clock signal. It is a further object of this invention to provide a sigma-delta fractional-N frequency synthesizer having improved noise and spur performance and reduced power consumption. It is a further object of this invention to provide a sigma-delta fractional-N frequency sythesizer having improved resolution.
- These objects and others are achieved by providing a frequency synthesizer that allows for a direct fractional division of the synthesized frequency. Specifically, the frequency synthesizer allows for a half-cycle division of the synthesized frequency. In a conventional sigma-delta fractional-N frequency synthesizer, a controllable divider is configured to allow for the division of the synthesized frequency by an integer factor of N or an integer factor of N+1. A sigma-delta calculator of this invention controls a half-cycle divider so as to selectively divide the synthesized frequency by an integer factor of N, or a fractional factor of (N+½). If a higher order sigma-delta calculator is employed that provides S output symbols, the half-cycle divider is correspondingly controlled to select a division factor of (N+s/2), where s is selectable from set of S symbols.
- The invention is explained in further detail, and by way of example, with reference to the accompanying drawings wherein:
- FIG. 1 illustrates an example block diagram of a prior art sigma-delta fractional-N frequency synthesizer.
- FIG. 2 illustrates an example block diagram of a sigma-delta fractional-N frequency synthesizer in accordance with this invention.
- FIG. 3 illustrates an example block diagram of a prior art second-order sigma-delta calculator.
- FIG. 4 illustrates an example block diagram of a half-cycle divider for use with a second-order sigma-delta calculator in accordance with this invention.
- FIG. 5 illustrates an example timing diagram of a half-cycle divider in accordance with this invention.
- FIG. 6 illustrates an example state diagram for selecting intermediate clocking signals for achieving half-cycle resolution in accordance with this invention.
- Throughout the drawings, the same reference numerals indicate similar or corresponding features or functions.
- FIG. 2 illustrates an example block diagram of a sigma-delta fractional-
N frequency synthesizer 200 in accordance with this invention. Using the example of a first order sigma-delta calculator, the fractional-N divider 240 of this invention is configured to selectively divide the output of the voltage controlledoscillator 130 by either N or N+½ for fractional components less than 0.5, or, by either N+½ or N+1 for fractional components greater than 0.5. That is, in a conventional fractional-N divider 140, the divisor either includes or does not include an additional (+1) clock cycle. In the fractional-N divider 240 of this invention, the divisor either includes or does not include an additional half (+½) clock cycle. By using half the conventional step size of the selection between divisors, the magnitude of the systematic phase error is reduced in half, and the frequency of the periodic ‘catch-up’ cycles, or spurs, is doubled. To effect this frequency doubling, the fractional constant K provided to the sigma-delta calculator 160 is doubled, thereby doubling the aforementioned occurrences of a carry signal from the intermediate sum in thecalculator 160. (As is known in the art, an odd fractional constant generally provides better spur performance, by reducing repetitions, compared to an even fractional constant. In a preferred embodiment, a fractional constant of 2*K+/−1 is used in lieu of 2*K, to provide the odd fractional constant. The constant of 2*K is illustrated for ease of understanding.) - To effect the
half cycle divider 250, the generation of the frequency divided output of thedivider 250 is selectively controlled by either the positive-edge or negative-edge of the input signal from the voltage controlledoscillator 130. A preferred embodiment of a half-cycle divider 250 that is particularly well suited for use with a higher-order sigma-delta calculator is presented in FIG. 4, discussed below. - In the aforementioned divide-by-(N+0.1) example, which is conventionally provided by nine divide-by-N periods followed by one divide-by-(N+1) period, the
frequency synthesizer 200 of this invention will effect a four divide-by-N periods followed by one divide-by-(N+½) period. The average frequency will be (4*N+1*(N+0.5))/5, or N+0.1, as desired. Note, however, that the systematic phase error in this example is returned to zero (the aforementioned “catch-up” period) every five periods in thesynthesizer 200, as compared to every ten periods in thesynthesizer 100. - In like manner, a divide-by-(N+0.75), for example, which is conventionally provided by three divide-by-(N+1) periods and one divide-by-N period, will be provided by one divide-by-(N+1) period followed by one divide-by-(N+½) period, for an average frequency of (1*(N+1)+1*(N+½))/2, or N+0.75, as desired. Note, however, that the systematic phase error in this example is returned to zero every two periods in the
synthesizer 200, as compared to every four periods in thesynthesizer 100. - Similarly, a divide-by-(N+0.5) is effected directly by the half-
cycle divider 250 of thesynthesizer 200 of this invention, thereby introducing no systematic phase error, as compared to aconventional synthesizer 100, which effects a divide-by-(N+0.5) by alternative divide-by-N and divide-by-(N+1) periods, having a systematic phase error that is returned to zero every two periods. Alternatively stated, thesynthesizer 200 of this invention has twice the inherent resolution of aconventional synthesizer 100, and thus errors caused by approximating finer resolution by fractional averaging are substantially reduced, and in some cases, eliminated. - For the same output frequency and reference clock, the periodic reduction of the systematic phase error to zero in the
frequency synthesizer 200 of this invention occurs twice as often the periodic reduction of the systematic phase error in theconventional frequency synthesizer 100 of the prior art. That is, the spur frequency of thesynthesizer 200 is twice the spur frequency of theconventional frequency synthesizer 100, and the magnitude of the systematic phase error of thesynthesizer 200 is half that of theconventional frequency synthesizer 100. As noted above, the reduction in the magnitude of the systematic phase error provides for a multiplicative advantageous effect, particularly because of the presence of non-linearities in the performance of actual circuit components. As also noted above, the increased spur frequency places the spurs farther from the desired output frequency, thereby reducing the difficulty of filtering the spurs from the desired output. These advantages and others will be evident to one of ordinary skill in the art in view of this disclosure. - As noted above, higher order sigma-delta calculators are commonly used in conventional synthesizers. FIG. 3 illustrates a conventional second-order sigma-delta calculator, and FIG. 4 illustrates a preferred embodiment of a half-cycle divider that is particularly well suited for use in a fractional-N divider in accordance with this invention. For ease of reference, the second-order sigma-delta calculator is labeled as
reference item 160, indicating that it may be used as the sigma-delta calculator 160 in FIG. 2, although any of a number of different configurations, common in the art, may alternatively be employed. For example, the sigma-delta calculator 160 may be a first-order calculator, a third, fourth, or higher order calculator, and so on. In like manner, the half-cycle divider is labeled asreference item 250, indicating that it may be used as the half-cycle divider 250 in FIG. 2, although any of a number of different configurations may alternatively be employed to effect a direct fractional division, as will be evident to one of ordinary skill in the art in view of this disclosure. - The prior art second-order sigma-
delta calculator 160 of FIG. 3 includes two 310, 320, that are each configured to provide a carry signal that is used to generate an output symbol S, which is conventionally used in an N+S divider, such as theaccumulators divider 150 of FIG. 1. As indicated by the delay blocks 330 and 340, at each cycle, the prior output of the 310, 320, are each fed back to form an input for the next cycle. In this manner, theaccumulators 310, 320 continue to accumulate an intermediate sum, based on the fractional component K that is input to theaccumulators first accumulator 310. The value of K and the size of the accumulated sum are set such that a carry signal is generated systematically, corresponding to an accumulated 360 degree phase shift between the frequency-divided output and the intended fractional output, so as to enable the generation of a different divisor, to provide the aforementioned “catch-up” period. The summingdevice 350 provides an output that can be one of four values: −1, 0, +1, and +2. In a conventional frequency synthesizer, this output is provided to an N+S divider, so that the input signal from the voltage-controlled oscillator is selectively divided by N−1, N, N+1, or N+2, respectively. Each higher order sigma-delta calculators includes an additional accumulator-delay stage, in cascade. - The half-
cycle divider 250 of FIG. 4 includes a pair of divide-by-2 410, 420 that are operated out of phase with each other. The inverted output of one of the divide-by-2elements elements 420 is provided as an input to the other divide-by-2element 410, so as to generate a periodic clock signal from each 410, 420, as illustrated in the timing diagram of FIG. 5 by the lines identified as A and B, and their complements, A− and B−. To effect a direct fractional division, in half-cycle increments, aelement multiplexer 450 is configured to select one of the outputs (A, A−, B, or B−) of the 410, 420 as the input to a conventional divide-by N counter. Using the positive risingelements edge 501 of signal A as a reference, the span to the next risingedge 502 of signal A is illustrated as N cycles of the VCO out signal. As illustrated, the next risingedge 503 of signal B is delayed by a half-cycle from the rising edge of signal A. When thecalculator 160 indicates that a half-cycle span is required, themultiplexer 450 is configured to select signal B, or signal B−, each of which are offset by a half-cycle from signal A. The determination of the integer portion of the span is used in combination with the selected signal B or B− to determine the appropriate span. That is, for example, a span of N+0.5 can be implemented using an integer span of N and a half-cycle lag of 0.5, or, using an integer span of N+1 and a half-cycle lead of 0.5 (N+1-0.5). Illustrated in FIG. 5 is a sequence of continuous N+0.5 cycles, wherein the selection of outputs by themultiplexer 450 in an A to B to A− to B− order. If an integer span is required, themultiplexer 450 retains the selection of the prior output signal. - Illustrated in FIG. 6 is an example state diagram that can be used to control the selection of the signals A, A−, B, B− by the
multiplexer 450. At any point in time, the system may be in any one of the 00, 01, 11, or 10, corresponding to a current selection of either signal A, B, A−, and B−. When the calculator indicates a full integer span, the system remains in its current state, and the integer value is set to the appropriate integer. When thestates calculator 160 indicates a half-cycle fractional component in the span, the system changes to the next state, thereby providing the half-cycle duration that is combined with the appropriate integer number of full-cycle durations to provide the required span. Each time thecalculator 160 calls for a span with a half-cycle component, the system advances to the next state; each time the calculator calls for a span with no half-cycle component, the system remains in its current state. - The foregoing merely illustrates the principles of the invention. It will thus be appreciated that those skilled in the art will be able to devise various arrangements which, although not explicitly described or shown herein, embody the principles of the invention and are thus within its spirit and scope. For example, although the invention is presented herein in the context of a frequency synthesizer, other devices that conventionally use a combination of integer divisions with different divisors to effect an indirect fractional division will also benefit from the use of a fractional divider that provide an incremental step size between alternative divisors of less than one, and particularly an incremental step size corresponding to a half-cycle of the signal being divided. Such applications and/or alternative configurations are within the spirit and scope of the following claims.
Claims (17)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/800,118 US6456164B1 (en) | 2001-03-05 | 2001-03-05 | Sigma delta fractional-N frequency divider with improved noise and spur performance |
| EP02725076A EP1368896A1 (en) | 2001-03-05 | 2002-03-04 | Sigma delta fractional-n frequency divider with improved noise and spur performance |
| CN02801526.6A CN1462509A (en) | 2001-03-05 | 2002-03-04 | Increment summation fractional-N frequency divider with improved noise and spur performance |
| PCT/US2002/006678 WO2002071614A1 (en) | 2001-03-05 | 2002-03-04 | Sigma delta fractional-n frequency divider with improved noise and spur performance |
| JP2002570409A JP2004519917A (en) | 2001-03-05 | 2002-03-04 | Σ-ΔN frequency divider with improved noise and spur performance |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/800,118 US6456164B1 (en) | 2001-03-05 | 2001-03-05 | Sigma delta fractional-N frequency divider with improved noise and spur performance |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020121938A1 true US20020121938A1 (en) | 2002-09-05 |
| US6456164B1 US6456164B1 (en) | 2002-09-24 |
Family
ID=25177528
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/800,118 Expired - Fee Related US6456164B1 (en) | 2001-03-05 | 2001-03-05 | Sigma delta fractional-N frequency divider with improved noise and spur performance |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US6456164B1 (en) |
| EP (1) | EP1368896A1 (en) |
| JP (1) | JP2004519917A (en) |
| CN (1) | CN1462509A (en) |
| WO (1) | WO2002071614A1 (en) |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030109237A1 (en) * | 2001-12-12 | 2003-06-12 | Hung-Ming Chien | Method and apparatus for fractional-N synthesis |
| US20040179641A1 (en) * | 2003-03-11 | 2004-09-16 | Atheros Communications, Inc. | Frequency synthesizer with prescaler |
| EP1624575A1 (en) * | 2004-08-06 | 2006-02-08 | Stmicroelectronics SA | Frequency synthesiser architecture |
| CN100382430C (en) * | 2004-01-05 | 2008-04-16 | 华为技术有限公司 | Clock fractional frequency division method |
| US20110222644A1 (en) * | 2008-12-17 | 2011-09-15 | Atsufumi Shibayama | Clock frequency divider circuit and clock frequency division method |
| CN101090269B (en) * | 2006-06-15 | 2011-11-16 | 联发科技股份有限公司 | Phase Locked Loop Frequency Synthesizer and Its Modulation Method |
| US8922260B2 (en) * | 2013-05-02 | 2014-12-30 | Mstar Semiconductor, Inc. | Method and apparatus for a programmable frequency divider |
| US8994420B2 (en) * | 2012-05-11 | 2015-03-31 | Silicon Laboratories Inc. | Higher-order phase noise modulator to reduce spurs and quantization noise |
| US10122527B1 (en) * | 2018-03-23 | 2018-11-06 | Northrop Grumman Systems Corporation | Signal phase tracking with high resolution, wide bandwidth and low phase noise using compound phase locked loop |
| CN113381752A (en) * | 2021-06-24 | 2021-09-10 | 成都纳能微电子有限公司 | Half-frequency dividing circuit and method |
Families Citing this family (46)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1193876A1 (en) * | 2000-09-29 | 2002-04-03 | Koninklijke Philips Electronics N.V. | Frequency synthesizer and low-noise frequency synthesizing process |
| FI109384B (en) * | 2000-11-22 | 2002-07-15 | Tellabs Oy | Method and system for digitally adjusting the step clock of a delta sigma converter and / or switched capacitor filter |
| FR2829322B1 (en) * | 2001-09-03 | 2003-12-05 | St Microelectronics Sa | CIRCUIT FOR GENERATING A SIGNAL MODULATED IN PULSE WIDTH OF THE SIGMA DELTA TYPE |
| AU2002363140A1 (en) * | 2001-10-31 | 2003-05-12 | Sirf Technologies, Inc. | Fractional-r- frequency synthesizer |
| US6946884B2 (en) | 2002-04-25 | 2005-09-20 | Agere Systems Inc. | Fractional-N baseband frequency synthesizer in bluetooth applications |
| US6856184B2 (en) * | 2003-01-15 | 2005-02-15 | Agilent Technologies, Inc | Clock divider circuit |
| US7288998B2 (en) * | 2003-05-02 | 2007-10-30 | Silicon Laboratories Inc. | Voltage controlled clock synthesizer |
| US7436227B2 (en) * | 2003-05-02 | 2008-10-14 | Silicon Laboratories Inc. | Dual loop architecture useful for a programmable clock source and clock multiplier applications |
| US7064617B2 (en) * | 2003-05-02 | 2006-06-20 | Silicon Laboratories Inc. | Method and apparatus for temperature compensation |
| US7295077B2 (en) * | 2003-05-02 | 2007-11-13 | Silicon Laboratories Inc. | Multi-frequency clock synthesizer |
| US20050068118A1 (en) * | 2003-09-30 | 2005-03-31 | Silicon Laboratories, Inc. | Reconfigurable terminal |
| US7187241B2 (en) * | 2003-05-02 | 2007-03-06 | Silicon Laboratories Inc. | Calibration of oscillator devices |
| US7126436B1 (en) | 2003-09-25 | 2006-10-24 | Cypress Semiconductor Corp. | Frequency synthesizer having a more versatile and efficient fractional-N control circuit and method |
| US7119630B1 (en) | 2003-09-25 | 2006-10-10 | Cypress Semiconductor Corp. | Frequency synthesizer having a more versatile and efficient fractional-N control circuit and method using vector values |
| DE102004006995B4 (en) * | 2004-02-12 | 2007-05-31 | Infineon Technologies Ag | Digital phase-locked loop for sub-μ technologies |
| DE102004009116B3 (en) * | 2004-02-25 | 2005-04-28 | Infineon Technologies Ag | Delta-sigma frequency discriminator includes dither circuit for altering clock period of reference clock signal used for sampling register for suppression of modulation interference tones |
| US7068110B2 (en) * | 2004-06-28 | 2006-06-27 | Silicon Laboratories Inc. | Phase error cancellation |
| US7912109B1 (en) | 2005-06-30 | 2011-03-22 | Cypress Semiconductor Corporation | Spread spectrum frequency synthesizer with first order accumulation for frequency profile generation |
| US8174326B1 (en) | 2005-06-30 | 2012-05-08 | Cypress Semiconductor Corporation | Phase lock loop control error selection system and method |
| US7961059B1 (en) | 2005-06-30 | 2011-06-14 | Cypress Semiconductor Corporation | Phase lock loop control system and method with non-consecutive feedback divide values |
| US8072277B1 (en) | 2005-06-30 | 2011-12-06 | Cypress Semiconductor Corporation | Spread spectrum frequency synthesizer |
| US7701297B1 (en) | 2005-06-30 | 2010-04-20 | Cypress Semiconductor Corporation | Spread spectrum frequency synthesizer with improved frequency shape by adjusting the length of a standard curve used for spread spectrum modulation |
| US7813411B1 (en) | 2005-06-30 | 2010-10-12 | Cypress Semiconductor Corporation | Spread spectrum frequency synthesizer with high order accumulation for frequency profile generation |
| US7741918B1 (en) | 2005-06-30 | 2010-06-22 | Cypress Semiconductor Corporation | System and method for an enhanced noise shaping for spread spectrum modulation |
| US7948327B1 (en) | 2005-06-30 | 2011-05-24 | Cypress Semiconductor Corporation | Simplified phase lock loop control model system and method |
| US7932787B1 (en) | 2005-06-30 | 2011-04-26 | Cypress Semiconductor Corporation | Phase lock loop control system and method |
| US7680227B2 (en) * | 2006-03-02 | 2010-03-16 | Broadcom Corporation | Method and system for filter calibration using fractional-N frequency synthesized signals |
| KR100859226B1 (en) * | 2006-05-12 | 2008-09-18 | 주식회사 하이닉스반도체 | Counter to output counting signal with counting value in predetermined order |
| JP5244320B2 (en) * | 2007-01-16 | 2013-07-24 | 株式会社東芝 | Clock generation apparatus and method |
| FR2918820B1 (en) * | 2007-07-12 | 2009-11-27 | St Microelectronics Sa | DEVICE FOR PROVIDING AN ALTERNATIVE SIGNAL. |
| US8575976B2 (en) * | 2009-11-23 | 2013-11-05 | Samsung Electronics Co., Ltd. | Frequency divider systems and methods thereof |
| US8278982B2 (en) * | 2009-12-29 | 2012-10-02 | Analog Devices, Inc. | Low noise fractional divider using a multiphase oscillator |
| US8862648B2 (en) | 2011-05-24 | 2014-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fast filter calibration apparatus |
| EP2613442B1 (en) * | 2012-01-06 | 2015-05-13 | u-blox AG | A method for determining an offset term for a fractional-N PLL synthesizer signal, a synthesizer for carrying out the method, a signal processing device and a GNSS receiver |
| US9024680B2 (en) | 2013-06-24 | 2015-05-05 | Sandisk Technologies Inc. | Efficiency for charge pumps with low supply voltages |
| US9048847B2 (en) * | 2013-09-24 | 2015-06-02 | Analog Devices Global | Apparatus and methods for synchronizing phase-locked loops |
| US8723568B1 (en) * | 2013-12-20 | 2014-05-13 | Qualcomm Incorporated | Local oscillator signal generation using delay locked loops |
| JP6360386B2 (en) * | 2014-08-12 | 2018-07-18 | ルネサスエレクトロニクス株式会社 | Spread spectrum clock generation circuit |
| US9673847B1 (en) | 2015-11-25 | 2017-06-06 | Analog Devices, Inc. | Apparatus and methods for transceiver calibration |
| US9979408B2 (en) | 2016-05-05 | 2018-05-22 | Analog Devices, Inc. | Apparatus and methods for phase synchronization of phase-locked loops |
| US9992049B1 (en) * | 2016-06-17 | 2018-06-05 | Xilinx, Inc. | Numerically controlled oscillator for fractional burst clock data recovery applications |
| CN106650877B (en) * | 2016-11-25 | 2019-08-23 | 华东师范大学 | Maximize the output feedback incremental summation modulator of output length of the cycle |
| US11082051B2 (en) | 2018-05-11 | 2021-08-03 | Analog Devices Global Unlimited Company | Apparatus and methods for timing offset compensation in frequency synthesizers |
| CN109257043B (en) * | 2018-10-25 | 2021-03-30 | 电子科技大学 | High-speed broadband division chain applied to phase-locked loop frequency synthesizer |
| US11212072B1 (en) | 2020-12-22 | 2021-12-28 | Xilinx, Inc. | Circuit for and method of processing a data stream |
| CN119543934B (en) * | 2024-11-04 | 2025-09-12 | 华中科技大学 | Fractional multi-mode frequency divider circuit based on space-time averaging and phase interpolation technology |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5055802A (en) | 1990-04-30 | 1991-10-08 | Motorola, Inc. | Multiaccumulator sigma-delta fractional-n synthesis |
| US5070310A (en) | 1990-08-31 | 1991-12-03 | Motorola, Inc. | Multiple latched accumulator fractional N synthesis |
| US5604468A (en) | 1996-04-22 | 1997-02-18 | Motorola, Inc. | Frequency synthesizer with temperature compensation and frequency multiplication and method of providing the same |
| US5889436A (en) * | 1996-11-01 | 1999-03-30 | National Semiconductor Corporation | Phase locked loop fractional pulse swallowing frequency synthesizer |
| US5920233A (en) | 1996-11-18 | 1999-07-06 | Peregrine Semiconductor Corp. | Phase locked loop including a sampling circuit for reducing spurious side bands |
| US6157694A (en) * | 1998-12-09 | 2000-12-05 | Lucent Technologies, Inc. | Fractional frequency divider |
| US6310498B1 (en) * | 1998-12-09 | 2001-10-30 | Agere Systems Guardian Corp. | Digital phase selection circuitry and method for reducing jitter |
| US6329850B1 (en) * | 1999-12-27 | 2001-12-11 | Texas Instruments Incorporated | Precision frequency and phase synthesis |
-
2001
- 2001-03-05 US US09/800,118 patent/US6456164B1/en not_active Expired - Fee Related
-
2002
- 2002-03-04 WO PCT/US2002/006678 patent/WO2002071614A1/en not_active Ceased
- 2002-03-04 JP JP2002570409A patent/JP2004519917A/en not_active Withdrawn
- 2002-03-04 EP EP02725076A patent/EP1368896A1/en not_active Withdrawn
- 2002-03-04 CN CN02801526.6A patent/CN1462509A/en active Pending
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7231196B2 (en) * | 2001-12-12 | 2007-06-12 | Broadcom Corporation | Method and apparatus for fractional-N synthesis |
| US20030109237A1 (en) * | 2001-12-12 | 2003-06-12 | Hung-Ming Chien | Method and apparatus for fractional-N synthesis |
| US20040179641A1 (en) * | 2003-03-11 | 2004-09-16 | Atheros Communications, Inc. | Frequency synthesizer with prescaler |
| US6928127B2 (en) * | 2003-03-11 | 2005-08-09 | Atheros Communications, Inc. | Frequency synthesizer with prescaler |
| CN100382430C (en) * | 2004-01-05 | 2008-04-16 | 华为技术有限公司 | Clock fractional frequency division method |
| US7298218B2 (en) | 2004-08-06 | 2007-11-20 | Stmicroelectronics S.A. | Frequency synthesizer architecture |
| US20060030285A1 (en) * | 2004-08-06 | 2006-02-09 | Stmicroelectronics S.A. | Frequency synthesizer architecture |
| EP1624575A1 (en) * | 2004-08-06 | 2006-02-08 | Stmicroelectronics SA | Frequency synthesiser architecture |
| CN101090269B (en) * | 2006-06-15 | 2011-11-16 | 联发科技股份有限公司 | Phase Locked Loop Frequency Synthesizer and Its Modulation Method |
| US20110222644A1 (en) * | 2008-12-17 | 2011-09-15 | Atsufumi Shibayama | Clock frequency divider circuit and clock frequency division method |
| US8369477B2 (en) * | 2008-12-17 | 2013-02-05 | Nec Corporation | Clock frequency divider circuit and clock frequency division method |
| US8994420B2 (en) * | 2012-05-11 | 2015-03-31 | Silicon Laboratories Inc. | Higher-order phase noise modulator to reduce spurs and quantization noise |
| US8922260B2 (en) * | 2013-05-02 | 2014-12-30 | Mstar Semiconductor, Inc. | Method and apparatus for a programmable frequency divider |
| US10122527B1 (en) * | 2018-03-23 | 2018-11-06 | Northrop Grumman Systems Corporation | Signal phase tracking with high resolution, wide bandwidth and low phase noise using compound phase locked loop |
| CN113381752A (en) * | 2021-06-24 | 2021-09-10 | 成都纳能微电子有限公司 | Half-frequency dividing circuit and method |
Also Published As
| Publication number | Publication date |
|---|---|
| CN1462509A (en) | 2003-12-17 |
| WO2002071614A1 (en) | 2002-09-12 |
| US6456164B1 (en) | 2002-09-24 |
| EP1368896A1 (en) | 2003-12-10 |
| JP2004519917A (en) | 2004-07-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6456164B1 (en) | Sigma delta fractional-N frequency divider with improved noise and spur performance | |
| JP4493887B2 (en) | Fractional N frequency synthesizer and method of operating the same | |
| US10396808B2 (en) | Fractional-N phase lock loop apparatus and method using multi-element fractional dividers | |
| US7605665B2 (en) | Fractional-N phase locked loop | |
| US20030198311A1 (en) | Fractional-N frequency synthesizer and method | |
| US7518455B2 (en) | Delta-sigma modulated fractional-N PLL frequency synthesizer | |
| JP4620931B2 (en) | Noise shaping and digital frequency synthesis | |
| CN101558555B (en) | Use frequency modulator and the method for phase ring | |
| US6642800B2 (en) | Spurious-free fractional-N frequency synthesizer with multi-phase network circuit | |
| US6943598B2 (en) | Reduced-size integrated phase-locked loop | |
| US7560962B2 (en) | Generating an output signal with a frequency that is a non-integer fraction of an input signal | |
| JP3611589B2 (en) | Fractional N divider | |
| EP4175180B1 (en) | Circuitry and methods for fractional division of high-frequency clock signals | |
| US5256981A (en) | Digital error corrected fractional-N synthesizer and method | |
| US7126436B1 (en) | Frequency synthesizer having a more versatile and efficient fractional-N control circuit and method | |
| CN101079632B (en) | Low-jitter spread spectrum clocking generator | |
| US20050237090A1 (en) | Frequency synthesizer and method | |
| US7119630B1 (en) | Frequency synthesizer having a more versatile and efficient fractional-N control circuit and method using vector values | |
| US6346833B1 (en) | Frequency multiplier circuit | |
| KR20080018223A (en) | Prescaler for Fractional-N Synthesizer | |
| US6298106B1 (en) | Frequency synthesiser | |
| US20050036580A1 (en) | Programmable phase-locked loop fractional-N frequency synthesizer | |
| JP3210849B2 (en) | Fractional-N frequency synthesizer | |
| JP2004080404A (en) | Semiconductor device | |
| WO2012150621A1 (en) | Frequency synthesizer |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: U.S. PHILIPS CORPORATION, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FAN, YIPING;REEL/FRAME:011589/0495 Effective date: 20010302 |
|
| AS | Assignment |
Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PHILIPS ELECTRONICS NORTH AMERICA CORPORATION;REEL/FRAME:013162/0898 Effective date: 20020731 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060924 |