US20020084803A1 - Boosted multiplexer transmission gate - Google Patents
Boosted multiplexer transmission gate Download PDFInfo
- Publication number
- US20020084803A1 US20020084803A1 US09/752,063 US75206300A US2002084803A1 US 20020084803 A1 US20020084803 A1 US 20020084803A1 US 75206300 A US75206300 A US 75206300A US 2002084803 A1 US2002084803 A1 US 2002084803A1
- Authority
- US
- United States
- Prior art keywords
- capacitor
- transistor
- node
- control signal
- transmission gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000005540 biological transmission Effects 0.000 title claims abstract description 60
- 239000003990 capacitor Substances 0.000 claims abstract description 66
- 230000001808 coupling effect Effects 0.000 claims abstract description 5
- 238000000034 method Methods 0.000 claims abstract description 5
- 230000004044 response Effects 0.000 claims description 20
- 230000008878 coupling Effects 0.000 claims 13
- 238000010168 coupling process Methods 0.000 claims 13
- 238000005859 coupling reaction Methods 0.000 claims 13
- 230000007704 transition Effects 0.000 description 11
- 230000008859 change Effects 0.000 description 4
- 230000001934 delay Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 238000007599 discharging Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
- H03K17/6872—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor using complementary field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/06—Modifications for ensuring a fully conducting state
- H03K17/063—Modifications for ensuring a fully conducting state in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/693—Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
Definitions
- the present invention is related to an apparatus and method for boosting transmission gates to speed the transmission of digital signals by transmission gates in multiplexed circuits.
- FIG. 1 is a schematic diagram of a prior art transmission gate.
- Circuit 100 is comprised of enable input 110 , inverter 112 , data input 120 , data output 122 , NMOS transistor 130 , and PMOS transistor 140 .
- Circuit 100 is designed to allow signals to pass through from data input 120 to data output 122 in response to enable input 110 being driven low, i.e., to 0.
- PMOS transistor 140 receives enable input 110 , directly, and allows signals to pass from data input 120 to data output 122 in response to enable input 110 being driven low, i.e., being driven to closer to 0 volts than to VCC.
- NMOS transistor 130 receives an inverted form of enable input 110 , indirectly, through inverter 112 , and allows signals to pass from data input 120 to data output 122 also in response to enable input 110 being driven low. Delays are incurred arising from the time required for transistors 130 and 140 to respond to changes between high and low of enable input 110 , and further delays are incurred if circuit 100 is used to pass a signal from data input 120 to a data output 122 that is connected to many other devices, as would commonly occur where circuit 100 is part of a multiplexer, or to a data output 122 that is connected to a lengthy transmission line.
- FIG. 1 is a schematic diagram of a prior art transmission gate.
- FIGS. 2 a, 2 b and 2 c are schematic views of one embodiment of a transmission gate in accordance with the present invention, illustrating different phases of normal operation.
- FIG. 3 is a schematic view of another embodiment of the present invention.
- the present invention concerns the boosting of control signals to transistors of a transmission gate, i.e., the present invention concerns the boosting of control signals to transistors used in controlling the transmission of signals between devices.
- a transmission gate could be used in multiplexer and/or demultiplexer circuits where large numbers of inputs and/or outputs of transmission gates are connected together.
- the present invention may also be used singly or in parallel to speed the transmission of one or more signals over lengthy distances.
- FIGS. 2 a, 2 b and 2 c are schematic diagrams of one embodiment of a boosted transmission gate according to the teachings of the present invention.
- Circuit 200 is comprised of enable input 210 ; inverter 212 ; capacitors 234 and 244 ; NMOS transistors 230 , 238 , 242 and 246 ; PMOS transistors 232 , 236 , 240 and 248 ; data input 220 and data output 222 .
- Transistors 230 and 240 of circuit 200 controllably allow data signals to pass from data input 220 to data output 222 in response to control signals received at enable input 210 and boosted through transistors 232 , 236 , 238 , 242 , 246 and 248 , and capacitors 234 and 244 .
- data signals are allowed to pass from data input 220 to data output 222 (i.e., circuit 200 is “on”) when a low signal is received at enable input 210 (i.e., when enable input 210 is driven towards 0 volts), and data signals are not allowed to pass (i.e., circuit 200 is “off”) when a high signal is received at enable input 210 (i.e., when enable input 210 is drive towards VCC).
- Inverter 212 directly receives control signals from enable input 210 , and creates inverted control signals.
- Capacitor 244 , NMOS transistors 238 and 242 , and PMOS transistor 236 receive the control signals directly from enable input 210
- capacitor 234 , NMOS transistor 246 , and PMOS transistors 232 and 248 receive the inverted control signals from inverter 212 .
- NMOS transistor 230 is controlled by transistors 236 and 238
- PMOS transistor 240 is controlled by transistors 246 and 248 .
- the gate inputs of transistors 230 and 240 are overdriven with a boosted signal to cause them to be turned on more strongly and to speed the passage of data signals from data input 220 to data output 222 .
- This increased switching speed mitigates the increased delay incurred when the capacitive load encountered at data output 222 is increased as a result of being connected to numerous other devices (not shown) or as a result of being connected to a lengthy transmission line (also not shown).
- This overdriving of the gate inputs of transistors 230 and 240 is achieved through the charging and discharging of capacitors 234 and 244 , respectively.
- FIG. 2 b illustrates the condition of various transistors of circuit 200 when circuit 200 is off. Arrows indicate the flow of signals permitted by transistors 232 , 238 , 242 and 248 being turned on.
- circuit 200 is off when enable input 210 is driven by a high signal.
- the gate inputs of transistors 236 and 238 receive this high signal, causing PMOS transistor 236 to turn off and NMOS transistor 238 to turn on, thereby causing the gate input of NMOS transistor 230 to be driven low through NMOS transistor 238 and causing NMOS transistor 230 to be in an off state.
- node A of capacitor 234 and the gate input of PMOS transistor 232 receive the low signal generated by inverter 212 from the high signal from enable input 210 , causing PMOS transistor 232 to turn on, thereby causing node B of capacitor 234 to be driven high.
- the low signal to node A and the high signal to node B of capacitor 234 charges capacitor 234 .
- PMOS transistor 240 While a high signal is received on enable input 210 , PMOS transistor 240 is similarly caused to be in an off state in a manner corresponding to NMOS transistor 230 .
- the high signal received by the gate inputs of transistors 236 and 238 is inverted by inverter 212 and is received as a low signal by the gate inputs of transistors 246 and 248 .
- NMOS transistor 246 is caused to turn off
- PMOS transistor 248 is caused to turn on, thereby causing the gate input of PMOS transistor 240 to be driven high through PMOS transistor 248 and causing PMOS transistor 240 to be in an off state.
- node A of capacitor 244 and the gate input of NMOS transistor 242 receive the high signal from enable input 210 , causing NMOS transistor 242 to turn on, thereby causing node B of capacitor 242 to be driven low.
- the high signal to node A and the low signal to node B of capacitor 244 charges capacitor 244 .
- FIG. 2 c illustrates the condition of various transistors of circuit 200 when circuit 200 is on
- FIG. 2 a illustrates the transition of voltages at various points that occurs when circuit 200 changes from an off state to an on state.
- arrows indicate the flow of signals permitted by transistors 230 , 236 , 240 and 246 being turned on.
- transistors 236 and 238 change states, resulting in NMOS transistor 238 turning off and PMOS transistor 236 turning on.
- inverter 212 inverts the transitioning signal received at enable input 210 , providing a transition from a low to a high state to node A of capacitor 234 and to the gate input of PMOS transistor 232 , thereby causing PMOS transistor 232 to change states resulting in PMOS transistor 232 turning off.
- the turning off of PMOS transistor 232 and the turning on of PMOS transistor 236 serve to connect node B of capacitor 234 to the gate input of NMOS transistor 230 .
- the charge previously stored within capacitor 234 while circuit 200 was off, the rising transition on node A of capacitor 234 from 0 volts to VCC, and the coupling action of capacitor 234 all serve to bootstrap node B from VCC to a voltage of VCC+ ⁇ V.
- this “bootstrapping” occurs as a result of capacitor 234 having been caused to earlier store a charge with 0 volts at its node A and VCC at its node B, forming a differential in voltage of ⁇ V across the capacitor, between nodes A and B.
- This differential in voltage remains as node A is transitioned from 0 to VCC, with the result that the differential is added to the voltage at node A, and a voltage of VCC+ ⁇ V at node B is the result.
- NMOS transistor 230 Through PMOS transistor 236 , the gate input of NMOS transistor 230 is supplied with this overdrive voltage of VCC+ ⁇ V, causing NMOS transistor 230 to be turned on more strongly, thereby speeding the propagation of data signals from data input 220 to data output 222 .
- PMOS transistor 240 While the signal received at enable input 210 transitions from high to low, PMOS transistor 240 is similarly caused to transition from an off state to an on state in a manner corresponding to NMOS transistor 230 .
- Transistors 246 and 248 like transistors 236 and 238 , change states in response to the transition at enable input 210 , with PMOS transistor 248 turning off and NMOS transistor 246 turning on, although transistors 246 and 248 actually receive an inverted form of this transition through inverter 212 .
- the high to low transition received at enable input 210 is directly received at node A of capacitor 244 and the gate input of NMOS transistor 242 , thereby causing NMOS transistor 242 to change states resulting in NMOS transistor 242 turning off.
- the turning off of NMOS transistor 242 and the turning on of NMOS transistor 246 serve to connect node B of capacitor 244 to the gate input of PMOS transistor 240 .
- NMOS transistor 246 Through NMOS transistor 246 , the gate input of PMOS transistor 240 is supplied with this negative overdrive voltage of ⁇ V, causing PMOS transistor 240 to be turned on more strongly, thereby speeding the propagation of data signals from data input 200 to data output 222 .
- FIG. 3 is a schematic view of a multiplexer circuit embodying the present invention.
- a plurality of circuits 300 a through 300 n are shown incorporated into a multiplexer device.
- Each of circuits 300 a through 300 n correspond generally to circuit 200 , as earlier described.
- Circuits 300 a through 300 n have enable inputs 310 a through 310 n that correspond to enable input 210 of circuit 200 of FIG. 2, as well as corresponding data inputs 320 a through 320 n and corresponding data outputs 322 a through 322 n.
- Enable inputs 310 a through 310 n are driven by selector circuit 302 , which sends a signal to one of circuits 300 a through 300 n causing signals on one of data inputs 320 a through 320 n to be allowed to pass through to a corresponding one of outputs 322 a through 322 n.
- Outputs 322 a through 322 n are coupled together, forming the multiplexed output of the multiplexer device.
- circuits 300 a through 300 n the gates of a pair of transistors (specifically one NMOS transistor and one PMOS transistor, neither of which are shown) that correspond to NMOS transistor 230 and PMOS transistor 240 , respectively, of circuit 200 are overdriven to increase the speed with which the pair of transistors transition from an off state to an on state.
- a pair of transistors specifically one NMOS transistor and one PMOS transistor, neither of which are shown
- the example embodiments of the present invention are described in the context of a circuit acting to controllably allow the passage of signals in response to an enable signal with a low active state, such that a low enable signal is meant to cause the passage of a data signal, while a high enable signals is meant to disallow such passage.
- the present invention may be practiced with an enable signal with a high active state, bringing about the reverse functionality.
- the present invention may be practiced using a combination of transistors and/or inverters causing the inversion of data signals, as well as their passage.
Landscapes
- Logic Circuits (AREA)
- Electronic Switches (AREA)
Abstract
Description
- The present invention is related to an apparatus and method for boosting transmission gates to speed the transmission of digital signals by transmission gates in multiplexed circuits.
- Commonly available electronic devices use transmission gates to output digital signals to other devices. It is often necessary to output a single digital signal to a node to which many devices are attached, especially in the case of multiplexers, where the outputs of many devices such as transmission gates are attached to a single node. Having so many devices attached to a single node increases the capacitive load, which in turn, increases the time required by a transmission gate to raise or lower the voltage of a node to the level at which the node is to be driven.
- Prior solutions to overcome this capacitive load often entail using more powerful transmission gates, and this is often done by designing transmission gates that are physically larger. However, such prior designs for increasing the power of transmission gates have suffered the drawbacks of increased power consumption, increased delays in response time by the transmission gate, and actually further increasing the capacitive load that is sought to be overcome. Indeed, the increase in capacitive load caused by the use of more powerful transmission gates can actually defeat the benefits sought to the extent that the result of using a more powerful transmission gate is actually worse, especially where the outputs of multiple ones of such powerful transmission gates are attached to the same node, as would often occur in multiplexers. Furthermore, these drawbacks of increased power consumption and increased response time have become of ever increasing concern as desires for ever greater power conservation and circuit speed have continued to grow.
- FIG. 1 is a schematic diagram of a prior art transmission gate.
Circuit 100 is comprised of enableinput 110,inverter 112,data input 120,data output 122, NMOS transistor 130, andPMOS transistor 140.Circuit 100 is designed to allow signals to pass through fromdata input 120 todata output 122 in response to enableinput 110 being driven low, i.e., to 0.PMOS transistor 140 receives enableinput 110, directly, and allows signals to pass fromdata input 120 todata output 122 in response to enableinput 110 being driven low, i.e., being driven to closer to 0 volts than to VCC. Correspondingly, NMOS transistor 130 receives an inverted form of enableinput 110, indirectly, throughinverter 112, and allows signals to pass fromdata input 120 todata output 122 also in response to enableinput 110 being driven low. Delays are incurred arising from the time required fortransistors 130 and 140 to respond to changes between high and low of enableinput 110, and further delays are incurred ifcircuit 100 is used to pass a signal fromdata input 120 to adata output 122 that is connected to many other devices, as would commonly occur wherecircuit 100 is part of a multiplexer, or to adata output 122 that is connected to a lengthy transmission line. - The objects, features, and advantages of the present invention will be apparent to one skilled in the art in view of the following detailed description in which:
- FIG. 1 is a schematic diagram of a prior art transmission gate.
- FIGS. 2 a, 2 b and 2 c are schematic views of one embodiment of a transmission gate in accordance with the present invention, illustrating different phases of normal operation.
- FIG. 3 is a schematic view of another embodiment of the present invention.
- In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention.
- The present invention concerns the boosting of control signals to transistors of a transmission gate, i.e., the present invention concerns the boosting of control signals to transistors used in controlling the transmission of signals between devices. Such a transmission gate could be used in multiplexer and/or demultiplexer circuits where large numbers of inputs and/or outputs of transmission gates are connected together. However, as those skilled in the art will appreciate, the present invention may also be used singly or in parallel to speed the transmission of one or more signals over lengthy distances.
- FIGS. 2 a, 2 b and 2 c are schematic diagrams of one embodiment of a boosted transmission gate according to the teachings of the present invention. Circuit 200 is comprised of enable
input 210;inverter 212; 234 and 244;capacitors 230, 238, 242 and 246;NMOS transistors 232, 236, 240 and 248;PMOS transistors data input 220 anddata output 222. 230 and 240 of circuit 200 controllably allow data signals to pass fromTransistors data input 220 todata output 222 in response to control signals received at enableinput 210 and boosted through 232, 236, 238, 242, 246 and 248, andtransistors 234 and 244. Specifically, in this embodiment, data signals are allowed to pass fromcapacitors data input 220 to data output 222 (i.e., circuit 200 is “on”) when a low signal is received at enable input 210 (i.e., when enableinput 210 is driven towards 0 volts), and data signals are not allowed to pass (i.e., circuit 200 is “off”) when a high signal is received at enable input 210 (i.e., when enableinput 210 is drive towards VCC). -
Inverter 212 directly receives control signals from enableinput 210, and creates inverted control signals.Capacitor 244, 238 and 242, andNMOS transistors PMOS transistor 236 receive the control signals directly from enableinput 210, whilecapacitor 234,NMOS transistor 246, and 232 and 248 receive the inverted control signals fromPMOS transistors inverter 212. In turn,NMOS transistor 230 is controlled by 236 and 238, andtransistors PMOS transistor 240 is controlled by 246 and 248.transistors - In the normal operation of circuit 200, the gate inputs of
230 and 240 are overdriven with a boosted signal to cause them to be turned on more strongly and to speed the passage of data signals fromtransistors data input 220 todata output 222. This increased switching speed mitigates the increased delay incurred when the capacitive load encountered atdata output 222 is increased as a result of being connected to numerous other devices (not shown) or as a result of being connected to a lengthy transmission line (also not shown). This overdriving of the gate inputs of 230 and 240 is achieved through the charging and discharging oftransistors 234 and 244, respectively.capacitors - FIG. 2 b illustrates the condition of various transistors of circuit 200 when circuit 200 is off. Arrows indicate the flow of signals permitted by
232, 238, 242 and 248 being turned on. As earlier described, in this embodiment, circuit 200 is off when enabletransistors input 210 is driven by a high signal. The gate inputs of 236 and 238 receive this high signal, causingtransistors PMOS transistor 236 to turn off andNMOS transistor 238 to turn on, thereby causing the gate input ofNMOS transistor 230 to be driven low throughNMOS transistor 238 and causingNMOS transistor 230 to be in an off state. While this is occurring, node A ofcapacitor 234 and the gate input ofPMOS transistor 232 receive the low signal generated byinverter 212 from the high signal from enableinput 210, causingPMOS transistor 232 to turn on, thereby causing node B ofcapacitor 234 to be driven high. The low signal to node A and the high signal to node B ofcapacitor 234 chargescapacitor 234. - While a high signal is received on enable
input 210,PMOS transistor 240 is similarly caused to be in an off state in a manner corresponding toNMOS transistor 230. The high signal received by the gate inputs of 236 and 238 is inverted bytransistors inverter 212 and is received as a low signal by the gate inputs of 246 and 248. In a manner corresponding totransistors 236 and 238,transistors NMOS transistor 246 is caused to turn off, whilePMOS transistor 248 is caused to turn on, thereby causing the gate input ofPMOS transistor 240 to be driven high throughPMOS transistor 248 and causingPMOS transistor 240 to be in an off state. While this is occurring, and in a manner corresponding tocapacitor 234 andPMOS transistor 232, node A ofcapacitor 244 and the gate input ofNMOS transistor 242 receive the high signal from enableinput 210, causingNMOS transistor 242 to turn on, thereby causing node B ofcapacitor 242 to be driven low. The high signal to node A and the low signal to node B ofcapacitor 244 chargescapacitor 244. - FIG. 2 c illustrates the condition of various transistors of circuit 200 when circuit 200 is on, and FIG. 2a illustrates the transition of voltages at various points that occurs when circuit 200 changes from an off state to an on state. In FIG. 2c, arrows indicate the flow of signals permitted by
230, 236, 240 and 246 being turned on. When the signal received at enabletransistors input 210 transitions from a high to a low state, 236 and 238 change states, resulting intransistors NMOS transistor 238 turning off andPMOS transistor 236 turning on. At the same time,inverter 212 inverts the transitioning signal received at enableinput 210, providing a transition from a low to a high state to node A ofcapacitor 234 and to the gate input ofPMOS transistor 232, thereby causingPMOS transistor 232 to change states resulting inPMOS transistor 232 turning off. The turning off ofPMOS transistor 232 and the turning on ofPMOS transistor 236 serve to connect node B ofcapacitor 234 to the gate input ofNMOS transistor 230. The charge previously stored withincapacitor 234 while circuit 200 was off, the rising transition on node A ofcapacitor 234 from 0 volts to VCC, and the coupling action ofcapacitor 234 all serve to bootstrap node B from VCC to a voltage of VCC+ΔV. As those skilled in the art will understand, this “bootstrapping” occurs as a result ofcapacitor 234 having been caused to earlier store a charge with 0 volts at its node A and VCC at its node B, forming a differential in voltage of ΔV across the capacitor, between nodes A and B. This differential in voltage remains as node A is transitioned from 0 to VCC, with the result that the differential is added to the voltage at node A, and a voltage of VCC+ΔV at node B is the result. ThroughPMOS transistor 236, the gate input ofNMOS transistor 230 is supplied with this overdrive voltage of VCC+ΔV, causingNMOS transistor 230 to be turned on more strongly, thereby speeding the propagation of data signals fromdata input 220 todata output 222. - While the signal received at enable
input 210 transitions from high to low,PMOS transistor 240 is similarly caused to transition from an off state to an on state in a manner corresponding toNMOS transistor 230. 246 and 248, likeTransistors 236 and 238, change states in response to the transition at enabletransistors input 210, withPMOS transistor 248 turning off andNMOS transistor 246 turning on, although 246 and 248 actually receive an inverted form of this transition throughtransistors inverter 212. At the same time, the high to low transition received at enableinput 210 is directly received at node A ofcapacitor 244 and the gate input ofNMOS transistor 242, thereby causingNMOS transistor 242 to change states resulting inNMOS transistor 242 turning off. In a manner corresponding tocapacitor 234, the turning off ofNMOS transistor 242 and the turning on ofNMOS transistor 246 serve to connect node B ofcapacitor 244 to the gate input ofPMOS transistor 240. The charge previously stored withincapacitor 244 while circuit 200 was off, the falling transition on node A ofcapacitor 244 from VCC to 0 volts, and the coupling action ofcapacitor 244 all serve to bootstrap node B from 0 to a voltage of −ΔV. ThroughNMOS transistor 246, the gate input ofPMOS transistor 240 is supplied with this negative overdrive voltage of −ΔV, causingPMOS transistor 240 to be turned on more strongly, thereby speeding the propagation of data signals from data input 200 todata output 222. - FIG. 3 is a schematic view of a multiplexer circuit embodying the present invention. A plurality of
circuits 300 a through 300 n are shown incorporated into a multiplexer device. Each ofcircuits 300 a through 300 n correspond generally to circuit 200, as earlier described.Circuits 300 a through 300 n have enable inputs 310 a through 310 n that correspond to enableinput 210 of circuit 200 of FIG. 2, as well as correspondingdata inputs 320 a through 320 n and corresponding data outputs 322 a through 322 n. Enable inputs 310 a through 310 n are driven byselector circuit 302, which sends a signal to one ofcircuits 300 a through 300 n causing signals on one ofdata inputs 320 a through 320 n to be allowed to pass through to a corresponding one of outputs 322 a through 322 n. Outputs 322 a through 322 n are coupled together, forming the multiplexed output of the multiplexer device. Within each ofcircuits 300 a through 300 n, the gates of a pair of transistors (specifically one NMOS transistor and one PMOS transistor, neither of which are shown) that correspond toNMOS transistor 230 andPMOS transistor 240, respectively, of circuit 200 are overdriven to increase the speed with which the pair of transistors transition from an off state to an on state. - The invention has been described in conjunction with the preferred embodiment. It is evident that numerous alternatives, modifications, variations and uses will be apparent to those skilled in the art in light of the foregoing description. It will be understood by those skilled in the art, that the present invention may be practiced in support of other combinations of functions in a computer system.
- The example embodiments of the present invention are described in the context of a circuit acting to controllably allow the passage of signals in response to an enable signal with a low active state, such that a low enable signal is meant to cause the passage of a data signal, while a high enable signals is meant to disallow such passage. However, as those skilled in the art will appreciate, the present invention may be practiced with an enable signal with a high active state, bringing about the reverse functionality. Furthermore, the present invention may be practiced using a combination of transistors and/or inverters causing the inversion of data signals, as well as their passage.
Claims (16)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/752,063 US6404237B1 (en) | 2000-12-29 | 2000-12-29 | Boosted multiplexer transmission gate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/752,063 US6404237B1 (en) | 2000-12-29 | 2000-12-29 | Boosted multiplexer transmission gate |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US6404237B1 US6404237B1 (en) | 2002-06-11 |
| US20020084803A1 true US20020084803A1 (en) | 2002-07-04 |
Family
ID=25024694
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/752,063 Expired - Lifetime US6404237B1 (en) | 2000-12-29 | 2000-12-29 | Boosted multiplexer transmission gate |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6404237B1 (en) |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050003612A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Sram cell |
| US20050001218A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Double-gated transistor circuit |
| US20050001319A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Multi-configurable independently multi-gated MOSFET |
| US20090251115A1 (en) * | 2005-07-01 | 2009-10-08 | Von Kaenel Vincent R | Rapid Supply Voltage Ramp |
| WO2010080889A1 (en) * | 2009-01-07 | 2010-07-15 | Zentrum Mikroelektronik Dresden Ag | Adaptive bootstrap circuit for controlling cmos switch(es) |
| US20140306734A1 (en) * | 2013-04-11 | 2014-10-16 | SK Hynix Inc. | Data output circuit and method for driving the same |
| EP3174201A1 (en) * | 2010-10-21 | 2017-05-31 | Atmel Corporation | Switch used in programmable gain amplifier and programmable gain amplifier |
| EP4589846A1 (en) * | 2024-01-19 | 2025-07-23 | Nexperia B.V. | A passgate switch gate-driver control for preventing no-overshoot when switching |
| WO2025212121A1 (en) * | 2024-04-01 | 2025-10-09 | Microsemi Soc Corp. | Apparatus including a cmos pass gate circuit and a bootstrap circuit |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7181490B1 (en) * | 2001-02-14 | 2007-02-20 | Cisco Technology, Inc. | Method and apparatus for mapping network events to names of network devices |
| US6677798B2 (en) * | 2002-02-07 | 2004-01-13 | Faraday Technology Corp. | High speed voltage level shifter |
| US6731155B2 (en) * | 2002-02-13 | 2004-05-04 | Intersil Americas Inc | Track and hold with dual pump circuit |
| US7064599B1 (en) * | 2003-11-19 | 2006-06-20 | National Semiconductor Corporation | Apparatus and method for signal transmission |
| US7268610B2 (en) * | 2004-09-03 | 2007-09-11 | Qualcomm Incorporated | Low-voltage CMOS switch with novel clock boosting scheme |
| KR100602361B1 (en) * | 2004-09-22 | 2006-07-19 | 삼성에스디아이 주식회사 | Demultiplexer, light emitting display device using same and driving method thereof |
| US7423448B2 (en) * | 2006-03-03 | 2008-09-09 | Aeroflex Colorado Springs Inc. | Radiation hardened logic circuit |
| US7471135B2 (en) * | 2006-12-05 | 2008-12-30 | Cypress Semiconductor Corp. | Multiplexer circuit |
| US7821866B1 (en) | 2007-11-14 | 2010-10-26 | Cypress Semiconductor Corporation | Low impedance column multiplexer circuit and method |
| US8143934B1 (en) * | 2008-07-01 | 2012-03-27 | Cypress Semiconductor Corporation | Analog switching system for low cross-talk |
| US8269552B2 (en) * | 2010-02-25 | 2012-09-18 | Fairchild Semiconductor Corporation | Control pin powered analog switch |
| US8310301B2 (en) * | 2010-02-25 | 2012-11-13 | Fairchild Semiconductor Corporation | Fully featured control pin powered analog switch |
| TWI418148B (en) * | 2010-06-22 | 2013-12-01 | Univ Nat Chiao Tung | A high load driving device |
| US8493255B2 (en) | 2011-02-24 | 2013-07-23 | Texas Instruments Incorporated | High speed, high voltage multiplexer |
| US8786318B2 (en) * | 2011-06-08 | 2014-07-22 | Linear Technology Corporation | System and methods to improve the performance of semiconductor based sampling system |
| US9343031B2 (en) * | 2012-11-28 | 2016-05-17 | Apple Inc. | Electronic device with compact gate driver circuitry |
| US9484904B2 (en) * | 2014-05-05 | 2016-11-01 | Microsemi SoC Corporation | Gate boosting transmission gate |
| US10050610B2 (en) | 2015-03-10 | 2018-08-14 | Qualcomm Incorporated | Clock distribution schemes with wide operating voltage ranges |
| CN106411302B (en) * | 2015-07-28 | 2019-03-15 | 无锡华润上华科技有限公司 | switch control circuit |
| US10236765B2 (en) * | 2017-01-31 | 2019-03-19 | Infineon Technologies Ag | Switched-capacitor circuit and method of operating a switched-capacitor circuit |
| CN108199701B (en) * | 2017-12-28 | 2021-05-07 | 清华大学 | A high-speed CMOS transmission gate switch circuit |
| US11699995B2 (en) | 2020-12-02 | 2023-07-11 | Stmicroelectronics International N.V. | Multiplexer with highly linear analog switch |
| US20220311439A1 (en) * | 2021-03-24 | 2022-09-29 | Stmicroelectronics International N.V. | Multiplexer circuit using a transmission gate circuit with a selectively boosted switch control signal |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW361010B (en) * | 1996-09-30 | 1999-06-11 | Hitachi Ltd | Semiconductor device |
-
2000
- 2000-12-29 US US09/752,063 patent/US6404237B1/en not_active Expired - Lifetime
Cited By (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050003612A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Sram cell |
| US20050001218A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Double-gated transistor circuit |
| US20050001319A1 (en) * | 2003-07-03 | 2005-01-06 | Hackler Douglas R. | Multi-configurable independently multi-gated MOSFET |
| US6919647B2 (en) * | 2003-07-03 | 2005-07-19 | American Semiconductor, Inc. | SRAM cell |
| US7015547B2 (en) | 2003-07-03 | 2006-03-21 | American Semiconductor, Inc. | Multi-configurable independently multi-gated MOSFET |
| US7019342B2 (en) | 2003-07-03 | 2006-03-28 | American Semiconductor, Inc. | Double-gated transistor circuit |
| US20090251115A1 (en) * | 2005-07-01 | 2009-10-08 | Von Kaenel Vincent R | Rapid Supply Voltage Ramp |
| US7834599B2 (en) * | 2005-07-01 | 2010-11-16 | Apple Inc. | Rapid supply voltage ramp using charged capacitor and switch |
| WO2010080889A1 (en) * | 2009-01-07 | 2010-07-15 | Zentrum Mikroelektronik Dresden Ag | Adaptive bootstrap circuit for controlling cmos switch(es) |
| EP3174201A1 (en) * | 2010-10-21 | 2017-05-31 | Atmel Corporation | Switch used in programmable gain amplifier and programmable gain amplifier |
| US20140306734A1 (en) * | 2013-04-11 | 2014-10-16 | SK Hynix Inc. | Data output circuit and method for driving the same |
| US9917585B2 (en) * | 2013-04-11 | 2018-03-13 | SK Hynix Inc. | Data output circuit and method for driving the same |
| EP4589846A1 (en) * | 2024-01-19 | 2025-07-23 | Nexperia B.V. | A passgate switch gate-driver control for preventing no-overshoot when switching |
| WO2025212121A1 (en) * | 2024-04-01 | 2025-10-09 | Microsemi Soc Corp. | Apparatus including a cmos pass gate circuit and a bootstrap circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| US6404237B1 (en) | 2002-06-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6404237B1 (en) | Boosted multiplexer transmission gate | |
| US5723986A (en) | Level shifting circuit | |
| US5781026A (en) | CMOS level shifter with steady-state and transient drivers | |
| US5698993A (en) | CMOS level shifting circuit | |
| US7176741B2 (en) | Level shift circuit | |
| EP0212584A2 (en) | Output circuit device with stabilized potential | |
| EP0675601B1 (en) | Circuit for enhancing logic transitions appearing on a line | |
| KR980011424A (en) | Digital signal transmission device | |
| US20020105356A1 (en) | Output buffer and method of driving | |
| KR960027337A (en) | Positive logic circuit with improved output signal level | |
| JPH05276016A (en) | Dynamic ratioless circuitry for adopting random logic | |
| KR20000008998A (en) | Output buffer and its buffering method | |
| JPH01130618A (en) | Cmos latching circuit | |
| US7672420B2 (en) | Shifter register for low power consumption application | |
| US6005418A (en) | Low power consuming logic circuit | |
| US6815984B1 (en) | Push/pull multiplexer bit | |
| US6084455A (en) | High-speed CMOS latch | |
| KR20000074505A (en) | Logic interface circuit and semiconductor memory device using this circuit | |
| US5495182A (en) | Fast-fully restoring polarity control circuit | |
| US6307414B1 (en) | Slew rate/propagation delay selection circuit | |
| KR100943708B1 (en) | Level shift circuit | |
| KR100707022B1 (en) | LCD Display | |
| KR100346002B1 (en) | Register and latch circuits | |
| US6300801B1 (en) | Or gate circuit and state machine using the same | |
| EP0034465B1 (en) | Address buffer circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATHEW, SANU;KRISHNAMURTHY, RAM;SOUMYANATH, KRISHRAMURTHY;REEL/FRAME:011605/0645 Effective date: 20010517 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |