[go: up one dir, main page]

US20020072159A1 - Semiconductor device and manufacturing method thereof - Google Patents

Semiconductor device and manufacturing method thereof Download PDF

Info

Publication number
US20020072159A1
US20020072159A1 US10/007,384 US738401A US2002072159A1 US 20020072159 A1 US20020072159 A1 US 20020072159A1 US 738401 A US738401 A US 738401A US 2002072159 A1 US2002072159 A1 US 2002072159A1
Authority
US
United States
Prior art keywords
insulating film
gate insulating
region
semiconductor device
body region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/007,384
Inventor
Eiji Nishibe
Shuichi Kikuchi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanyo Electric Co Ltd
Original Assignee
Sanyo Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sanyo Electric Co Ltd filed Critical Sanyo Electric Co Ltd
Assigned to SANYO ELECTRIC CO., LTD. reassignment SANYO ELECTRIC CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIKUCHI, SHUICHI, NISHIBE, EIJI
Publication of US20020072159A1 publication Critical patent/US20020072159A1/en
Priority to US10/809,011 priority Critical patent/US7217612B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/64Double-diffused metal-oxide semiconductor [DMOS] FETs
    • H10D30/65Lateral DMOS [LDMOS] FETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/028Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/13Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
    • H10D62/149Source or drain regions of field-effect devices
    • H10D62/151Source or drain regions of field-effect devices of IGFETs 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/13Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
    • H10D62/149Source or drain regions of field-effect devices
    • H10D62/151Source or drain regions of field-effect devices of IGFETs 
    • H10D62/156Drain regions of DMOS transistors
    • H10D62/157Impurity concentrations or distributions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/311Gate electrodes for field-effect devices
    • H10D64/411Gate electrodes for field-effect devices for FETs
    • H10D64/511Gate electrodes for field-effect devices for FETs for IGFETs
    • H10D64/514Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
    • H10D64/516Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform

Definitions

  • the present invention is related to a semiconductor device and a method for manufacturing the semiconductor device. More specifically, the present invention is directed to an LD (Lateral Double Diffused) MOS (Metal-Oxide Semiconductor) transistor technique functioning as a high voltage element which is utilized as, for instance, a liquid crystal driving IC.
  • LD Layer Double Diffused
  • MOS Metal-Oxide Semiconductor
  • an LDMOS transistor structure implies such a transistor structure that impurities having different conductive types are diffused with respect to a region formed on the side of a surface of a semiconductor substrate so as to form new regions, and a difference between diffusions of these regions along a lateral direction is utilized as an effective channel length. Since a short channel is formed, the resulting transistor structure may constitute such an element suitably having a lower ON-resistance value.
  • FIG. 9 is a sectional diagram for explaining a conventional LDMOS transistor, as one example thereof, for representing an N-channel type LDMOS transistor structure. It should be noted that while a description as to a P-channel type LDMOS transistor structure is omitted, as is well known in this field, this P-channel type LDMOS transistor owns a similar structure of the N-channel type LDMOS transistor except for the conductive type thereof.
  • reference numeral 51 shows one conductive type semiconductor substrate, for example, a P type semiconductor substrate (P-Sub), and reference numeral 52 represents an N type well region.
  • N well a P type semiconductor substrate
  • PB P type body region
  • N + N type
  • another N type (N + ) region 55 is formed in the N type well region 52 .
  • a gate electrode 58 is formed on a surface of the semiconductor substrate in such a manner that this gate electrode 58 is bridged between a first gate insulating film 56 and a second gate insulating film 57 , the film thickness of which is thinner than that of the first gate insulating film 56 .
  • a channel region 59 is formed in a surface region of the P type body region 53 located just under this gate electrode 58 .
  • N + type region 54 is used as a source region
  • the N + type region 55 is used as a drain region
  • the N type well region 52 is used as a drift region.
  • reference numeral 60 shows a device separation film
  • symbol “S” denotes a source electrode
  • symbol “G” indicates a gate electrode
  • symbol “D” represents a drain electrode.
  • Reference numeral 61 shows a P type (P + ) region which is employed so as to secure a potential of the P type body region 53 .
  • reference numeral 62 shows an interlayer insulating film.
  • the simulation result could reveal such a fact that local current crowding (namely, region “A” shown in FIG. 9) may occur between an edge portion of the P type body region 53 and an edge portion of the first gate insulating film 56 , and thus, a current can very hardly flow between the source of this LDMOS transistor and the drain thereof.
  • local current crowding namely, region “A” shown in FIG. 9
  • the present invention has an object to reduce local current crowding in such a manner that a concave/convex region at a boundary surface between a semiconductor substrate (Si) and a gate insulating film (Sio 2 film) is eliminated so as to distribute equipotential lines.
  • a semiconductor device comprising: for instance, a first gate insulating film which is pattern-formed on a second conductive type well region within a first conductive type semiconductor substrate in such a manner that a side wall portion of the first gate insulating film is made in a taper shape; a second gate insulating film which is formed on the semiconductor substrate except for the first gate insulating film; a gate electrode which is formed in such a manner that the gate electrode is bridged over the first gate insulating film and the second gate insulating film; a first conductive type body region which is formed in such a manner that the first conductive type body region is located adjacent to the gate electrode; a second conductive type source region and a channel region, which are formed within the first conductive type body region; and a second conductive type drain region which is formed at a position separated from the first conductive type body region.
  • the first gate insulating film of the above-described semiconductor device is not formed at a position lower than at least a surface position of the semiconductor substrate.
  • a manufacturing method of this semiconductor device is featured as follows: That is, a second conductive type impurity ion is implanted into a first conductive type semiconductor substrate and then is diffused in the semiconductor substrate so as to form a second conductive type well region, and while a resist film formed on a predetermined region of the second conductive type well region is used as a mask, a first conductive type impurity ion is implanted and then is diffused so as to form a first conductive type body region.
  • the insulating film is patterned so as to form a first insulating film.
  • a second gate insulating film is formed on the semiconductor substrate other than the first gate insulating film, and a gate electrode is formed in such a manner that the gate electrode is bridged over the first gate insulating film and the second gate insulating film.
  • the second conductive type impurity ion is implanted into both a source forming region formed within the first conductive type body region and a drain forming region formed within the second conductive type well region so as to form a source region and a drain region.
  • the step for forming the first gate insulating film is the same step as a step for forming a device separation film.
  • the first gate insulating film is not formed at a position lower than at least a surface position of the semiconductor substrate.
  • FIG. 1 is a sectional view for indicating a manufacturing method of a semiconductor device according to an embodiment of the present invention
  • FIG. 2 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention
  • FIG. 3 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 4 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 5 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 7 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 8 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention.
  • FIG. 9 is a sectional view for representing the conventional semiconductor device.
  • FIG. 8 is a sectional view for showing a semiconductor device according to the present invention, more specifically, for explaining an LDMOS transistor, as one example thereof, for representing an N-channel type LDMOS transistor structure. It should be noted that while a description as to a P-channel type LDMOS transistor structure is omitted, as is well known in this field, this P-channel type LDMOS transistor owns a similar structure of the N-channel type LDMOS transistor except for the conductive type thereof.
  • reference numeral 1 shows one conductive type semiconductor substrate, for example, a P type semiconductor substrate (P-Sub), and reference numeral 2 represents an N type well region (N well).
  • N type well region 2 a P type body region (PB) 4 is formed, whereas an N type (N + ) region 11 is formed in the above-explained P type body region 4 , and another N type (N ⁇ ) region 3 is formed in the N type well region 2 .
  • another N type (N + ) region 12 is formed in this N type (N ⁇ ) region 3 .
  • a gate electrode 9 is formed on a surface of the semiconductor substrate in such a manner that this gate electrode 9 is bridged between a first gate insulating film 7 A and a second gate insulating film 8 , the film thickness of which is thinner than that of the first gate insulating film 7 A.
  • a channel region 13 is formed in a surface region of the P type body region 4 located just under this gate electrode 9 .
  • N + type region 11 is used as a source region
  • both the N ⁇ type region 3 and the N + type region 12 are used as a drain region
  • the N type well region 2 is used as a drift region.
  • reference numeral 7 B shows a device separation film
  • symbol “S” denotes a source electrode
  • symbol “G” indicates a gate electrode
  • symbol “D” represents a drain electrode.
  • Reference numeral 14 shows a P type (P+) region which is employed so as to secure a potential of the P type body region 4 .
  • reference numeral 15 shows an interlayer insulating film.
  • the semiconductor device of the present invention has a feature where, as indicated in FIG. 8, the first gate insulating film 7 A is not formed at such a position lower than, at least, the surface position of the semiconductor substrate 1 .
  • the semiconductor device of the present invention owns such a structure that the local current crowding does not occur between the edge portion of the P type body region and the edge portion of the first gate insulating film, as compared with the structure of the conventional semiconductor device (FIG. 9) in which the first gate insulating film 56 is formed under the surface of the substrate.
  • N type impurity is implanted in an ion-implantation manner into a desirable region of the substrate 1 . Since this N type impurity is diffused in a desirable region, the N type well region 2 may be formed. In this case, the above-explained N type well region 2 may constitute the drift region.
  • N type impurity for example, a phosphorus ion is implanted at an acceleration energy of approximately 160 keV and a dose of approximately 5.0 ⁇ 10 12 /cm 2 , and this phosphorus iron is thermally diffused at a temperature of about 1,200° C. and for 13 hours.
  • the phosphorus ion is implanted at the acceleration energy of approximately 100 KeV and the dose of approximately 4.0 ⁇ 10 12 /cm 2 .
  • the boron ion is implanted at the acceleration energy of approximately 80 KeV, and the dose of approximately 1.5 ⁇ 10 13 /cm 2 . Thereafter, these phosphorus and boron ions are thermally diffused at the temperature of approximately 1,050° C. and for 2 hours.
  • an oxidation resistance film for instance, silicon nitride film, not shown
  • a pad oxide film not shown
  • a predetermined region not shown
  • the resulting semiconductor substrate is field-oxidized by way of the LOCOS (local oxidation of silicon) method, so that an insulating film 5 having a film thickness of approximately 1100 nm is formed.
  • this insulating film 5 is patterned to form both the first gate insulating film 7 A and the device separation film 7 B. It should also be noted that in this manufacturing step, since the above-described insulating film 5 is etched away by the isotropic etching method by using hydrofluoric acid, this insulating film 5 is patterned in such a manner that a side wall portion of this insulating film 5 is made in a taper shape. Alternatively, such an isotropic etching treatment that a wet etching process is combined with a dry etching process may be used, and a dry etching treatment using isotropic gas may be employed.
  • the surface of the substrate 1 except for both the first gate insulating film 7 A and the device separation film 7 B are thermally oxidized so as to form such a second gate insulating film 8 having a thickness of approximately 45 nm, and a gate electrode 9 is formed in such a manner that this gate electrode 9 is bridged from this second gate insulating film 8 and over the first gate insulating film 7 A.
  • the gate electrode 9 of the LDMOS transistor according to this embodiment is made of a polysilicon film which is manufactured in such a manner that while POCl 3 is employed as a thermal diffusion source, a phosphorus ion is doped and the ion-doped polysilicon film is made conductive. More specifically, this gate electrode 9 may be constituted by a polycide electrode manufactured in such a manner that a tungsten silicide (WSix) is stacked on this polysilicon film.
  • WSix tungsten silicide
  • a phosphorus ion is implanted at the acceleration energy of approximately 70 keV and the dose of approximately 1.0 ⁇ 10 14 /cm 2 .
  • a side wall spacer film is formed on a side wall portion of the gate electrode 9 .
  • arsenic ion is implanted at the acceleration energy of approximately 70 keV and the dose of approximately 6.0 ⁇ 10 16 /cm 2 .
  • the structures of the source/drain regions are not limited to the above-explained LDD structure.
  • a P type impurity for example, boron difluoride ion
  • a P type impurity for example, boron difluoride ion
  • aborondifluoride ion is implanted at the acceleration energy of 60 kev and the dose of 4 ⁇ 10 16/cm 2 .
  • the interlayer insulating film 15 is formed so that this interlayer insulating film 15 covers an entire surface of the resulting semiconductor device, and contact holes (not shown) are formed in the interlayer insulating film 15 . Then, the source electrode S, the drain electrode D and the gate electrode G are respectively formed via the contact hole. Next, although the description with reference to the drawings is not made, a passivation film is formed on the entire surface of the semiconductor device, so that the semiconductor device may be accomplished.
  • the semiconductor device manufacturing method according to the present invention is different from the conventional manufacturing method for manufacturing the first gate insulating film and the device separation film, and has a feature that the insulating film 5 is formed on the semiconductor substrate 1 by way of the LOCOS method, and then, this formed insulating film 5 is patterned in the desirable shape so as to form both the first gate insulating film 7 A and the device separation film 7 B.
  • the first gate insulating film 7 A is not formed at such a position lower than, at least, the surface position of the substrate.
  • the equipotential lines are no longer distributed by widening the space which is surrounded by both the edge portion (wall) of the first gate insulating film 7 A and the edge portion (wall) of the P type body region 4 .
  • This structure does not disturb, or impede that this semiconductor device is manufactured in very fine manners.
  • the surface of the substrate 1 is field-oxidated by way of the LOCOS method so as to form the insulating film 5 , and the resultant insulating film 5 is patterned, so that the first gate insulating film 7 A and the device separation film 7 B are formed.
  • the present invention is not limited to this manufacturing method.
  • this formed oxide film is patterned in a desirable shape, so that the first gate insulating film 7 A and the device separation film 7 B may be formed.
  • the semiconductor device of the present invention may be accomplished by employing not only the LOCOS method, but also the CVD method. Precisely speaking, when the CVD method is compared with the LOCOS method, this LOCOS method owns the below-mentioned merits.
  • the thermal oxide film which is formed by employing the LOCOS method owns the higher quality than that of the oxide film which is formed by using the CVD method. As a result, the reliability may be improved. Also, there is no increase in the step for forming the CVD oxide film. Furthermore, the better matching characteristic of this oxide film formed by the LOCOS method with respect to another region and another device may be achieved. In other words, for example, as previously explained in this embodiment, the LOCOS device separation film may be used in accordance with the LOCOS method similar to the background art. To the contrary, when the CVD method is employed, such a LOCOS film may not be used also in another region.
  • the local current crowding does not occur between the edge portion of one conductive type body region and the edge portion of the first gate insulating film. This local current crowding occurs in the background art.
  • the reliability can be improved.
  • the insulating film is manufactured by way of the LOCOS method, the better matching characteristic of this insulating film with respect to other regions and also other devices can be realized.

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A semiconductor device including: a first gate insulating film which is pattern-formed on an N type well region within a P type semiconductor substrate; a second gate insulating film which is formed on the semiconductor substrate except for this first gate insulating film; a gate electrode, which is formed in such a manner that this gate electrode is bridged over the first gate insulating film and the second gate insulating film; a P type body region which is formed in such a manner that this P type body region is located adjacent to the gate electrode; an N type source region and a channel region, which are formed within this P type body region; and an N type drain region which is formed at a position separated from the P type body region.

Description

    BACKGROUND OF THE INVENTION
  • The present invention is related to a semiconductor device and a method for manufacturing the semiconductor device. More specifically, the present invention is directed to an LD (Lateral Double Diffused) MOS (Metal-Oxide Semiconductor) transistor technique functioning as a high voltage element which is utilized as, for instance, a liquid crystal driving IC. [0001]
  • In this case, an LDMOS transistor structure implies such a transistor structure that impurities having different conductive types are diffused with respect to a region formed on the side of a surface of a semiconductor substrate so as to form new regions, and a difference between diffusions of these regions along a lateral direction is utilized as an effective channel length. Since a short channel is formed, the resulting transistor structure may constitute such an element suitably having a lower ON-resistance value. [0002]
  • FIG. 9 is a sectional diagram for explaining a conventional LDMOS transistor, as one example thereof, for representing an N-channel type LDMOS transistor structure. It should be noted that while a description as to a P-channel type LDMOS transistor structure is omitted, as is well known in this field, this P-channel type LDMOS transistor owns a similar structure of the N-channel type LDMOS transistor except for the conductive type thereof. [0003]
  • In FIG. 9, [0004] reference numeral 51 shows one conductive type semiconductor substrate, for example, a P type semiconductor substrate (P-Sub), and reference numeral 52 represents an N type well region. In this N type well region (N well) 52, a P type body region (PB) 53 is formed, whereas an N type (N+) region 54 is formed in the above-explained N type well region 53, and another N type (N+) region 55 is formed in the N type well region 52. Also, a gate electrode 58 is formed on a surface of the semiconductor substrate in such a manner that this gate electrode 58 is bridged between a first gate insulating film 56 and a second gate insulating film 57, the film thickness of which is thinner than that of the first gate insulating film 56. A channel region 59 is formed in a surface region of the P type body region 53 located just under this gate electrode 58.
  • Then, the above-explained N[0005] + type region 54 is used as a source region, the N+ type region 55 is used as a drain region, and the N type well region 52 is used as a drift region. Also, reference numeral 60 shows a device separation film, symbol “S” denotes a source electrode, symbol “G” indicates a gate electrode, and symbol “D” represents a drain electrode. Reference numeral 61 shows a P type (P+) region which is employed so as to secure a potential of the P type body region 53. Also, reference numeral 62 shows an interlayer insulating film.
  • In the above-explained LDMOS transistor, since the N [0006] type well region 52 is formed in the diffusion manner, concentration at the surface of the N type well region 52 is increased, so that a current can easily flow on the surface of the N type well region 52, and also, this LDMOS transistor can be operated under high voltages, namely can have a high-voltage-withstanding characteristic.
  • In the above-described LDMOS transistor, the simulation result could reveal such a fact that local current crowding (namely, region “A” shown in FIG. 9) may occur between an edge portion of the P [0007] type body region 53 and an edge portion of the first gate insulating film 56, and thus, a current can very hardly flow between the source of this LDMOS transistor and the drain thereof.
  • As a consequence, in particular, when the drain voltage is low, there is a lack of drive capability of the LDMOS transistor, so that this LDMOS transistor can be hardly turned ON. [0008]
  • The occurrence cause of this local current crowding is given by such a fact that equipotential lines are crowded in such a space which is surrounded by an edge portion (wall) of the above-explained first [0009] gate insulating film 56 and an edge portion (wall) of thePtypebodyregion53. More precisely speaking, while the equipotential lines may be distributed by widening the space which is surrounded by the edge portion (wall) of the first gate insulating film 56 and the edge portion (wall) of the P type body region 53, this measure may disturb, or impede that the LDMOS transistor is manufactured in very fine manners.
  • SUMMARY OF THE INVENTION
  • The present invention has an object to reduce local current crowding in such a manner that a concave/convex region at a boundary surface between a semiconductor substrate (Si) and a gate insulating film (Sio[0010] 2 film) is eliminated so as to distribute equipotential lines.
  • Therefore, in order to solve the above-explained problem, a semiconductor device, according to an aspect of the present invention, is featured by comprising: for instance, a first gate insulating film which is pattern-formed on a second conductive type well region within a first conductive type semiconductor substrate in such a manner that a side wall portion of the first gate insulating film is made in a taper shape; a second gate insulating film which is formed on the semiconductor substrate except for the first gate insulating film; a gate electrode which is formed in such a manner that the gate electrode is bridged over the first gate insulating film and the second gate insulating film; a first conductive type body region which is formed in such a manner that the first conductive type body region is located adjacent to the gate electrode; a second conductive type source region and a channel region, which are formed within the first conductive type body region; and a second conductive type drain region which is formed at a position separated from the first conductive type body region. [0011]
  • Also, the first gate insulating film of the above-described semiconductor device is not formed at a position lower than at least a surface position of the semiconductor substrate. [0012]
  • As a result, local current crowding is not produced between at least an edge portion of the first conductive type body region and an edge portion of the first gate insulating film. [0013]
  • Also, a manufacturing method of this semiconductor device is featured as follows: That is, a second conductive type impurity ion is implanted into a first conductive type semiconductor substrate and then is diffused in the semiconductor substrate so as to form a second conductive type well region, and while a resist film formed on a predetermined region of the second conductive type well region is used as a mask, a first conductive type impurity ion is implanted and then is diffused so as to form a first conductive type body region. Next, after a surface region of the semiconductor substrate is field-oxidized by way of the LOCOS method to thereby form an insulating film, while a resist film formed on a predetermined region of the insulating film is employed as a mask, the insulating film is patterned so as to form a first insulating film. Subsequently, a second gate insulating film is formed on the semiconductor substrate other than the first gate insulating film, and a gate electrode is formed in such a manner that the gate electrode is bridged over the first gate insulating film and the second gate insulating film. Furthermore, while a resist film having an opening is employed as a mask, the second conductive type impurity ion is implanted into both a source forming region formed within the first conductive type body region and a drain forming region formed within the second conductive type well region so as to form a source region and a drain region. [0014]
  • Furthermore, in accordance with the above-described manufacturing method of the semiconductor device, the step for forming the first gate insulating film is the same step as a step for forming a device separation film. [0015]
  • Also, in accordance with the manufacturing method of the semiconductor device, in the step for forming the first gate insulating film, the first gate insulating film is not formed at a position lower than at least a surface position of the semiconductor substrate.[0016]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a sectional view for indicating a manufacturing method of a semiconductor device according to an embodiment of the present invention; [0017]
  • FIG. 2 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0018]
  • FIG. 3 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0019]
  • FIG. 4 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0020]
  • FIG. 5 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0021]
  • FIG. 6 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0022]
  • FIG. 7 is a sectional view for representing the manufacturing method of the semiconductor device according to one embodiment of the present invention; [0023]
  • FIG. 8 is a sectional view for showing the manufacturing method of the semiconductor device according to one embodiment of the present invention; and [0024]
  • FIG. 9 is a sectional view for representing the conventional semiconductor device.[0025]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Referring now to drawings, a description will be made of an embodiment of the present invention with respect to a semiconductor device and a manufacturing method thereof. [0026]
  • FIG. 8 is a sectional view for showing a semiconductor device according to the present invention, more specifically, for explaining an LDMOS transistor, as one example thereof, for representing an N-channel type LDMOS transistor structure. It should be noted that while a description as to a P-channel type LDMOS transistor structure is omitted, as is well known in this field, this P-channel type LDMOS transistor owns a similar structure of the N-channel type LDMOS transistor except for the conductive type thereof. [0027]
  • In FIG. 8, [0028] reference numeral 1 shows one conductive type semiconductor substrate, for example, a P type semiconductor substrate (P-Sub), and reference numeral 2 represents an N type well region (N well). In this N type well region 2, a P type body region (PB) 4 is formed, whereas an N type (N+) region 11 is formed in the above-explained P type body region 4, and another N type (N) region 3 is formed in the N type well region 2. Also, another N type (N+) region 12 is formed in this N type (N) region 3.
  • Further, a [0029] gate electrode 9 is formed on a surface of the semiconductor substrate in such a manner that this gate electrode 9 is bridged between a first gate insulating film 7A and a second gate insulating film 8, the film thickness of which is thinner than that of the first gate insulating film 7A. A channel region 13 is formed in a surface region of the P type body region 4 located just under this gate electrode 9.
  • Then, the above-explained N[0030] + type region 11 is used as a source region, both the N type region 3 and the N+ type region 12 are used as a drain region, and the N type well region 2 is used as a drift region. Also, reference numeral 7B shows a device separation film, symbol “S” denotes a source electrode, symbol “G” indicates a gate electrode, and symbol “D” represents a drain electrode. Reference numeral 14 shows a P type (P+) region which is employed so as to secure a potential of the P type body region 4. Also, reference numeral 15 shows an interlayer insulating film.
  • In this case, the semiconductor device of the present invention has a feature where, as indicated in FIG. 8, the first [0031] gate insulating film 7A is not formed at such a position lower than, at least, the surface position of the semiconductor substrate 1.
  • As a consequence, the semiconductor device of the present invention owns such a structure that the local current crowding does not occur between the edge portion of the P type body region and the edge portion of the first gate insulating film, as compared with the structure of the conventional semiconductor device (FIG. 9) in which the first [0032] gate insulating film 56 is formed under the surface of the substrate.
  • Next, a method of manufacturing the above-described semiconductor device will now be described with reference to drawings. [0033]
  • First, in FIG. 1, while a resist film (not shown) is used as a mask and this resist film is formed on, for example, the P [0034] type semiconductor substrate 1, an N type impurity is implanted in an ion-implantation manner into a desirable region of the substrate 1. Since this N type impurity is diffused in a desirable region, the N type well region 2 may be formed. In this case, the above-explained N type well region 2 may constitute the drift region. It should also be noted that in this manufacturing step, as the N type impurity, for example, a phosphorus ion is implanted at an acceleration energy of approximately 160 keV and a dose of approximately 5.0×1012/cm2, and this phosphorus iron is thermally diffused at a temperature of about 1,200° C. and for 13 hours.
  • Also, while the first resist film (not shown) formed on the [0035] substrate 1 is employed as a mask, an N type impurity (for example, phosphorus ion) is implanted. After this first resist film has been removed, while a second resist film (not shown) formed on the substrate 1 is used as a mask, a P type impurity (for example, boron ion) is implanted and diffused. As a result, both the N type region 3 and the P type body region 4 are formed within the above-described N type well region 2 (see FIG. 2). It should also be understood that in this manufacturing step, for instance, the phosphorus ion is implanted at the acceleration energy of approximately 100 KeV and the dose of approximately 4.0×1012/cm2. Also, for example, the boron ion is implanted at the acceleration energy of approximately 80 KeV, and the dose of approximately 1.5×1013/cm2. Thereafter, these phosphorus and boron ions are thermally diffused at the temperature of approximately 1,050° C. and for 2 hours.
  • Subsequently, in FIG. 3, an oxidation resistance film (for instance, silicon nitride film, not shown) having an opening is formed on both a pad oxide film (not shown) and a predetermined region (not shown), which are formed on the [0036] substrate 1. Then, while both the anti-oxidation film and the pad oxide film are employed as a mask, the resulting semiconductor substrate is field-oxidized by way of the LOCOS (local oxidation of silicon) method, so that an insulating film 5 having a film thickness of approximately 1100 nm is formed.
  • Next, in FIG. 4, while a third resist [0037] film 6 is employed as a mask and this third resist film 6 has been formed on a predetermined region over the above-described insulating film 5, this insulating film 5 is patterned to form both the first gate insulating film 7A and the device separation film 7B. It should also be noted that in this manufacturing step, since the above-described insulating film 5 is etched away by the isotropic etching method by using hydrofluoric acid, this insulating film 5 is patterned in such a manner that a side wall portion of this insulating film 5 is made in a taper shape. Alternatively, such an isotropic etching treatment that a wet etching process is combined with a dry etching process may be used, and a dry etching treatment using isotropic gas may be employed.
  • Subsequently, in FIG. 5, the surface of the [0038] substrate 1 except for both the first gate insulating film 7A and the device separation film 7B are thermally oxidized so as to form such a second gate insulating film 8 having a thickness of approximately 45 nm, and a gate electrode 9 is formed in such a manner that this gate electrode 9 is bridged from this second gate insulating film 8 and over the first gate insulating film 7A. It should be understood that the gate electrode 9 of the LDMOS transistor according to this embodiment is made of a polysilicon film which is manufactured in such a manner that while POCl3 is employed as a thermal diffusion source, a phosphorus ion is doped and the ion-doped polysilicon film is made conductive. More specifically, this gate electrode 9 may be constituted by a polycide electrode manufactured in such a manner that a tungsten silicide (WSix) is stacked on this polysilicon film.
  • Also, in FIG. 6, while a fourth resist [0039] film 10 having an opening portion is used as a mask, an N type impurity is implanted into a source forming region which is formed within the P type body region 4, and also into a drain forming region which is formed within the N type region 3, so that both N type (N+) regions 11 and 12 which will constitute a source region and a drain region are formed. It should also be understood that in this manufacturing step, for instance, when source/drain regions having a so-called “LDD structure” are formed, first of all, while the resist film 10 shown in FIG. 6 is employed, for example, a phosphorus ion is implanted at the acceleration energy of approximately 70 keV and the dose of approximately 1.0×1014/cm2. Thereafter, although not shown in this drawing but also no explanation is made, a side wall spacer film is formed on a side wall portion of the gate electrode 9. Under such a condition that the fourth resist film has been again formed, for instance, arsenic ion is implanted at the acceleration energy of approximately 70 keV and the dose of approximately 6.0×1016/cm2. Apparently, in this embodiment, the structures of the source/drain regions are not limited to the above-explained LDD structure.
  • Also, in FIG. 7, in order to secure a potential of the P [0040] type body region 4, while the fifth resist film 13 is employed as a mask, a P type impurity (for example, boron difluoride ion) is implanted at a position adjacent to the above-explained N+ type region 11 so as to form a P type (P+) region 14. It should also be noted that in this manufacturing step, for example, aborondifluoride ion is implanted at the acceleration energy of 60 kev and the dose of 4×1016/cm 2.
  • Then, in FIG. 8, the [0041] interlayer insulating film 15 is formed so that this interlayer insulating film 15 covers an entire surface of the resulting semiconductor device, and contact holes (not shown) are formed in the interlayer insulating film 15. Then, the source electrode S, the drain electrode D and the gate electrode G are respectively formed via the contact hole. Next, although the description with reference to the drawings is not made, a passivation film is formed on the entire surface of the semiconductor device, so that the semiconductor device may be accomplished.
  • As previously described, the semiconductor device manufacturing method according to the present invention is different from the conventional manufacturing method for manufacturing the first gate insulating film and the device separation film, and has a feature that the insulating [0042] film 5 is formed on the semiconductor substrate 1 by way of the LOCOS method, and then, this formed insulating film 5 is patterned in the desirable shape so as to form both the first gate insulating film 7A and the device separation film 7B. As a result, the first gate insulating film 7A is not formed at such a position lower than, at least, the surface position of the substrate. As a consequence, in accordance with the present invention, there is no such a concave/convex region formed at the boundary surface between the semiconductor substrate (Si) and the gate insulating film (SiO2 film). Therefore, no local current crowding is produced between the edge portion of the P type body region 53 and the edge portion of the first gate insulating film 56, which is different from the background art (see FIG. 9). As a result, the current may easily flow between the source and the drain of the semiconductor device, so that the ON-resistance value of this semiconductor device can be lowered.
  • Also, since the above-explained structure is employed, the equipotential lines are no longer distributed by widening the space which is surrounded by both the edge portion (wall) of the first [0043] gate insulating film 7A and the edge portion (wall) of the P type body region 4. This structure does not disturb, or impede that this semiconductor device is manufactured in very fine manners.
  • Further, in accordance with this embodiment, the surface of the [0044] substrate 1 is field-oxidated by way of the LOCOS method so as to form the insulating film 5, and the resultant insulating film 5 is patterned, so that the first gate insulating film 7A and the device separation film 7B are formed. However, the present invention is not limited to this manufacturing method. Alternatively, for example, while an oxide film is formed on the substrate by way of the CVD method, this formed oxide film is patterned in a desirable shape, so that the first gate insulating film 7A and the device separation film 7B may be formed.
  • As previously explained, the semiconductor device of the present invention may be accomplished by employing not only the LOCOS method, but also the CVD method. Precisely speaking, when the CVD method is compared with the LOCOS method, this LOCOS method owns the below-mentioned merits. [0045]
  • First, the thermal oxide film which is formed by employing the LOCOS method owns the higher quality than that of the oxide film which is formed by using the CVD method. As a result, the reliability may be improved. Also, there is no increase in the step for forming the CVD oxide film. Furthermore, the better matching characteristic of this oxide film formed by the LOCOS method with respect to another region and another device may be achieved. In other words, for example, as previously explained in this embodiment, the LOCOS device separation film may be used in accordance with the LOCOS method similar to the background art. To the contrary, when the CVD method is employed, such a LOCOS film may not be used also in another region. [0046]
  • In accordance with the present invention, since the first gate insulating film is not formed at the position lower than at least the surface position of the substrate, the local current crowding does not occur between the edge portion of one conductive type body region and the edge portion of the first gate insulating film. This local current crowding occurs in the background art. [0047]
  • Also, since the insulating film having such a high quality is employed which is formed by the LOCOS method, the reliability can be improved. [0048]
  • In addition, in accordance with the manufacturing method of the present invention, since the insulating film is manufactured by way of the LOCOS method, the better matching characteristic of this insulating film with respect to other regions and also other devices can be realized. [0049]

Claims (8)

What is claimed is:
1. A semiconductor device comprising:
a first gate insulating film and a second gate insulating film, both formed on a semiconductor layer;
a gate electrode formed to be bridged over said first gate insulating film and said second gate insulating film;
a body region formed adjacent to said gate electrode;
a source region having an opposite conductive type to said body region and formed within said body region; and
a drain region having the opposite conductive type to said body region and formed at a position separated from said body region,
wherein said first gate insulating film is manufactured in such a manner that an insulating film formed on said semiconductor layer is patterned by way of the LOCOS method.
2. The semiconductor device as claimed in claim 1, wherein said first gate insulating film have a tapered surface.
3. The semiconductor device as claimed in claim 1, wherein said first gate insulating film is not formed at a position lower than at least a surface position of said semiconductor layer.
4. The semiconductor device as claimed in claim 1, wherein said first gate insulating film is not formed at a position lower than a surface position of said semiconductor layer in such a manner that local current crowding is not produced between at least an edge portion of said body region and an edge portion of said first gate insulating film.
5. A method for manufacturing a semiconductor device, comprising the steps of:
forming a body region by implanting to diffuse an impurity in a predetermined region of a semiconductor layer;
after field-oxidizing a surface region of said semiconductor layer by way of the LOCOS method to form an insulating film, forming a first insulating film by patterning said insulating film while a resist film formed on a predetermined region of said insulating film is employed as a mask;
forming a second gate insulating film on said semiconductor layer other than said first gate insulating film, and then forming a gate electrode so that said gate electrode is bridged over said first gate insulating film and said second gate insulating film; and
forming a source region and drain region by implanting an impurity of an opposite conductive type to said body region into both a source forming region formed within said body region and a drain forming region formed within said semiconductor layer while a resist film having an opening is employed as a mask.
6. The semiconductor device manufacturing method as claimed in claim 5, wherein a device separation film is formed in the same step of forming said first gate insulating film.
7. The semiconductor device manufacturing method as claimed in claim 5, wherein said first gate insulating film is not formed at a position lower than at least a surface position of said semiconductor layer in the step of forming said first gate insulating film.
8. The semiconductor device manufacturing method as claimed in claim 5, wherein, in the step of forming the first gate insulating film, said first gate insulating film is not formed at a position lower than a surface position of said semiconductor layer so that local current crowding is not produced between at least an edge portion of said body region and an edge portion of said first gate insulating film.
US10/007,384 2000-12-07 2001-10-22 Semiconductor device and manufacturing method thereof Abandoned US20020072159A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/809,011 US7217612B2 (en) 2000-12-07 2004-03-25 Manufacturing method for a semiconductor device with reduced local current

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000372228A JP3831602B2 (en) 2000-12-07 2000-12-07 Manufacturing method of semiconductor device
JPP2000-372228 2000-12-07

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/809,011 Division US7217612B2 (en) 2000-12-07 2004-03-25 Manufacturing method for a semiconductor device with reduced local current

Publications (1)

Publication Number Publication Date
US20020072159A1 true US20020072159A1 (en) 2002-06-13

Family

ID=18841807

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/007,384 Abandoned US20020072159A1 (en) 2000-12-07 2001-10-22 Semiconductor device and manufacturing method thereof
US10/809,011 Expired - Lifetime US7217612B2 (en) 2000-12-07 2004-03-25 Manufacturing method for a semiconductor device with reduced local current

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/809,011 Expired - Lifetime US7217612B2 (en) 2000-12-07 2004-03-25 Manufacturing method for a semiconductor device with reduced local current

Country Status (4)

Country Link
US (2) US20020072159A1 (en)
JP (1) JP3831602B2 (en)
KR (1) KR20020045513A (en)
TW (1) TW511293B (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6613633B2 (en) * 1999-06-07 2003-09-02 Hynix Semiconductor, Inc. Method for manufacturing a high power semiconductor device having a field plate extendedly disposed on a gate
US6946706B1 (en) * 2003-07-09 2005-09-20 National Semiconductor Corporation LDMOS transistor structure for improving hot carrier reliability
US7214992B1 (en) * 2004-10-27 2007-05-08 National Semiconductor Corporation Multi-source, multi-gate MOS transistor with a drain region that is wider than the source regions
US20070181943A1 (en) * 2006-01-14 2007-08-09 Infineon Technologies Austria Ag Lateral power transistor and method for producing same
US20070181941A1 (en) * 2006-02-09 2007-08-09 Taiwan Semiconductor Manufacturing Co., Ltd. High voltage semiconductor devices and methods for fabricating the same
US20080246080A1 (en) * 2006-07-28 2008-10-09 Broadcom Corporation Shallow trench isolation (STI) based laterally diffused metal oxide semiconductor (LDMOS)
US20090273029A1 (en) * 2008-05-02 2009-11-05 William Wei-Yuan Tien High Voltage LDMOS Transistor and Method
US20090321852A1 (en) * 2008-06-27 2009-12-31 Sanyo Electric Co., Ltd. Semiconductor device and method of manufacturing the same
US20100295125A1 (en) * 2009-05-22 2010-11-25 Broadcom Corporation Split gate oxides for a laterally diffused metal oxide semiconductor (LDMOS)
US20110057271A1 (en) * 2006-07-28 2011-03-10 Broadcom Corporation Semiconductor Device with Increased Breakdown Voltage
US8274114B2 (en) 2010-01-14 2012-09-25 Broadcom Corporation Semiconductor device having a modified shallow trench isolation (STI) region and a modified well region
US8283722B2 (en) 2010-06-14 2012-10-09 Broadcom Corporation Semiconductor device having an enhanced well region
CN103151377A (en) * 2011-12-06 2013-06-12 英飞凌科技股份有限公司 Lateral transistor component and method for producing same
US8698236B2 (en) 2010-11-24 2014-04-15 Semiconductor Components Industries, Llc Semiconductor device and method of manufacturing the same
US9123807B2 (en) 2010-12-28 2015-09-01 Broadcom Corporation Reduction of parasitic capacitance in a semiconductor device
WO2016034043A1 (en) * 2014-09-02 2016-03-10 无锡华润上华半导体有限公司 Method for manufacturing ldmos device
US20160093632A1 (en) * 2014-01-16 2016-03-31 Microchip Technology Incorporated High voltage double-diffused mos (dmos) device and method of manufacture
US20190028098A1 (en) * 2016-07-11 2019-01-24 Magnachip Semiconductor, Ltd. Semiconductor device for display driver ic structure
CN112242355A (en) * 2019-07-17 2021-01-19 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of forming the same
CN113972265A (en) * 2020-07-23 2022-01-25 和舰芯片制造(苏州)股份有限公司 Method for improving LDMOS (laterally diffused metal oxide semiconductor) process technology of strip field plate
US20220328608A1 (en) * 2019-08-23 2022-10-13 Boe Technology Group Co., Ltd. Display device and manufacturing method thereof
US12266303B2 (en) 2019-08-23 2025-04-01 Boe Technology Group Co., Ltd. Display device and manufacturing method thereof

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002314065A (en) * 2001-04-13 2002-10-25 Sanyo Electric Co Ltd MOS semiconductor device and method of manufacturing the same
JP4545548B2 (en) 2004-10-21 2010-09-15 ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit and semiconductor device
KR100614806B1 (en) * 2004-10-27 2006-08-22 삼성전자주식회사 High breakdown voltage transistor and manufacturing method thereof
JP4611270B2 (en) * 2006-09-27 2011-01-12 Okiセミコンダクタ株式会社 Manufacturing method of semiconductor device
JP5739732B2 (en) * 2011-06-07 2015-06-24 シャープ株式会社 Semiconductor device
JP6339404B2 (en) * 2014-04-10 2018-06-06 旭化成エレクトロニクス株式会社 Semiconductor device manufacturing method and semiconductor device
CN106158957B (en) * 2015-04-10 2019-05-17 无锡华润上华科技有限公司 Laterally diffused metal oxide semiconductor field effect transistor and method of making the same

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0824146B2 (en) * 1989-10-19 1996-03-06 株式会社東芝 MOS integrated circuit
JPH0377463U (en) 1989-11-30 1991-08-05
JP2609753B2 (en) * 1990-10-17 1997-05-14 株式会社東芝 Semiconductor device
JPH04162678A (en) 1990-10-25 1992-06-08 Nec Kansai Ltd Manufacture of semiconductor device
KR100249786B1 (en) * 1997-11-07 2000-03-15 정선종 High voltage device having trench structure drain
KR100289055B1 (en) * 1997-11-20 2001-08-07 정선종 Method for manufacturing P-channel dual spread power device
KR100272174B1 (en) * 1998-07-13 2000-11-15 김덕중 Lateral double-diffused mos transistor device and method for manufacturing the same
JP3443355B2 (en) * 1999-03-12 2003-09-02 三洋電機株式会社 Method for manufacturing semiconductor device
US7115946B2 (en) * 2000-09-28 2006-10-03 Kabushiki Kaisha Toshiba MOS transistor having an offset region

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6613633B2 (en) * 1999-06-07 2003-09-02 Hynix Semiconductor, Inc. Method for manufacturing a high power semiconductor device having a field plate extendedly disposed on a gate
US6946706B1 (en) * 2003-07-09 2005-09-20 National Semiconductor Corporation LDMOS transistor structure for improving hot carrier reliability
US7214992B1 (en) * 2004-10-27 2007-05-08 National Semiconductor Corporation Multi-source, multi-gate MOS transistor with a drain region that is wider than the source regions
US20070181943A1 (en) * 2006-01-14 2007-08-09 Infineon Technologies Austria Ag Lateral power transistor and method for producing same
US8264040B2 (en) * 2006-01-14 2012-09-11 Infineon Technologies Austria Ag Lateral power transistor and method for producing same
US20070181941A1 (en) * 2006-02-09 2007-08-09 Taiwan Semiconductor Manufacturing Co., Ltd. High voltage semiconductor devices and methods for fabricating the same
US7345341B2 (en) * 2006-02-09 2008-03-18 Taiwan Semiconductor Manufacturing Co., Ltd. High voltage semiconductor devices and methods for fabricating the same
US20080246080A1 (en) * 2006-07-28 2008-10-09 Broadcom Corporation Shallow trench isolation (STI) based laterally diffused metal oxide semiconductor (LDMOS)
US20110057271A1 (en) * 2006-07-28 2011-03-10 Broadcom Corporation Semiconductor Device with Increased Breakdown Voltage
US8598670B2 (en) 2006-07-28 2013-12-03 Broadcom Corporation Semiconductor device with increased breakdown voltage
US20090273029A1 (en) * 2008-05-02 2009-11-05 William Wei-Yuan Tien High Voltage LDMOS Transistor and Method
US8174071B2 (en) * 2008-05-02 2012-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. High voltage LDMOS transistor
US20090321852A1 (en) * 2008-06-27 2009-12-31 Sanyo Electric Co., Ltd. Semiconductor device and method of manufacturing the same
US8410557B2 (en) * 2008-06-27 2013-04-02 Semiconductor Components Industries, Llc Semiconductor device and method of manufacturing the same
US20100295125A1 (en) * 2009-05-22 2010-11-25 Broadcom Corporation Split gate oxides for a laterally diffused metal oxide semiconductor (LDMOS)
US8203188B2 (en) * 2009-05-22 2012-06-19 Broadcom Corporation Split gate oxides for a laterally diffused metal oxide semiconductor (LDMOS)
US8274114B2 (en) 2010-01-14 2012-09-25 Broadcom Corporation Semiconductor device having a modified shallow trench isolation (STI) region and a modified well region
US8283722B2 (en) 2010-06-14 2012-10-09 Broadcom Corporation Semiconductor device having an enhanced well region
US8765544B2 (en) 2010-06-14 2014-07-01 Broadcom Corporation Fabrication of a semiconductor device having an enhanced well region
US9099552B2 (en) 2010-11-24 2015-08-04 Semiconductor Components Industries, Llc Semiconductor device and method of manufacturing the same
US8698236B2 (en) 2010-11-24 2014-04-15 Semiconductor Components Industries, Llc Semiconductor device and method of manufacturing the same
US9123807B2 (en) 2010-12-28 2015-09-01 Broadcom Corporation Reduction of parasitic capacitance in a semiconductor device
US20140339634A1 (en) * 2011-12-06 2014-11-20 Infineon Technologies Ag Lateral Transistor Component and Method for Producing Same
US9166039B2 (en) * 2011-12-06 2015-10-20 Infineon Technologies Ag Lateral transistor component and method for producing same
CN103151377A (en) * 2011-12-06 2013-06-12 英飞凌科技股份有限公司 Lateral transistor component and method for producing same
US9786779B2 (en) 2014-01-16 2017-10-10 Microchip Technology Incorporated High voltage double-diffused MOS (DMOS) device and method of manufacture
US20160093632A1 (en) * 2014-01-16 2016-03-31 Microchip Technology Incorporated High voltage double-diffused mos (dmos) device and method of manufacture
US9601615B2 (en) * 2014-01-16 2017-03-21 Microchip Technology Incorporated High voltage double-diffused MOS (DMOS) device and method of manufacture
WO2016034043A1 (en) * 2014-09-02 2016-03-10 无锡华润上华半导体有限公司 Method for manufacturing ldmos device
US20190028098A1 (en) * 2016-07-11 2019-01-24 Magnachip Semiconductor, Ltd. Semiconductor device for display driver ic structure
US10637467B2 (en) * 2016-07-11 2020-04-28 Magnachip Semiconductor, Ltd. Semiconductor device for display driver IC structure
CN112242355A (en) * 2019-07-17 2021-01-19 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of forming the same
US20220028746A1 (en) * 2019-07-17 2022-01-27 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor device
US11817355B2 (en) * 2019-07-17 2023-11-14 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor device
US20220328608A1 (en) * 2019-08-23 2022-10-13 Boe Technology Group Co., Ltd. Display device and manufacturing method thereof
US12266303B2 (en) 2019-08-23 2025-04-01 Boe Technology Group Co., Ltd. Display device and manufacturing method thereof
US12527177B2 (en) * 2019-08-23 2026-01-13 Boe Technology Group Co., Ltd. Display device and manufacturing method thereof
CN113972265A (en) * 2020-07-23 2022-01-25 和舰芯片制造(苏州)股份有限公司 Method for improving LDMOS (laterally diffused metal oxide semiconductor) process technology of strip field plate

Also Published As

Publication number Publication date
US20040178459A1 (en) 2004-09-16
US7217612B2 (en) 2007-05-15
JP3831602B2 (en) 2006-10-11
JP2002176173A (en) 2002-06-21
TW511293B (en) 2002-11-21
KR20020045513A (en) 2002-06-19

Similar Documents

Publication Publication Date Title
US7217612B2 (en) Manufacturing method for a semiconductor device with reduced local current
US6127699A (en) Method for fabricating MOSFET having increased effective gate length
US5714393A (en) Diode-connected semiconductor device and method of manufacture
US7649234B2 (en) Semiconductor devices
JP2001298184A (en) Semiconductor device and manufacturing method thereof
US20090203179A1 (en) Semiconductor device and manufacturing method thereof
KR19980018751A (en) SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
US6815284B2 (en) Manufacturing method of semiconductor device
JP2006196493A (en) Semiconductor device and manufacturing method thereof
KR100390614B1 (en) Semiconductor device and method of manufacturing the same
US5668051A (en) Method of forming poly plug to reduce buried contact series resistance
JPH06163818A (en) Capacitor forming method on the same substrate as MOS transistor, capacitor formed thereby, and electric structure forming method
US20020013067A1 (en) Semiconductor device manufacturing method
US20090057779A1 (en) Semiconductor Device and Method of Fabricating the Same
US7161210B2 (en) Semiconductor device with source and drain regions
US6897117B2 (en) Method of manufacturing semiconductor device
JP4141095B2 (en) Semiconductor device and manufacturing method thereof
US20040169224A1 (en) Semiconductor device and manufacturing method therefor
KR100342804B1 (en) Semiconductor device and method of manufacturing the same
JPH02196434A (en) Manufacture of mos transistor
JPH07254645A (en) Method for manufacturing semiconductor device
JP2001060686A (en) LDMOS semiconductor device and method of manufacturing the same
JPH06104429A (en) Mos transistor
JPH0766410A (en) Method for manufacturing semiconductor device
JP2001196583A (en) Semiconductor device and manufacturing method therefor

Legal Events

Date Code Title Description
AS Assignment

Owner name: SANYO ELECTRIC CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NISHIBE, EIJI;KIKUCHI, SHUICHI;REEL/FRAME:012361/0769

Effective date: 20011015

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION