US20020061648A1 - Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates - Google Patents
Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates Download PDFInfo
- Publication number
- US20020061648A1 US20020061648A1 US09/887,666 US88766601A US2002061648A1 US 20020061648 A1 US20020061648 A1 US 20020061648A1 US 88766601 A US88766601 A US 88766601A US 2002061648 A1 US2002061648 A1 US 2002061648A1
- Authority
- US
- United States
- Prior art keywords
- layer
- stress
- lattice constant
- heteroepitaxial
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0133—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/127—The active layers comprising only Group III-V materials, e.g. GaAs or InP
- H10F71/1276—The active layers comprising only Group III-V materials, e.g. GaAs or InP comprising growth substrates not made of Group III-V materials
-
- H10P14/2905—
-
- H10P14/3211—
-
- H10P14/3218—
-
- H10P14/3251—
-
- H10P14/3418—
-
- H10P14/3421—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/544—Solar cells from Group III-V materials
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/12—All metal or with adjacent metals
- Y10T428/12493—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
- Y10T428/12674—Ge- or Si-base component
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/12—All metal or with adjacent metals
- Y10T428/12493—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
- Y10T428/12681—Ga-, In-, Tl- or Group VA metal-base component
Definitions
- the invention pertains to the field of heteroepitaxial growth of single crystal thin layers on substrates of different lattice constants. More particularly, the invention pertains to forming stress-engineered substrates as platforms for the growth of high quality heteroepitaxial layers.
- Heteroepitaxy refers to growth of single crystal thin layers on substrates of different lattice constants (or atonic spacing). If achievable, high quality semiconductor heteroepitaxial layers have many important applications in electronics and optoelectronics. Their benefits include enhanced speed and power efficiency for RF amplifiers in wireless communication, and enhanced quantum efficiency and operating wavelength range for optoelectronic devices such as lasers, LEDs, and detectors. However, in reality, with exceptions of very few cases, the great potential benefits of heteroepitaoxial films can not be realized because the heteroepitaxial layers achievable today contain a large number of defects, specifically threading dislocations.
- U.S. Pat. No. 5,294,808 (Lo) requires ultra thin substrates or a sacrificial substrate for dislocation gettering.
- U.S. Pat. No. 5,091,133 (Fan et al.) uses thermal stress from thermal annealing/cycling by interrupting the growth. The stress produced in the method of the '133 patent only exists during thermal annealing.
- U.S. Pat. No. 5,659,187 discloses a method wherein the dislocation bending force is only over the strain graded buffer layers. Furthermore, new dislocations may be nucleated in the strain graded buffer layers as they bend the existing dislocations.
- the formation of the above described “dislocation half loop”, shown at 30 consists of a section of misfit dislocation 10 and two threading dislocations 20 , 21 .
- the misfit dislocation 10 portion of the dislocation half loop 30 relaxes the strain and does no harm to devices built in the heteroepitaxial layers since it is confined at the interface.
- the threading dislocation portions 20 , 21 of the half loop 30 run across the entire thickness of the film, thus being detrimental to devices. Therefore, the key to improving the quality of heteroepitaxial film is to minimize the density of threading dislocations while keeping the misfit dislocations for strain release.
- a method for producing a stress-engineered substrate includes selecting first and second materials for forming the substrate. An epitaxial material for forming a heteroepitaxial layer is then selected. If the lattice constant of the heteroepitaxial layer (a epi ) is greater than that (a sub ) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “compressive stress” (negative stress) at all temperatures of concern. On the other hand, if the lattice constant of the heteroepitaxial layer (a epi ) is less than that (a sub ) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “tensile stress” (positive stress).
- the temperatures of concern range from the annealing temperature to the lowest temperature where dislocations are still mobile.
- a method for producing a stress-engineered substrate includes steps of:
- a stress-engineered-red substrate for receiving a heteroepitaxial layer thereon includes a first stress control layer having a first lattice constant; a second stress control layer; a joining layer between the first stress control layer and the second stress control layer; a heteroepitaxial layer having a second constant on the first control layer; and means for choosing the first and second lattice constants, such that when the second lattice constant is greater than the first lattice constant, the heteroepitaxial layer is under compressive stress for a range of temperatures, the range of temperatures being from an annealing temperature o)f the,, substrate to a lowest temperature where dislocations are still mobile in the heteroepitaxial layer, and when the second lattice constant is less than the first lattice constant, the heteroepitaxial layer is under tensile stress for the range of temperatures.
- a stress-engineered substrate for receiving a heteroepitaxial layer thereon includes a first stress control layer; a second stress control layer; a joining layer between the first stress control layer and the second stress control layer; a template layer on the first stress control layer, the template layer having a first lattice constant; a heteroepitaxial layer having a second lattice constant on the template layer; and means for choosing the first and second lattice constants, such that when the second lattice constant is greater than the first lattice constant, the heteroepitaxial layer is under compressive stress for a range of temperatures, the range of temperatures being from an annealing temperature of the substrate to a lowest temperature where dislocations are still mobile in the heteroepitaxial layer, and when the second lattice constant is less than the first lattice constant, the heteroepitaxial layer is under tensile stress for the range of temperatures.
- FIG. 1 shows a dislocation half loop as occurs in the prior art.
- FIG. 2 shows embedded closed dislocation loops through interactions among threading dislocations and the stress field.
- FIG. 3 shows heteroepitaxial growth layers grown on substrate mesas.
- FIG. 4 shows a graph of the thermal expansion coefficient difference between the heteroepitaxial layer and the stress-engineered substrate at different temperatures of concern.
- FIG. 5 shows a generic stress-engineered substrate produced according to the method of the present invention.
- FIG. 6 shows a stress-engineered substrate suitable for GaAs on Si and InP on Si heteroepitaxial growth.
- FIG. 7 shows a stress-engineered substrate suitable for AlInGaP on GaP heteroepitaxial growth.
- FIG. 8 shows the stress-engineered substrate of FIG. 6 with a GaAs or InP epilayer on the Si layer.
- FIG. 9 shows the stress-engineered substrate of FIG. 7 with an AlInGaP layer on the GaP layer.
- FIG. 10 shows the results of the AlInGaP on GaP heteroepitaxial growth with the Si and Ge substrates removed.
- 3D island growth usually occurs to minimize the strain energy until the 3D islands coalesce.
- the position and spacing of threading dislocations for 3D island growth is controlled by the coalescence of the islands.
- the method of the present invention still works. This is because the method confines dislocations via interactions between the dislocations and the stress field applied to the epitaxial layers by the substrate. Therefore, as long as all dislocations contain a common Burgers vector component in favor of such interactions, the dislocation confining mechanisms work. Fortunately, the above condition is satisfied by all heteroepitaxial material systems, so our approach of stress-engineered substrates should be truly generic. We use the model of dislocation half loop only for illustration purpose, although this model applies to the majority of heteroepitaxial material systems of interest.
- expansion of the dislocation half loops means an increase in the average distance between threading dislocations or equivalently, a decrease in threading dislocation density.
- the stress field may bend threading dislocations towards the side of the wafer to reduce the system energy, preventing them form propagating upward.
- Growing heteroepitaxial layers 18 on predefined substrate mesas 16 makes this mechanism particularly effective if the heteroepitaxial layer is grown on predefined substrate mesas. Bent dislocations 22 propagate towards the sides of layers 18 instead of upwards.
- the key concept is to design a new substrate that creates the desired stress field in the heteroepitaxial layer over the temperature range of interest, specifically from the annealing temperature to the lowest temperature where dislocations are still mobile. There exists a very simple rule to find out the right “sign” of the stress field. If the lattice constant of the heteroepitaxial layer (a epi ) is greater than that (a sub ) of the immediate substrate layer the epitaxial layer is deposited on, then we want to keep the epitaxial layer under “compressive stress” (negative stress) at all temperatures.
- the lattice constant of the heteroepitaxial layer (a epi ) is less than that (a sub ) of the immediate substrate layer the epitaxial layer is deposited on, then we want to keep the epitaxial layer under “tensile stress” (positive stress).
- thermal stress due to different thermal expansion coefficients ( ⁇ ) of the epitaxial and substrate materials.
- ⁇ thermal expansion coefficients
- the epitaxial layer experiences no thermal stress.
- Thermal stress develops when the temperature of the material is different from the original growth temperature.
- the thermal stress is proportional to ⁇ T and ⁇ , where ⁇ T is the temperature difference between the current growth temperature and the original growth temperature and ⁇ is the thermal expansion coefficient difference between the epitaxial layer and the substrate.
- the thermal expansion coefficient for the substrate is approximately the average of the thermal expansion coefficients for all the substrate materials, weighted by the thickness and mechanical properties (e.g. Young's modulus and Poission ratio) of each substrate material.
- an ideal strain-engineered substrate should possess the following property in case the epi layer has a “larger” lattice constant than the substrate.
- the epilayer At the high annealing temperature, the epilayer should have a larger expansion coefficient than the substrate so that the epitaxial layer can be under compressive stress.
- the expansion coefficient of the epilayer should be equal to (no stress) or less than (compressive stress) that of the substrate e.
- GaAs layers on Si substrates as an example.
- high temperature annealing e.g. 900° C.
- the GaAs layer is under compression so threading dislocations can be properly confined near the GaAs/Si interface.
- the GaAs layer is under tensile stress due to its larger thermal expansion coefficient than Si. The tension stress not only unleashes the confined threading dislocations but also generates new threading dislocations if it is greater than the yield stress of GaAs. As a result, the quality of the GaAs layer becomes poor again.
- the epitaxial layer should be under tension (positive stress) over the entire temperature range, above and below the growth temperature; and the stress-engineered substrates should be designed accordingly to satisfy this requirement.
- a generic stress-engineered substrate 30 is shown.
- the top layer is a thin template 32 that establishes the lattice constant of the substrate 30 .
- the template 32 is joined or bonded to a first stress control layer 34 that predominantly determines the stress field in the heteroepitaxial layer above the growth temperature.
- a thin joining layer 36 joins the first stress control layer 34 and a second stress control layer 38 .
- the thin joining layer 36 may change its mechanical properties drastically at different temperatures. At high temperatures, the material of joining layer 36 is softened enough so second stress control layer 38 will not have much effect on the stress field in the epilayer. Below the epitaxial growth temperature, however, the thin joining layer 36 is hardened so the stress field in the epilayer will be determined by the thermal expansion coefficients of both the first and second stress control layers 34 , 38 .
- the template 32 does not have to be a different material than the first stress control layer 34 . They may be the same material but of different crystal orientations, or may be completely identical. Only template 32 needs to be a single crystal, whereas the rest of the substrate layers can be polycrystalline or amorphous.
- the thin joining material may be metal or metal alloy with an appropriate melting temperature or may be glass of temperature dependent viscosity. The joining material may be even the same as the second stress control layer 38 if this material also happens to have the right thermal expansion coefficient and mechanical properties.
- GaAs-on-Si and InP-on-Si heteroepitaxial growth are GaAs-on-Si and InP-on-Si heteroepitaxial growth:
- GaAs-based or InP-base(, compound semiconductors on Si is attractive for high-efficiency solar cells for space applications and for optical interconnects between microelectronic circuits.
- This material structure also finds applications in areas such as infrared sensors and wireless communications where the hetero unction bipolar transistor power amplifier circuits can be fabricated on low-cost substrates.
- direct growth of GaAs or InP on Si yields poor results because their lattice constants are 4% and 7.7% larger than Si, respectively.
- a substrate 40 comprises a top Si substrate 42 and a bottom Ge substrate 46 with a tin, low melting point joining layer 44 (e.g. Al) in between.
- a GaAs or InP epilayer 48 FIG.
- the thin joining layer 44 is softened enough to decouple the bottom Ge substrate 46 from the top Si substrate 42 . Because Si has a smaller thermal expansion coefficient than Gaks and InP, the GaAs or InP epilayer 48 is under compress n during annealing so threading dislocations in epilayer 48 are confined. When the temperature falls below the growth temperature, the joining layer 44 is hardened so the thermal expansion coefficient of the substrate 40 is the weighted average of Si and Ge. For InP-on-Si growth, the thermal expansion coefficient of InP is between the coefficient values of Si and Ge, so it is easy to choose the thickness of Si and Ge material to achieve thermal matching with InP during cooling.
- the thermal coefficient of GaAs is nearly the same as that of Ge but significantly greater than Si, so it is impossible to achieve perfect thermal match during cooling.
- the thermal mismatch during cooling can be significantly reduced to below the yield stress of GaAs. Therefore, high quality GaAs heteroepitaxial layers can also be achieved.
- AlInGaP epitaxial layers are the light emitting layers for high brightness red, orange, and yellow LEDs, a class of devices that have found many important applications.
- epitaxial AlInGaP layers can only be grown lattice-matched to conventional GaAs substrates.
- GaAs substrates are opaque to visible light, so a large portion of the emitted light is absorbed by the GaAs substrates, which significantly reduces the device efficiency. Visible LEDs of four times higher efficiency can be achieved if the AlInGaP layers can instead be grown on transparent GaP substrates.
- a substrate 50 comprising a top GaP substrate 52 for epi growth, a first thin joining layer 54 , a bonded Si layer 56 , a second thin joining layer 58 , and a bottom Ge substrate 59 .
- the first joining layer 54 e.g. SiO 2
- the second joining layer 58 e.g., Al or Al alloys
- An AlInGaP layer 61 is grown on GaP layer 52 .
- the thermal expansion coefficient of AlInGaP is greater than the average expansion coefficient of GaP and Si, thus creating a compressive field to confine dislocations in AlInGaP layer 61 .
- the expansion coefficient of the substrate 50 becomes the average of GaP, Si, and Ge. This can be made nearly equal to the expansion coefficient of AlInGaP to achieve stress free cooling.
Landscapes
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Abstract
A method for producing a stress-engineered substrate includes selecting first and second materials for forming the substrate. An epitaxial material for forming a heteroepitaxial layer is then selected. If the lattice constant of the heteroepitaxial layer (aepi) is greater than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “compressive stress” (negative stress) at all temperatures of concern. On the other hand, if the lattice constant of the heteroepitaxial layer (aepi) is less than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “tensile stress” (positive stress). The temperatures of concern range from the annealing temperature to the lowest temperature where dislocations are still mobile.
Description
- The invention pertains to the field of heteroepitaxial growth of single crystal thin layers on substrates of different lattice constants. More particularly, the invention pertains to forming stress-engineered substrates as platforms for the growth of high quality heteroepitaxial layers.
- Heteroepitaxy refers to growth of single crystal thin layers on substrates of different lattice constants (or atonic spacing). If achievable, high quality semiconductor heteroepitaxial layers have many important applications in electronics and optoelectronics. Their benefits include enhanced speed and power efficiency for RF amplifiers in wireless communication, and enhanced quantum efficiency and operating wavelength range for optoelectronic devices such as lasers, LEDs, and detectors. However, in reality, with exceptions of very few cases, the great potential benefits of heteroepitaoxial films can not be realized because the heteroepitaxial layers achievable today contain a large number of defects, specifically threading dislocations. These dislocations in the heteroepitaxial layers degrade device performance and reliability so much that heteroepitaxy is rarely used for any commercial applications. Therefore, to realize the great potential of heteroepitaxy, it is imperative to find ways to significantly reduce the number of threading dislocations in the heteroepitaxial layers.
- U.S. Pat. No. 5,294,808 (Lo) requires ultra thin substrates or a sacrificial substrate for dislocation gettering. U.S. Pat. No. 5,091,133 (Fan et al.) uses thermal stress from thermal annealing/cycling by interrupting the growth. The stress produced in the method of the '133 patent only exists during thermal annealing. U.S. Pat. No. 5,659,187 (Legoues et al,) discloses a method wherein the dislocation bending force is only over the strain graded buffer layers. Furthermore, new dislocations may be nucleated in the strain graded buffer layers as they bend the existing dislocations.
- Referring to FIG. 1, when a heteroepitaxial
thin film 5 is grown on asubstrate 8, its lattice is initially deformed elastically to match that of the substrate. Hence the stress in the heteroepitaxial material builds up as thefilm 5 grows thicker. At a certain film thickness, namely the critical thickness, the strain energy is too high to be accommodated by elastic deformation and the thin film becomes plastically deformed by forming dislocations. According to the well established theory, dislocations are most likely nucleated at thesurface 7 of the heteroepitaxial layer and then propagate towards the film-substrate interface 6 to become misfit dislocations for strain release. The strain releasing misfit dislocations may be extended over a finite distance until they either reach the edge of the wafer or most likely thread up to thesurface 7 of the heteroepitaxial layer. - The formation of the above described “dislocation half loop”, shown at 30, consists of a section of
misfit dislocation 10 and two 20, 21. Thethreading dislocations misfit dislocation 10 portion of thedislocation half loop 30 relaxes the strain and does no harm to devices built in the heteroepitaxial layers since it is confined at the interface. However, the 20, 21 of thethreading dislocation portions half loop 30 run across the entire thickness of the film, thus being detrimental to devices. Therefore, the key to improving the quality of heteroepitaxial film is to minimize the density of threading dislocations while keeping the misfit dislocations for strain release. - Briefly stated, a method for producing a stress-engineered substrate includes selecting first and second materials for forming the substrate. An epitaxial material for forming a heteroepitaxial layer is then selected. If the lattice constant of the heteroepitaxial layer (a epi) is greater than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “compressive stress” (negative stress) at all temperatures of concern. On the other hand, if the lattice constant of the heteroepitaxial layer (aepi) is less than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then the epitaxial layer is kept under “tensile stress” (positive stress). The temperatures of concern range from the annealing temperature to the lowest temperature where dislocations are still mobile.
- According to an embodiment of the invention, a method for producing a stress-engineered substrate includes steps of:
- a) selecting first and second materials for forming the substrate, the first material having a first lattice constant;
- b) selecting an epitaxial material for forming a heteroepitaxial layer, the epitaxial material having a second lattice constant;
- c) comparing the second lattice constant to the first lattice constant to determine which lattice constant is greater;
- d) keeping, when the second lattice constant is greater than the first lattice constant, the heteroepitaxial layer under compressive stress for a range of temperatures, the range of temperatures being from an annealing temperature of the Substrate to a lowest temperature where dislocations are still mobile in the heteroepitaxial layer and
- e) keeping, when the second lattice constant is less than the firs lattice constant, the heteroepitaxial layer under tensile stress for a range of temperatures, the range of temperatures being from an annealing temperature of the substrate to at lowest temperature where dislocations are still mobile in the heteroepitaxial layer.
- According to an embodiment of the invention, a stress-engineered-red substrate for receiving a heteroepitaxial layer thereon includes a first stress control layer having a first lattice constant; a second stress control layer; a joining layer between the first stress control layer and the second stress control layer; a heteroepitaxial layer having a second constant on the first control layer; and means for choosing the first and second lattice constants, such that when the second lattice constant is greater than the first lattice constant, the heteroepitaxial layer is under compressive stress for a range of temperatures, the range of temperatures being from an annealing temperature o)f the,, substrate to a lowest temperature where dislocations are still mobile in the heteroepitaxial layer, and when the second lattice constant is less than the first lattice constant, the heteroepitaxial layer is under tensile stress for the range of temperatures.
- According to an embodiment of the invention, a stress-engineered substrate for receiving a heteroepitaxial layer thereon includes a first stress control layer; a second stress control layer; a joining layer between the first stress control layer and the second stress control layer; a template layer on the first stress control layer, the template layer having a first lattice constant; a heteroepitaxial layer having a second lattice constant on the template layer; and means for choosing the first and second lattice constants, such that when the second lattice constant is greater than the first lattice constant, the heteroepitaxial layer is under compressive stress for a range of temperatures, the range of temperatures being from an annealing temperature of the substrate to a lowest temperature where dislocations are still mobile in the heteroepitaxial layer, and when the second lattice constant is less than the first lattice constant, the heteroepitaxial layer is under tensile stress for the range of temperatures.
- FIG. 1 shows a dislocation half loop as occurs in the prior art.
- FIG. 2 shows embedded closed dislocation loops through interactions among threading dislocations and the stress field.
- FIG. 3 shows heteroepitaxial growth layers grown on substrate mesas.
- FIG. 4 shows a graph of the thermal expansion coefficient difference between the heteroepitaxial layer and the stress-engineered substrate at different temperatures of concern.
- FIG. 5 shows a generic stress-engineered substrate produced according to the method of the present invention.
- FIG. 6 shows a stress-engineered substrate suitable for GaAs on Si and InP on Si heteroepitaxial growth.
- FIG. 7 shows a stress-engineered substrate suitable for AlInGaP on GaP heteroepitaxial growth.
- FIG. 8 shows the stress-engineered substrate of FIG. 6 with a GaAs or InP epilayer on the Si layer.
- FIG. 9 shows the stress-engineered substrate of FIG. 7 with an AlInGaP layer on the GaP layer.
- FIG. 10 shows the results of the AlInGaP on GaP heteroepitaxial growth with the Si and Ge substrates removed.
- The above theory of defects in heteroepitaxy may be over simplified without taking into account of the effects of dislocation multiplication, pinning, and interaction. However, it is widely accepted that the model of dislocation half loops is at the core of these mechanisms. Another implicit assumption behind the dislocation half loop model is that the growth is two dimensional from the very beginning rather than being 3D island growth. Two-dimensional growth means that the heteroepitaxial layer is deposited layer by layer. This is normally a good assumption for most heteroepitaxial growth with a small (e.g., <2%) lattice mismatch. Lattice mismatch refers to a difference in lattice constants. If the mismatch is high, 3D island growth usually occurs to minimize the strain energy until the 3D islands coalesce. Unlike dislocation half loops, the position and spacing of threading dislocations for 3D island growth is controlled by the coalescence of the islands. However, by growing buffer layers with their lattice constants graded continuously or in steps, one can always maintain the 2D growth mode. This is because between any two subsequent layers of material, their lattice constant only differs slightly.
- For example, to grow an InAs epitaxial layer on a GaAs substrate with a 7% lattice mismatch, one can always grow a series of InGaAs buffer layers of increasing In composition. If the In composition between any pair of InGaAs layers differs by only 20%, the lattice mismatch between two layers can be controlled to be within 1.5%, a condition in favor of 2D growth. Therefore, developing a method to reduce the threading dislocation density in 2D grown heteroepitaxial layers permits us to apply a similar technique to heteroepitaxial layers of large lattice mismatch. In some special cases, such as ZnSe layers grown on GaAs, due to the large surface energy difference between the two materials, the growth tends to be three-dimensional from the very beginning although the lattice mismatch is small. Even in such situations where the dislocation half loop model does not apply, the method of the present invention still works. This is because the method confines dislocations via interactions between the dislocations and the stress field applied to the epitaxial layers by the substrate. Therefore, as long as all dislocations contain a common Burgers vector component in favor of such interactions, the dislocation confining mechanisms work. Fortunately, the above condition is satisfied by all heteroepitaxial material systems, so our approach of stress-engineered substrates should be truly generic. We use the model of dislocation half loop only for illustration purpose, although this model applies to the majority of heteroepitaxial material systems of interest.
- In our invention, we use a new substrate structure for epitaxial growth so that the dislocations in the heteroepitaxial layer experience a stress field of controlled direction and magnitude. Through interactions between the dislocations and the specific stress field, dislocation half loops are extended. As a result, the following three threading dislocation reduction and confining mechanisms may take place.
- First, expansion of the dislocation half loops means an increase in the average distance between threading dislocations or equivalently, a decrease in threading dislocation density. Second, when the expanding dislocation half loops approach to and interact with each other, the threading dislocations may terminate themselves by forming a
closed dislocation loop 12 as shown in FIG. 2.Misfit dislocations 14 remain betweendislocation loops 12. This process is more likely to happen under the right stress field than without because the interaction of dislocations reduces the system energy more with the presence of the right stress field. - Referring to FIG. 3, the stress field may bend threading dislocations towards the side of the wafer to reduce the system energy, preventing them form propagating upward. Growing
heteroepitaxial layers 18 on predefined substrate mesas 16 makes this mechanism particularly effective if the heteroepitaxial layer is grown on predefined substrate mesas.Bent dislocations 22 propagate towards the sides oflayers 18 instead of upwards. - Referring to FIG. 4, the key concept is to design a new substrate that creates the desired stress field in the heteroepitaxial layer over the temperature range of interest, specifically from the annealing temperature to the lowest temperature where dislocations are still mobile. There exists a very simple rule to find out the right “sign” of the stress field. If the lattice constant of the heteroepitaxial layer (a epi) is greater than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then we want to keep the epitaxial layer under “compressive stress” (negative stress) at all temperatures. On the other hand, if the lattice constant of the heteroepitaxial layer (aepi) is less than that (asub) of the immediate substrate layer the epitaxial layer is deposited on, then we want to keep the epitaxial layer under “tensile stress” (positive stress).
- One possible source of the stress field is thermal stress due to different thermal expansion coefficients (α) of the epitaxial and substrate materials. At the epitaxial growth temperature, the epitaxial layer experiences no thermal stress. Thermal stress develops when the temperature of the material is different from the original growth temperature. The thermal stress is proportional to ΔT and Δα, where ΔT is the temperature difference between the current growth temperature and the original growth temperature and Δα is the thermal expansion coefficient difference between the epitaxial layer and the substrate. When the substrate is made of more than one type of material, the thermal expansion coefficient for the substrate is approximately the average of the thermal expansion coefficients for all the substrate materials, weighted by the thickness and mechanical properties (e.g. Young's modulus and Poission ratio) of each substrate material.
- If thermal stress is used to constrain threading islocations, an ideal strain-engineered substrate should possess the following property in case the epi layer has a “larger” lattice constant than the substrate. At the high annealing temperature, the epilayer should have a larger expansion coefficient than the substrate so that the epitaxial layer can be under compressive stress. When the sample is finally cooled down to lower than the growth temperature, the expansion coefficient of the epilayer should be equal to (no stress) or less than (compressive stress) that of the substrate e. We want to use the stress field to bend or confine the threading dislocations during the high temperature annealing where dislocations are most mobile; and we want these bent dislocations to remain stable during cooling. Such an ideal scenario can not be achieved using any conventional substrates.
- Let us use GaAs layers on Si substrates as an example. During high temperature annealing (e.g. 900° C.), the GaAs layer is under compression so threading dislocations can be properly confined near the GaAs/Si interface. However, when the sample is cooled from the growth temperature (e.g. 600 to 700° C.) to lower than 500° C., the GaAs layer is under tensile stress due to its larger thermal expansion coefficient than Si. The tension stress not only unleashes the confined threading dislocations but also generates new threading dislocations if it is greater than the yield stress of GaAs. As a result, the quality of the GaAs layer becomes poor again. The same argument applies to cases where heteroepitaxial layers have a smaller lattice constant than the substrate. In that situation, the epitaxial layer should be under tension (positive stress) over the entire temperature range, above and below the growth temperature; and the stress-engineered substrates should be designed accordingly to satisfy this requirement.
- Since the thermal expansion coefficient of a material varies with temperature, our proposed strain-engineered substrate should have its relative thermal expansion coefficient as shown in FIG. 4 in order to always generate the right stress field in the epilayer. However, it is difficult, if not impossible, to find a single substrate material to achieve the desired thermal expansion coefficient, so the stress-engineered substrate usually has to be made of multiple layers of materials.
- Referring to FIG. 5, a generic stress-engineered
substrate 30 is shown. The top layer is athin template 32 that establishes the lattice constant of thesubstrate 30. Thetemplate 32 is joined or bonded to a firststress control layer 34 that predominantly determines the stress field in the heteroepitaxial layer above the growth temperature. A thin joininglayer 36 joins the firststress control layer 34 and a secondstress control layer 38. The thin joininglayer 36 may change its mechanical properties drastically at different temperatures. At high temperatures, the material of joininglayer 36 is softened enough so secondstress control layer 38 will not have much effect on the stress field in the epilayer. Below the epitaxial growth temperature, however, the thin joininglayer 36 is hardened so the stress field in the epilayer will be determined by the thermal expansion coefficients of both the first and second stress control layers 34, 38. - It is noteworthy that the
template 32 does not have to be a different material than the firststress control layer 34. They may be the same material but of different crystal orientations, or may be completely identical. Onlytemplate 32 needs to be a single crystal, whereas the rest of the substrate layers can be polycrystalline or amorphous. The thin joining material may be metal or metal alloy with an appropriate melting temperature or may be glass of temperature dependent viscosity. The joining material may be even the same as the secondstress control layer 38 if this material also happens to have the right thermal expansion coefficient and mechanical properties. - We discuss a few stress-engineered substrates for some popular applications. Many other stress-engineered substrates can be designed and fabricated using similar methods.
- (1) GaAs-on-Si and InP-on-Si heteroepitaxial growth:
- Referring to FIGS. 6 and 8, depositing GaAs-based or InP-base(, compound semiconductors on Si is attractive for high-efficiency solar cells for space applications and for optical interconnects between microelectronic circuits. This material structure also finds applications in areas such as infrared sensors and wireless communications where the hetero unction bipolar transistor power amplifier circuits can be fabricated on low-cost substrates. However, direct growth of GaAs or InP on Si yields poor results because their lattice constants are 4% and 7.7% larger than Si, respectively. A
substrate 40 comprises atop Si substrate 42 and abottom Ge substrate 46 with a tin, low melting point joining layer 44 (e.g. Al) in between. When a GaAs or InP epilayer 48 (FIG. 8) is grown onSi substrate 42 and annealed at a temperature higher than the growth temperature, the thin joininglayer 44 is softened enough to decouple thebottom Ge substrate 46 from thetop Si substrate 42. Because Si has a smaller thermal expansion coefficient than Gaks and InP, the GaAs orInP epilayer 48 is under compress n during annealing so threading dislocations inepilayer 48 are confined. When the temperature falls below the growth temperature, the joininglayer 44 is hardened so the thermal expansion coefficient of thesubstrate 40 is the weighted average of Si and Ge. For InP-on-Si growth, the thermal expansion coefficient of InP is between the coefficient values of Si and Ge, so it is easy to choose the thickness of Si and Ge material to achieve thermal matching with InP during cooling. For GaAs-on-Si growth, the thermal coefficient of GaAs is nearly the same as that of Ge but significantly greater than Si, so it is impossible to achieve perfect thermal match during cooling. However, using a large Ge/Si thickness ratio, the thermal mismatch during cooling can be significantly reduced to below the yield stress of GaAs. Therefore, high quality GaAs heteroepitaxial layers can also be achieved. - (2) AlInGaP-on-GaP heteroepitaxial growth:
- Referring to FIGS. 7 and 9, AlInGaP epitaxial layers are the light emitting layers for high brightness red, orange, and yellow LEDs, a class of devices that have found many important applications. To date, epitaxial AlInGaP layers can only be grown lattice-matched to conventional GaAs substrates. Unfortunately, GaAs substrates are opaque to visible light, so a large portion of the emitted light is absorbed by the GaAs substrates, which significantly reduces the device efficiency. Visible LEDs of four times higher efficiency can be achieved if the AlInGaP layers can instead be grown on transparent GaP substrates. In practice, the 4% larger lattice constant of AlInGaP than GaP makes the heteroepitaxial AlInGaP layers too poor to be useful. To use the stress-engineered substrate technique of the present invention to solve the problem, we form a
substrate 50 comprising atop GaP substrate 52 for epi growth, a first thin joininglayer 54, a bondedSi layer 56, a second thin joininglayer 58, and abottom Ge substrate 59. The first joining layer 54 (e.g. SiO2) is hard over the entire temperature range, while the second joining layer 58 (e.g., Al or Al alloys) will be softened at the annealing temperature. An AlInGaP layer 61 (FIG. 9) is grown onGaP layer 52. During annealing, the thermal expansion coefficient of AlInGaP is greater than the average expansion coefficient of GaP and Si, thus creating a compressive field to confine dislocations inAlInGaP layer 61. During cooling, the expansion coefficient of thesubstrate 50 becomes the average of GaP, Si, and Ge. This can be made nearly equal to the expansion coefficient of AlInGaP to achieve stress free cooling. After all thermal process is complete, one can, of course, remove the Si and Ge substrates by debonding or lapping, leaving theAlInGaP layer 61 on only the transparent GaP substrates as shown in FIG. 10. - Accordingly, it is to be understood that the embodiments of the invention herein described are merely illustrative of the application of the principles of the invention. Reference herein to details of the illustrated embodiments are not intended to limit the scope of the claims, which themselves recite those features regarded as essential to the invention.
Claims (11)
1. A method for producing a stress-engineered substrate, comprising the steps of:
a) selecting first and second materials for forming said substrate, said first material having a first lattice constant;
b) selecting an epitaxial material for forming a heteroepitaxial layer, said epitaxial material having a second lattice constant;
c) comparing said second lattice constant to said first lattice constant to determine which lattice constant is greater;
d) keeping, when said second lattice constant is greater than said first lattice constant, said heteroepitaxial layer under compressive stress for a range of temperatures, said range of temperatures being from an annealing temperature of said substrate to a lowest temperature where dislocations are still mobile in said heteroepitaxial layer and
e) keeping, when said second lattice constant is less than said first lattice constant, said heteroepitaxial layer under tensile stress for a range of temperatures, said range of temperatures being from an annealing temperature of said substrate to a lowest temperature where dislocations are still mobile in said heteroepitaxial layer.
2. A method according to claim 1 , further comprising:
f) growing said heteroepitaxial layer on said substrate.
3. A method according to claim 1 , further comprising:
f) bonding said first and second materials together via a first joining layer.
4. A method according to claim 3 , wherein said first material includes a template layer.
5. A method according to claim 4 , further comprising:
g) growing said heteroepitaxial layer on said template layer.
6. A method according to claim 1 , wherein said first material is GaAs and said second material is Si.
7. A method according to claim 1 , wherein said epitaxial material is InGaAs.
8. A stress-engineered substrate, comprising:
a first stress control layer having a first lattice constant;
a second stress control layer;
a joining layer between said first stress control layer and said second stress control layer;
a heteroepitaxial layer having a second constant on said first control layer; and
means for choosing said first and second lattice constants, such that when said second lattice constant is greater than said first lattice constant, said heteroepitaxial layer is under compressive stress for a range of temperatures, said range of temperatures being from an annealing temperature of said substrate to a lowest temperature where dislocations are still mobile in said heteroepitaxial layer, and when said second lattice constant is less than said first lattice constant, said heteroepitaxial layer is under tensile stress for said range of temperatures.
9. A stress-engineered substrate according to claim 8 , wherein:
said first stress control layer is Si;
said second stress control layer is Ge; and
said heteroepitaxial layer is one of GaAs and InP.
10. A stress-engineered substrate, comprising:
a first stress control layer;
a second stress control layer;
a joining layer between said first stress control layer and said second stress control layer;
a template layer on said first stress control layer, said template layer having a first lattice constant;
a heteroepitaxial layer having a second lattice constant on said template layer; and
means for choosing said first and second lattice constants, such that when said second lattice constant is greater than said first lattice constant, said heteroepitaxial layer is under compressive stress for a range of temperatures, said range of temperatures being from an annealing temperature of said substrate to a lowest temperature where dislocations are still mobile in said heteroepitaxial layer, and when said second lattice constant is less than said first lattice constant, said heteroepitaxial layer is under tensile stress for said range of temperatures.
11. A stress-engineered substrate according to claim 10 , wherein:
said first stress control layer is Si;
said second stress control layer is Ge;
said template layer is GaP; and
said heteroepitaxial layer is AlInGaP.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/887,666 US20020061648A1 (en) | 1998-12-11 | 2001-06-06 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
Applications Claiming Priority (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/210,166 US6329063B2 (en) | 1998-12-11 | 1998-12-11 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
| PCT/US1999/027784 WO2000034989A1 (en) | 1998-12-11 | 1999-11-23 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
| USPCT/US99/27784 | 1999-11-23 | ||
| TW88121135 | 1999-12-02 | ||
| TW088121135A TW457552B (en) | 1998-12-11 | 2000-02-11 | Method for producing high quality heteroepitaxial growth using stress engineering and substrates |
| US09/887,666 US20020061648A1 (en) | 1998-12-11 | 2001-06-06 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/210,166 Continuation US6329063B2 (en) | 1998-12-11 | 1998-12-11 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20020061648A1 true US20020061648A1 (en) | 2002-05-23 |
Family
ID=22781833
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/210,166 Expired - Fee Related US6329063B2 (en) | 1998-12-11 | 1998-12-11 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
| US09/887,666 Abandoned US20020061648A1 (en) | 1998-12-11 | 2001-06-06 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/210,166 Expired - Fee Related US6329063B2 (en) | 1998-12-11 | 1998-12-11 | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US6329063B2 (en) |
| EP (1) | EP1145294A1 (en) |
| JP (1) | JP2002532873A (en) |
| TW (1) | TW457552B (en) |
| WO (1) | WO2000034989A1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9064702B2 (en) | 2012-07-31 | 2015-06-23 | Imec | Method for manufacturing semiconductor devices |
| US20220415955A1 (en) * | 2021-06-23 | 2022-12-29 | Aeluma, Inc. | Photodetector circuit comprising a compound semiconductor device on silicon |
| US12433061B1 (en) * | 2022-12-06 | 2025-09-30 | Aeluma, Inc. | Method and device for photosensor using graded wavelength configuring materials |
Families Citing this family (75)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3535527B2 (en) | 1997-06-24 | 2004-06-07 | マサチューセッツ インスティテュート オブ テクノロジー | Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization |
| US7227176B2 (en) | 1998-04-10 | 2007-06-05 | Massachusetts Institute Of Technology | Etch stop layer system |
| US6602613B1 (en) | 2000-01-20 | 2003-08-05 | Amberwave Systems Corporation | Heterointegration of materials using deposition and bonding |
| WO2001054175A1 (en) | 2000-01-20 | 2001-07-26 | Amberwave Systems Corporation | Low threading dislocation density relaxed mismatched epilayers without high temperature growth |
| US6750130B1 (en) * | 2000-01-20 | 2004-06-15 | Amberwave Systems Corporation | Heterointegration of materials using deposition and bonding |
| JP2003533030A (en) | 2000-04-26 | 2003-11-05 | オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツング | Manufacturing method of light emitting diode chip and light emitting diode structure element based on GaN |
| DE10051465A1 (en) * | 2000-10-17 | 2002-05-02 | Osram Opto Semiconductors Gmbh | Method for producing a GaN-based semiconductor component |
| WO2002013245A1 (en) | 2000-08-04 | 2002-02-14 | The Regents Of The University Of California | Method of controlling stress in gallium nitride films deposited on substrates |
| JP2004507084A (en) | 2000-08-16 | 2004-03-04 | マサチューセッツ インスティテュート オブ テクノロジー | Manufacturing process of semiconductor products using graded epitaxial growth |
| DE10042947A1 (en) * | 2000-08-31 | 2002-03-21 | Osram Opto Semiconductors Gmbh | Radiation-emitting semiconductor component based on GaN |
| US20020100942A1 (en) * | 2000-12-04 | 2002-08-01 | Fitzgerald Eugene A. | CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
| US6649480B2 (en) | 2000-12-04 | 2003-11-18 | Amberwave Systems Corporation | Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
| US6649287B2 (en) * | 2000-12-14 | 2003-11-18 | Nitronex Corporation | Gallium nitride materials and methods |
| US6723661B2 (en) | 2001-03-02 | 2004-04-20 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6830976B2 (en) | 2001-03-02 | 2004-12-14 | Amberwave Systems Corproation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6703688B1 (en) | 2001-03-02 | 2004-03-09 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6724008B2 (en) | 2001-03-02 | 2004-04-20 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6940089B2 (en) | 2001-04-04 | 2005-09-06 | Massachusetts Institute Of Technology | Semiconductor device structure |
| US6593625B2 (en) * | 2001-06-12 | 2003-07-15 | International Business Machines Corporation | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing |
| EP1428262A2 (en) | 2001-09-21 | 2004-06-16 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
| WO2003028106A2 (en) | 2001-09-24 | 2003-04-03 | Amberwave Systems Corporation | Rf circuits including transistors having strained material layers |
| US7060632B2 (en) | 2002-03-14 | 2006-06-13 | Amberwave Systems Corporation | Methods for fabricating strained layers on semiconductor substrates |
| US7074623B2 (en) | 2002-06-07 | 2006-07-11 | Amberwave Systems Corporation | Methods of forming strained-semiconductor-on-insulator finFET device structures |
| US7307273B2 (en) | 2002-06-07 | 2007-12-11 | Amberwave Systems Corporation | Control of strain in device layers by selective relaxation |
| US7335545B2 (en) | 2002-06-07 | 2008-02-26 | Amberwave Systems Corporation | Control of strain in device layers by prevention of relaxation |
| US20030227057A1 (en) | 2002-06-07 | 2003-12-11 | Lochtefeld Anthony J. | Strained-semiconductor-on-insulator device structures |
| US6995430B2 (en) | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
| US7615829B2 (en) | 2002-06-07 | 2009-11-10 | Amberwave Systems Corporation | Elevated source and drain elements for strained-channel heterojuntion field-effect transistors |
| AU2003247513A1 (en) | 2002-06-10 | 2003-12-22 | Amberwave Systems Corporation | Growing source and drain elements by selecive epitaxy |
| US6982474B2 (en) | 2002-06-25 | 2006-01-03 | Amberwave Systems Corporation | Reacted conductive gate electrodes |
| JP5144002B2 (en) | 2002-08-23 | 2013-02-13 | 台湾積體電路製造股▲ふん▼有限公司 | Semiconductor heterostructures with reduced dislocation pileup and related methods |
| US7594967B2 (en) | 2002-08-30 | 2009-09-29 | Amberwave Systems Corporation | Reduction of dislocation pile-up formation during relaxed lattice-mismatched epitaxy |
| US7332417B2 (en) | 2003-01-27 | 2008-02-19 | Amberwave Systems Corporation | Semiconductor structures with structural homogeneity |
| KR100728173B1 (en) | 2003-03-07 | 2007-06-13 | 앰버웨이브 시스템즈 코포레이션 | shallow trench isolation process |
| KR100605504B1 (en) * | 2003-07-30 | 2006-07-28 | 삼성전자주식회사 | A semiconductor device comprising an epitaxial layer having a low dislocation density and a method of manufacturing the semiconductor device |
| WO2005060007A1 (en) * | 2003-08-05 | 2005-06-30 | Nitronex Corporation | Gallium nitride material transistors and methods associated with the same |
| US20050145851A1 (en) * | 2003-12-17 | 2005-07-07 | Nitronex Corporation | Gallium nitride material structures including isolation regions and methods |
| US7071498B2 (en) * | 2003-12-17 | 2006-07-04 | Nitronex Corporation | Gallium nitride material devices including an electrode-defining layer and methods of forming the same |
| US6992025B2 (en) * | 2004-01-12 | 2006-01-31 | Sharp Laboratories Of America, Inc. | Strained silicon on insulator from film transfer and relaxation by hydrogen implantation |
| US7005724B2 (en) * | 2004-02-13 | 2006-02-28 | Agere Systems Inc. | Semiconductor device and a method of manufacture therefor |
| JP3884439B2 (en) * | 2004-03-02 | 2007-02-21 | 株式会社東芝 | Semiconductor device |
| US7361946B2 (en) * | 2004-06-28 | 2008-04-22 | Nitronex Corporation | Semiconductor device-based sensors |
| US7339205B2 (en) * | 2004-06-28 | 2008-03-04 | Nitronex Corporation | Gallium nitride materials and methods associated with the same |
| US7687827B2 (en) * | 2004-07-07 | 2010-03-30 | Nitronex Corporation | III-nitride materials including low dislocation densities and methods associated with the same |
| JP2008519441A (en) * | 2004-10-28 | 2008-06-05 | ニトロネックス コーポレイション | Monolithic microwave integrated circuit using gallium nitride material |
| US7393733B2 (en) | 2004-12-01 | 2008-07-01 | Amberwave Systems Corporation | Methods of forming hybrid fin field-effect transistor structures |
| US7247889B2 (en) | 2004-12-03 | 2007-07-24 | Nitronex Corporation | III-nitride material structures including silicon substrates |
| US7365374B2 (en) | 2005-05-03 | 2008-04-29 | Nitronex Corporation | Gallium nitride material structures including substrates and methods associated with the same |
| US7902046B2 (en) * | 2005-09-19 | 2011-03-08 | The Board Of Trustees Of The Leland Stanford Junior University | Thin buffer layers for SiGe growth on mismatched substrates |
| KR20080072833A (en) * | 2005-10-04 | 2008-08-07 | 니트로넥스 코오포레이션 | Gallium Nitride Material Transistors and Methods for Broadband Applications |
| US7566913B2 (en) | 2005-12-02 | 2009-07-28 | Nitronex Corporation | Gallium nitride material devices including conductive regions and methods associated with the same |
| US9608102B2 (en) | 2005-12-02 | 2017-03-28 | Infineon Technologies Americas Corp. | Gallium nitride material devices and associated methods |
| US20080035143A1 (en) * | 2006-08-14 | 2008-02-14 | Sievers Robert E | Human-powered dry powder inhaler and dry powder inhaler compositions |
| US7541105B2 (en) * | 2006-09-25 | 2009-06-02 | Seagate Technology Llc | Epitaxial ferroelectric and magnetic recording structures including graded lattice matching layers |
| US7745848B1 (en) | 2007-08-15 | 2010-06-29 | Nitronex Corporation | Gallium nitride material devices and thermal designs thereof |
| CN101897004B (en) * | 2007-12-28 | 2012-02-15 | 住友化学株式会社 | Semiconductor substrate and method for manufacturing semiconductor substrate |
| US8026581B2 (en) * | 2008-02-05 | 2011-09-27 | International Rectifier Corporation | Gallium nitride material devices including diamond regions and methods associated with the same |
| US8343824B2 (en) * | 2008-04-29 | 2013-01-01 | International Rectifier Corporation | Gallium nitride material processing and related device structures |
| DE102010039734A1 (en) * | 2010-08-25 | 2012-03-01 | Bayer Materialscience Aktiengesellschaft | Catalyst and process for producing chlorine by gas phase oxidation |
| CN102468142B (en) * | 2010-11-18 | 2015-06-24 | 比亚迪股份有限公司 | Epitaxial wafer and forming method thereof |
| DE102010052727B4 (en) | 2010-11-26 | 2019-01-31 | Osram Opto Semiconductors Gmbh | Method for producing an optoelectronic semiconductor chip and such a semiconductor chip |
| WO2012165852A1 (en) * | 2011-06-02 | 2012-12-06 | Seoul Opto Device Co., Ltd. | Light emitting diode having strain-enhanced well layer |
| US10256368B2 (en) * | 2012-12-18 | 2019-04-09 | Sk Siltron Co., Ltd. | Semiconductor substrate for controlling a strain |
| CN105518838B (en) | 2013-07-02 | 2019-11-26 | 雅达公司 | Heteroepitaxial layer formation using rapid thermal processing to remove lattice dislocations |
| US9685456B2 (en) * | 2015-09-04 | 2017-06-20 | Stmicroelectronics, Inc. | Method for manufacturing a transistor having a sharp junction by forming raised source-drain regions before forming gate regions and corresponding transistor produced by said method |
| US9704705B2 (en) | 2015-09-08 | 2017-07-11 | Macom Technology Solutions Holdings, Inc. | Parasitic channel mitigation via reaction with active species |
| US9806182B2 (en) | 2015-09-08 | 2017-10-31 | Macom Technology Solutions Holdings, Inc. | Parasitic channel mitigation using elemental diboride diffusion barrier regions |
| US9627473B2 (en) | 2015-09-08 | 2017-04-18 | Macom Technology Solutions Holdings, Inc. | Parasitic channel mitigation in III-nitride material semiconductor structures |
| US9673281B2 (en) | 2015-09-08 | 2017-06-06 | Macom Technology Solutions Holdings, Inc. | Parasitic channel mitigation using rare-earth oxide and/or rare-earth nitride diffusion barrier regions |
| US20170069721A1 (en) | 2015-09-08 | 2017-03-09 | M/A-Com Technology Solutions Holdings, Inc. | Parasitic channel mitigation using silicon carbide diffusion barrier regions |
| US10211294B2 (en) | 2015-09-08 | 2019-02-19 | Macom Technology Solutions Holdings, Inc. | III-nitride semiconductor structures comprising low atomic mass species |
| US9799520B2 (en) | 2015-09-08 | 2017-10-24 | Macom Technology Solutions Holdings, Inc. | Parasitic channel mitigation via back side implantation |
| US9773898B2 (en) | 2015-09-08 | 2017-09-26 | Macom Technology Solutions Holdings, Inc. | III-nitride semiconductor structures comprising spatially patterned implanted species |
| US11038023B2 (en) | 2018-07-19 | 2021-06-15 | Macom Technology Solutions Holdings, Inc. | III-nitride material semiconductor structures on conductive silicon substrates |
| US10510871B1 (en) | 2018-08-16 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4551394A (en) * | 1984-11-26 | 1985-11-05 | Honeywell Inc. | Integrated three-dimensional localized epitaxial growth of Si with localized overgrowth of GaAs |
| US5011550A (en) | 1987-05-13 | 1991-04-30 | Sharp Kabushiki Kaisha | Laminated structure of compound semiconductors |
| US4830984A (en) | 1987-08-19 | 1989-05-16 | Texas Instruments Incorporated | Method for heteroepitaxial growth using tensioning layer on rear substrate surface |
| US5130269A (en) * | 1988-04-27 | 1992-07-14 | Fujitsu Limited | Hetero-epitaxially grown compound semiconductor substrate and a method of growing the same |
| US4963949A (en) | 1988-09-30 | 1990-10-16 | The United States Of America As Represented Of The United States Department Of Energy | Substrate structures for InP-based devices |
| DE68909382T2 (en) | 1988-12-21 | 1994-04-14 | Nippon Oil Co Ltd | Continuous process for the production of high-strength and highly elastic polyolefin materials. |
| FR2661040A1 (en) | 1990-04-13 | 1991-10-18 | Thomson Csf | PROCESS FOR ADAPTING TWO CRYSTALLIZED SEMICONDUCTOR MATERIALS AND SEMICONDUCTOR DEVICE |
| JP2542447B2 (en) | 1990-04-13 | 1996-10-09 | 三菱電機株式会社 | Solar cell and method of manufacturing the same |
| JPH0543399A (en) * | 1991-03-08 | 1993-02-23 | Ricoh Co Ltd | Thin film fucntional member |
| CA2062134C (en) | 1991-05-31 | 1997-03-25 | Ibm | Heteroepitaxial layers with low defect density and arbitrary network parameter |
| US5294808A (en) | 1992-10-23 | 1994-03-15 | Cornell Research Foundation, Inc. | Pseudomorphic and dislocation free heteroepitaxial structures |
| US5444016A (en) * | 1993-06-25 | 1995-08-22 | Abrokwah; Jonathan K. | Method of making ohmic contacts to a complementary III-V semiconductor device |
| US5461243A (en) | 1993-10-29 | 1995-10-24 | International Business Machines Corporation | Substrate for tensilely strained semiconductor |
| US5993981A (en) * | 1997-04-18 | 1999-11-30 | Raytheon Company | Broadband protective optical window coating |
-
1998
- 1998-12-11 US US09/210,166 patent/US6329063B2/en not_active Expired - Fee Related
-
1999
- 1999-11-23 EP EP99961781A patent/EP1145294A1/en not_active Withdrawn
- 1999-11-23 JP JP2000587360A patent/JP2002532873A/en active Pending
- 1999-11-23 WO PCT/US1999/027784 patent/WO2000034989A1/en not_active Ceased
-
2000
- 2000-02-11 TW TW088121135A patent/TW457552B/en active
-
2001
- 2001-06-06 US US09/887,666 patent/US20020061648A1/en not_active Abandoned
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9064702B2 (en) | 2012-07-31 | 2015-06-23 | Imec | Method for manufacturing semiconductor devices |
| US20220415955A1 (en) * | 2021-06-23 | 2022-12-29 | Aeluma, Inc. | Photodetector circuit comprising a compound semiconductor device on silicon |
| US11881498B2 (en) * | 2021-06-23 | 2024-01-23 | Aeluma, Inc. | Photodetector circuit comprising a compound semiconductor device on silicon |
| US12433061B1 (en) * | 2022-12-06 | 2025-09-30 | Aeluma, Inc. | Method and device for photosensor using graded wavelength configuring materials |
Also Published As
| Publication number | Publication date |
|---|---|
| US20010026873A1 (en) | 2001-10-04 |
| EP1145294A1 (en) | 2001-10-17 |
| WO2000034989A1 (en) | 2000-06-15 |
| WO2000034989A9 (en) | 2000-12-07 |
| TW457552B (en) | 2001-10-01 |
| US6329063B2 (en) | 2001-12-11 |
| JP2002532873A (en) | 2002-10-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6329063B2 (en) | Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates | |
| US5937274A (en) | Fabrication method for AlGaIn NPAsSb based devices | |
| JP2582506B2 (en) | Multilayer material and manufacturing method thereof | |
| US20010042503A1 (en) | Method for design of epitaxial layer and substrate structures for high-quality epitaxial growth on lattice-mismatched substrates | |
| US4876219A (en) | Method of forming a heteroepitaxial semiconductor thin film using amorphous buffer layers | |
| EP0469790B1 (en) | Semiconductor devices with low dislocation defects and method for making same | |
| US5281834A (en) | Non-silicon and silicon bonded structure and method of manufacture | |
| US20030186073A1 (en) | Heterointegration of materials using deposition and bonding | |
| EP0291346B1 (en) | A laminated structure of compound semiconductors | |
| EP0430562A1 (en) | Semiconductor heterostructure and method of producing the same | |
| EP0367292B1 (en) | Compound semiconductor substrate | |
| US20070164311A1 (en) | Ingaas/gaas lasers on-silicon produced by-lepecvd and mocvd | |
| CN105826169B (en) | A kind of preparation method of silicon-based gallium arsenide composite substrate | |
| Yablonovitch et al. | Regrowth of GaAs quantum wells on GaAs liftoff films ‘Van Der Waals bonded’to silicon substrates | |
| Scheel | Introduction to liquid phase epitaxy | |
| JPS63200586A (en) | semiconductor equipment | |
| JPH0963951A (en) | Manufacture of semiconductor substrate and manufacture of semiconductor device | |
| Dosunmu et al. | Germanium on double-SOI photodetectors for 1550-nm operation | |
| JP2719868B2 (en) | Semiconductor substrate and method of manufacturing the same | |
| JPS63184320A (en) | semiconductor equipment | |
| JPS63186416A (en) | compound semiconductor substrate | |
| Soga et al. | Growth of stress-released GaAs on GaAs/Si structure by metalorganic chemical vapor deposition | |
| JPH06349733A (en) | Compound semiconductor substrate and manufacturing method thereof | |
| JPH0799733B2 (en) | Semiconductor substrate | |
| JPS63177487A (en) | Semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |