US20020055232A1 - Method of operation of punch-through field effect transistor - Google Patents
Method of operation of punch-through field effect transistor Download PDFInfo
- Publication number
- US20020055232A1 US20020055232A1 US09/481,135 US48113500A US2002055232A1 US 20020055232 A1 US20020055232 A1 US 20020055232A1 US 48113500 A US48113500 A US 48113500A US 2002055232 A1 US2002055232 A1 US 2002055232A1
- Authority
- US
- United States
- Prior art keywords
- region
- semiconductor device
- source
- gate electrode
- body region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/202—FETs having static field-induced regions, e.g. static-induction transistors [SIT] or permeable base transistors [PBT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
Definitions
- This invention relates to semiconductor devices and more particular to a trenched field effect transistor especially suitable for low voltage switching applications.
- FETs Field effect transistors
- MOSFETs metal oxide semiconductor field effect transistors
- FIG. 1 shows only a portion of a single transistor including the polysilicon (polycrystalline silicon) gate electrode 10 which in this case is N-type polysilicon which is insulated by a gate oxide layer 12 on its sides and bottom in a trench 14 and insulated on its top side by an oxide layer 18 .
- polysilicon polycrystalline silicon
- the trench 14 extends through the N+ doped source region 22 through the P doped base region 24 and into the N+ doped drain region 26 .
- the drain electrode 30 is formed on the underside of the drain region 26 and the source electrode 32 formed on the top side of the source region.
- FIG. 1( c ) of this article and shown here in present FIG. 2 is the somewhat similar so-called EXTFET which is identical to the INVFET except for having an additional N ⁇ doped drift region 36 formed underlying the P doped base region 24 .
- the P base region 24 is formed by diffusion (hence does not exhibit uniform doping) and is fairly heavily doped. It is believed that a typical surface concentration of the P base region 24 is 10 17 /cm 3 .
- These devices are both intended to avoid full depletion of the P base (body) region 24 . They each have the gate electrode 10 doped to the same conductivity type as is the drain region 26 (i.e. N type) as shown in FIGS. 1 and 2.
- the “mesa” width i.e. the width of the source region between two adjacent trenches, is typically 3 ⁇ m and a typical cell pitch for an N-channel device is about 6 ⁇ m. Blocking is accomplished by a quasi-neutral (undepleted) PN junction at a V gs (gate source voltage) of zero.
- the ACCUFET offers the best specific on resistance at the expense of poor blocking capability, while the INVFET and EXTFET offer improved blocking at the expense of increased specific on resistance.
- On-state resistance is a well known parameter of the efficiency of a power transistor and is the ratio of drain-to-source voltage to drain current when the device is fully turned on.
- On-state specific resistance refers to resistance times cross sectional area of the substrate carrying the drain current.
- This disclosure is directed to a MOS semiconductor device suitable especially for low voltage power application where low leakage blocking capability is desirable.
- the off-state blocking of a trenched field effect transistor is achieved by a gate controlled barrier region between the source and drain. Similar to the above described INVFET, forward conduction occurs through an inversion region between the source and the drain (substrate). Unlike the INVFET, however, blocking is achieved by a gate controlled depletion barrier and not by a quasi-neutral PN junction. The depletion barrier is formed and controlled laterally and vertically so as to realize the benefits of ultra-low on-state specific resistance combined with the low current leakage blocking.
- this structure is relatively easily fabricated and has blocking superior to that of prior art ACCUFET devices, with low leakage current at zero applied gate-source voltage. Moreover, in the blocking state there is no quasi-neutral PN junction, and therefore, like the ACCUFET, this structure offers the advantage of containing no parasitic bipolar PN junction.
- the present device's on-state specific resistance is comparable to that of the ACCUFET, and like the ACCUFET offers on-state specific resistance superior to that of the INVFET and EXTFET as described in the above mentioned article by Syau et al.
- an N+ drain region underlies a lightly doped P ⁇ body region which is overlain by an N+ source region.
- the body region is formed by lightly doped epitaxy with uniform or almost uniform doping concentration, typically in a range of 10 14 to 10 16 /cm 3 .
- the gate electrodes are formed in trenches which extend through the source region, through the body region, and partially into the drain (substrate) region. Alternatively, the gate electrodes do not extend into the drain region.
- the polysilicon gate electrodes themselves are P doped, i.e. having a doping type the same as that of the body region. Additionally, the mesas (holding the source regions) located between adjacent gate electrode trenches are less than 1.5 ⁇ m wide, and the cell pitch is less than 3 ⁇ m.
- the epitaxial P body region is depleted due to the applied drain-source bias V ds , and hence a punch-through type condition occurs vertically.
- lateral gate control combined with the narrow mesa width (under 1.5 ⁇ m) increases the effective depletion barrier to majority carrier flow and prevents conduction.
- the present device is referred to herein as the PT-FET for “punch-through field effect transistor”.
- the blocking characteristics are determined by barrier-limited majority-carrier current flow and not by avalanche breakdown.
- a complementary P-channel device is implemented and has advantages comparable to those of the above described N-channel device.
- the above described embodiment has a floating body region, thus allowing bidirectional operation.
- a body contact region is provided extending into the body region from the principal surface of the semiconductor structure, thus allowing a source region to body region short via the source metallization for forward blocking-only applications.
- the present PT-FET has a fully depleted (punch-through) lightly doped body region at a small applied drain-source voltage. This differs from the P body region in the above described INVFET and EXTFET which must, by design, be undepleted to avoid punch-through.
- the threshold voltage is low due to the lightly doped P body region and the device has an on-state specific resistance similar to that of the ACCUFET and superior to that of the INVFET or EXTFET.
- FIG. 1 shows a prior art INVFET.
- FIG. 2 shows a prior art EXTFET.
- FIG. 3 shows an N-channel PT-FET in accordance with the present invention.
- FIG. 4A shows operation of the present PT-FET in equilibrium.
- FIG. 4B shows operation of the present PT-FET in the blocking (off) state with an applied drain-source voltage.
- FIG. 4C shows operation of the present PT-FET in the on state.
- FIG. 5 shows dimensions and further detail of one embodiment of a PT-FET.
- FIGS. 6, 7 and 8 show three termination and poly runner structures suitable for use with the present PT-FET.
- FIGS. 9A, 9B and 9 C show process steps to fabricate a PT-FET in accordance with the present invention.
- FIGS. 10A and 10B show two top side layouts for a PT-FET.
- FIG. 11 shows a P-channel PT-FET.
- FIG. 12 shows another embodiment of a PT-FET with a body contact region and the body region shorted to the source.
- FIG. 3 shows a cross section (not to scale) of a portion of a trenched N-channel PT-FET in accordance with the present invention.
- FIG. 2 like the other figures herein, is not to scale and that furthermore the various doped semiconductor regions shown herein, which are illustrated as precisely defined regions delineated by borderlines, are conventional representations of doped regions having in reality gradient dopant levels at their edges.
- typically power MOSFETs include a large number of cells, the cells having various shapes such as square, circular, hexagonal, linear or others. These cells are evident in a top side view, several of which are provided below.
- the PT-FET is conventional and may be fabricated in any one of a number of well known cell structures.
- the present illustrations are therefore typically of only one cell or a portion of two cells as delineated by the gate trenches, and are not intended to illustrate an entire power transistor which would typically include hundreds or thousands of such cells.
- FIG. 3 shows one embodiment of an N-channel PT-FET including a drain (substrate) region 40 which is N+ doped to have a resistivity of e.g. 0.002 ⁇ -cm. Formed immediately over the drain region 40 is a P ⁇ doped body region 42 having a doping concentration in the range of e.g. 10 14 to 10 16 /cm 3 and a typical doping concentration of 10 15 /cm 3 .
- N+ doped source region 44 which is doped to a concentration of e.g. 2 ⁇ 10 19 /cm 3 .
- a conventional metallized drain contact 48 is formed the backside of the semiconductor substrate.
- trenches 50 A, 50 B are formed in the upper portion of the semiconductor structure, which respectively hold P+ doped polysilicon gate electrodes 52 A, 52 B which are each doped P-type to a maximum attainable value.
- gate electrodes 52 A, 52 B are connected to each other outside the plane of the drawing).
- Each trench 50 A, 50 B is lined with gate oxide layer 54 e.g. 500 ⁇ thick (a typical range is 400 to 800 ⁇ ) to insulate the polysilicon gate electrodes from the silicon sidewalls and bottom of the trenches 50 A, 50 B.
- the passivation layer typically boro-phosphosilicate glass BPSG
- the top side source contact metallization In this case the body region 42 is a “floating region”, having no electrical contact made thereto. This structure has been found especially suitable for high current, low voltage switching applications, i.e. less than 25 volts.
- FIGS. 4A, 4B and 4 C The principle of operation of this device is illustrated in FIGS. 4A, 4B and 4 C.
- FIG. 4A illustrates equilibrium
- FIG. 4B illustrates operation in the blocking (off) state.
- the gate-source bias voltage (V gs ) is equal to zero in both FIGS. 4A and 4B.
- V ds the drain-source voltage
- FIG. 4A illustrates the body depletion for the situation where the drain-source voltage is equal to zero. (It is to be understood that there is plus (+) charge depletion in the N+ source and drain regions which is not drawn for simplicity.) This is an equilibrium state in terms of the charge distribution, as shown in FIG. 4A.
- the drain-source voltage is greater than zero while the gate-source voltage is still equal to zero.
- the body region is fully depleted.
- the leakage current is controlled by an electron energy barrier formed within the body depletion region as shown.
- the leakage current is reduced to acceptably low levels (e.g., 1% of that of an ACCUFET) by the P-doped polysilicon gate electrodes 52 A, 52 B.
- a P-type polysilicon gate electrode for an N-channel device that is, the polysilicon gate electrode having the same conductivity type as the adjacent body region
- the P-type polysilicon gate electrode allows the body region to remain fully depleted while it enhances the energy barrier to reduce leakage to acceptable levels (levels superior to those of the ACCUFET).
- FIG. 4C illustrates the on state conduction which is typically the situation with the gate-source voltage being greater than the transistor threshold voltage and the drain-source voltage is greater than zero.
- the inversion regions are along the trench 50 A, 50 B side walls which conduct majority carrier through the inversion region. Current flow takes place when the drain-source voltage is greater than zero, in the direction shown by the arrow.
- the lightly doped body region 42 allows a low threshold voltage, while in addition the on-state specific resistance is superior to that of the INVFET or the EXTFET, and comparable to that of the ACCUFET.
- FIG. 5 shows additional detail of an N channel PT-FET which is otherwise similar to that of FIGS. 3 and 4.
- the conventional (passivation) layer 58 which is BPSG overlying each polysilicon gate electrode, and the metal, e.g. aluminum, source contact.
- the gate oxide 54 thickness 500 ⁇
- the source region 44 thickness (0.25 ⁇ m).
- the typical trench 50 A, 50 B depth is 2.1 ⁇ m, which extends through the source region 44 and body region 42 and partially into the substrate region 40 .
- An exemplary thickness of the substrate (drain region 40 ) is 500 ⁇ m.
- the mesa (the silicon between two adjacent gate trenches) is e.g. 1 ⁇ m (under 1.5 ⁇ m) in width while each trench 50 A, 50 B is 1 ⁇ m (under 1.5 ⁇ m) in width, thus allowing an exemplary 2 ⁇ m to 3 ⁇ m pitch per cell.
- FIG. 6 illustrates a first embodiment of a PT-FET with at the left side a termination region 64 .
- a “poly runner” region 68 for contacting low-resistivity metal (not shown) to the relatively higher resistivity gate electrode material.
- FIG. 6 shows a number of cells (additional cells are omitted, as suggested by the broken lines) in the active region of the device.
- the left side termination region 64 includes, adjacent the leftmost trench 50 C, the absence of any N+ source region. Also present in termination region 64 is a BPSG layer 58 A.
- Source contact 60 is located between BPSG portions 58 A, 58 .
- the right side poly runner region 68 (mesa), again there is no source region to the right of trench 50 E.
- This mesa provides a wide contact region for running metallization to select regions of polysilicon for the purpose of lowering total gate resistance.
- field oxide region 62 in termination region 64 underlying BPSG layer 58 A.
- the field oxide is also present in the poly runner region 68 .
- Polysilicon structure 52 F includes a gate runner to the polysilicon gate electrode 52 E of the adjacent cell in trench 50 E.
- FIG. 7 shows a second PT-FET having a termination region and poly runner region which differ from those of FIG. 6 in two ways.
- P+ regions 62 A, 62 B are provided in both the left side termination and right side poly runner regions 64 , 68 . These P+ regions 62 A, 62 B prevent leakage in the relatively wide poly runner region 68 and prevent inversion in both the termination 64 and poly runner regions 68 .
- the N+ source regions 44 A, 44 B are present respectively in the termination and poly runner regions.
- the polysilicon (“poly”) runner in the right side poly runner region 68 extends over to contact the N+ region 44 B in the poly runner region 68 , with a contact 60 B made to that N+ region for purposes of electrostatic (ESD) robustness.
- FIG. 8 shows a third PT-FET similar to that of FIG. 7 in having the N+ regions 44 A, 44 B respectively in the termination and poly runner regions, but not having a P+ region in the termination or poly runner regions. Additionally the N+ region 44 B in the right side poly runner region 68 does not have an exterior metallized contact (is floating) to prevent leakage in the relatively wide mesa region.
- FIG. 8 is similar to FIGS. 6 and 7 in that polysilicon structure 52 F includes a runner to the gate electrode 52 E in adjacent trench 50 E.
- FIGS. 9A through 9C A process for fabricating an N-channel PT-FET is illustrated in FIGS. 9A through 9C. Beginning in FIG. 9A, an N+ doped silicon substrate 40 (having a resistivity e.g. 0.001-0.005 ⁇ -cm) is provided, on which is grown epitaxially a lightly doped P ⁇ region 42 having a doping concentration of 10 15 /cm 3 which becomes the body region. A typical final thickness of this P-epitaxial layer 42 after all processing is 2 ⁇ m.
- a resistivity e.g. 0.001-0.005 ⁇ -cm
- an active region mask (not shown) is formed over the principal surface of the epitaxial layer 42 to pattern the field oxide in the termination region and optionally in the poly runner region.
- the active region mask patterns the field oxide in the termination region and opens the areas for active cells.
- a source mask is formed and patterned, and then through the openings in the source mask the N+ source region 44 is implanted and diffused to a thickness (depth) of approximate 0.25 ⁇ m and a final surface doping concentration of e.g. 2 ⁇ 10 19 /cm 3 .
- the N+ source region 44 due to the source region mask, is not implanted in the termination 64 and poly runner regions 68 (as shown in FIG. 6 for instance) in some embodiments.
- the N+ source region implant is a maskless step which occurs before the field oxide/active mask steps.
- the source region implant occurs after the active mask steps.
- the upper surface of the P-doped epitaxial layer 42 is masked and the mask is patterned to define the trench locations.
- the trenches are then conventionally anisotropically etched by e.g. dry etching to a depth of approximately 2.1 ⁇ m.
- a gate oxide layer 54 e.g. 500 ⁇ thick (in a range of 400 to 800 ⁇ ) is formed lining the trenches and over the entire surface of the epitaxial layer 42 .
- a layer of polysilicon is deposited filling the trenches and over the entire surface of the epitaxial layer.
- the polysilicon is then heavily doped with a P type dopant before it is patterned.
- a mask is then applied to the upper surface of the polysilicon and the mask is patterned and the polysilicon etched to define the gate electrodes and the polysilicon runners (as described above) connecting the gate electrodes.
- the P+ region 62 A, 62 B is implanted using a mask by e.g. a high energy implant, either before or after the trenches are etched and filled.
- a layer of BPSG 58 is formed thereover and subsequently patterned using a mask to define the contact openings to the silicon surface.
- the metallization layer is deposited and conventionally patterned using a mask. Then conventionally a final e.g. PSG or nitride passivation layer (not shown) is formed and masked to define the contact pads.
- a final e.g. PSG or nitride passivation layer (not shown) is formed and masked to define the contact pads.
- FIG. 10A illustrates a top side view of a portion of the PT-FET in accordance with one embodiment.
- the cells are rectangular and isolated by the trenches, the small rectangles being the source regions 70 - 1 . . . , 70 -n.
- the trenches are formed in a criss-cross pattern to define the rectangular cells.
- the mesa region 82 surrounding the cells is the termination region as in FIGS. 6 - 8 .
- FIG. 10B shows alternatively a linear cell type arrangement where the trenches, while criss-crossing, have a different spacing in the left-right direction than they do in the vertical direction in the drawing.
- This represents a linear open-cell geometry with source regions 72 - 1 , 72 - 2 , . . . , 72 -n each isolated by the trenches and termination mesa region 82 .
- FIG. 11 depicts the P-channel complement of the PT-FET of FIG. 3.
- This PT-FET has all conductivity types opposite to that of the PT-FET of FIG. 3. Shown are drain region 82 , body region 84 , source region 86 , and N+ doped gate electrodes 88 A, 88 B. Similarly, in the termination region (not shown) the conductivity types are complementary to those of FIG. 3. The dimensions of the PT-FET of FIG. 11 would be similar to those of FIG. 5, as is the doping concentration for each particular region within well known material constraints.
- FIG. 12 shows another embodiment of an N-channel PT-FET which in most respects is identical to that of FIG. 3, but has the addition of a P+ doped body contact region 92 formed in an upper portion of the semiconductor structure. This allows, via a conventional source-body contact (not shown in FIG. 12), the shorting of the source region 44 to the body region 42 . This prevents bidirectional operation and so provides a device which operates with forward conductivity only.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- 1. Field of the Invention
- This invention relates to semiconductor devices and more particular to a trenched field effect transistor especially suitable for low voltage switching applications.
- 2. Description of the Prior Art
- Field effect transistors (FETs) are well known, as are metal oxide semiconductor field effect transistors (MOSFETs); such transistors are often used for power applications. There is a need for power transistors for relatively low voltage applications, i.e. typically under 50 volts, that have low current leakage blocking capability.
- Examples of trench field effect transistors suitable for such applications are disclosed in “Comparison of Ultra Low Specific On Resistance UMOSFET Structures . . . ” by Syau et al., IEEE Transactions on Electron Devices, Vol. 41, No. 5, May 1994. Inter alia, this publication describes the so-called INVFET structure of present FIG. 1, which corresponds to FIG. 1(b) of the publication. Present FIG. 1 shows only a portion of a single transistor including the polysilicon (polycrystalline silicon)
gate electrode 10 which in this case is N-type polysilicon which is insulated by agate oxide layer 12 on its sides and bottom in atrench 14 and insulated on its top side by anoxide layer 18. Thetrench 14 extends through the N+ dopedsource region 22 through the P dopedbase region 24 and into the N+ dopeddrain region 26. Thedrain electrode 30 is formed on the underside of thedrain region 26 and thesource electrode 32 formed on the top side of the source region. - Also described in FIG. 1( c) of this article and shown here in present FIG. 2 is the somewhat similar so-called EXTFET which is identical to the INVFET except for having an additional N− doped
drift region 36 formed underlying the Pdoped base region 24. For both of these devices theP base region 24 is formed by diffusion (hence does not exhibit uniform doping) and is fairly heavily doped. It is believed that a typical surface concentration of theP base region 24 is 1017/cm3. - These devices are both intended to avoid full depletion of the P base (body)
region 24. They each have thegate electrode 10 doped to the same conductivity type as is the drain region 26 (i.e. N type) as shown in FIGS. 1 and 2. The “mesa” width, i.e. the width of the source region between two adjacent trenches, is typically 3 μm and a typical cell pitch for an N-channel device is about 6 μm. Blocking is accomplished by a quasi-neutral (undepleted) PN junction at a Vgs (gate source voltage) of zero. The ACCUFET (see Syau et al. article) offers the best specific on resistance at the expense of poor blocking capability, while the INVFET and EXTFET offer improved blocking at the expense of increased specific on resistance. - As is well known, a power MOSFET should have the lowest possible on-state specific resistance in order to minimize conduction losses. On-state resistance is a well known parameter of the efficiency of a power transistor and is the ratio of drain-to-source voltage to drain current when the device is fully turned on. On-state specific resistance refers to resistance times cross sectional area of the substrate carrying the drain current.
- However, these prior art devices do not provide the optimum low on-state specific resistance in combination with blocking state low current leakage.
- This disclosure is directed to a MOS semiconductor device suitable especially for low voltage power application where low leakage blocking capability is desirable. In accordance with the invention, the off-state blocking of a trenched field effect transistor is achieved by a gate controlled barrier region between the source and drain. Similar to the above described INVFET, forward conduction occurs through an inversion region between the source and the drain (substrate). Unlike the INVFET, however, blocking is achieved by a gate controlled depletion barrier and not by a quasi-neutral PN junction. The depletion barrier is formed and controlled laterally and vertically so as to realize the benefits of ultra-low on-state specific resistance combined with the low current leakage blocking. Advantageously, this structure is relatively easily fabricated and has blocking superior to that of prior art ACCUFET devices, with low leakage current at zero applied gate-source voltage. Moreover, in the blocking state there is no quasi-neutral PN junction, and therefore, like the ACCUFET, this structure offers the advantage of containing no parasitic bipolar PN junction.
- The present device's on-state specific resistance is comparable to that of the ACCUFET, and like the ACCUFET offers on-state specific resistance superior to that of the INVFET and EXTFET as described in the above mentioned article by Syau et al.
- In an N-channel embodiment of the present invention, an N+ drain region underlies a lightly doped P− body region which is overlain by an N+ source region. The body region is formed by lightly doped epitaxy with uniform or almost uniform doping concentration, typically in a range of 10 14 to 1016/cm3. The gate electrodes are formed in trenches which extend through the source region, through the body region, and partially into the drain (substrate) region. Alternatively, the gate electrodes do not extend into the drain region. The polysilicon gate electrodes themselves are P doped, i.e. having a doping type the same as that of the body region. Additionally, the mesas (holding the source regions) located between adjacent gate electrode trenches are less than 1.5 μm wide, and the cell pitch is less than 3 μm.
- Advantageously in the blocking state the epitaxial P body region is depleted due to the applied drain-source bias V ds, and hence a punch-through type condition occurs vertically. However, lateral gate control combined with the narrow mesa width (under 1.5 μm) increases the effective depletion barrier to majority carrier flow and prevents conduction. Thus, the present device is referred to herein as the PT-FET for “punch-through field effect transistor”.
- Thus the blocking characteristics are determined by barrier-limited majority-carrier current flow and not by avalanche breakdown. In accordance with the invention, a complementary P-channel device is implemented and has advantages comparable to those of the above described N-channel device.
- The above described embodiment has a floating body region, thus allowing bidirectional operation. In another embodiment a body contact region is provided extending into the body region from the principal surface of the semiconductor structure, thus allowing a source region to body region short via the source metallization for forward blocking-only applications.
- Thus advantageously the present PT-FET has a fully depleted (punch-through) lightly doped body region at a small applied drain-source voltage. This differs from the P body region in the above described INVFET and EXTFET which must, by design, be undepleted to avoid punch-through. Advantageously, the threshold voltage is low due to the lightly doped P body region and the device has an on-state specific resistance similar to that of the ACCUFET and superior to that of the INVFET or EXTFET.
- FIG. 1 shows a prior art INVFET.
- FIG. 2 shows a prior art EXTFET.
- FIG. 3 shows an N-channel PT-FET in accordance with the present invention.
- FIG. 4A shows operation of the present PT-FET in equilibrium.
- FIG. 4B shows operation of the present PT-FET in the blocking (off) state with an applied drain-source voltage.
- FIG. 4C shows operation of the present PT-FET in the on state.
- FIG. 5 shows dimensions and further detail of one embodiment of a PT-FET.
- FIGS. 6, 7 and 8 show three termination and poly runner structures suitable for use with the present PT-FET.
- FIGS. 9A, 9B and 9C show process steps to fabricate a PT-FET in accordance with the present invention.
- FIGS. 10A and 10B show two top side layouts for a PT-FET.
- FIG. 11 shows a P-channel PT-FET.
- FIG. 12 shows another embodiment of a PT-FET with a body contact region and the body region shorted to the source.
- Similar reference numbers herein in various figures refer to identical or similar structures.
- FIG. 3 shows a cross section (not to scale) of a portion of a trenched N-channel PT-FET in accordance with the present invention. It is to be understood that FIG. 2, like the other figures herein, is not to scale and that furthermore the various doped semiconductor regions shown herein, which are illustrated as precisely defined regions delineated by borderlines, are conventional representations of doped regions having in reality gradient dopant levels at their edges. Moreover, as is well known in the art and as described further below, typically power MOSFETs include a large number of cells, the cells having various shapes such as square, circular, hexagonal, linear or others. These cells are evident in a top side view, several of which are provided below. In terms of cell layout, the PT-FET is conventional and may be fabricated in any one of a number of well known cell structures. The present illustrations are therefore typically of only one cell or a portion of two cells as delineated by the gate trenches, and are not intended to illustrate an entire power transistor which would typically include hundreds or thousands of such cells.
- Moreover, certain well known elements of such trenched MOSFETs are not shown in certain of the present drawings. For instance, the metallization which connects to the gate electrodes is typically not shown as being outside the plane of the present cross sectional drawings. Also, the termination portions of the transistors are only shown in certain of the drawings below; in others the termination portions are outside the area depicted in the drawings.
- FIG. 3 shows one embodiment of an N-channel PT-FET including a drain (substrate)
region 40 which is N+ doped to have a resistivity of e.g. 0.002 Ω-cm. Formed immediately over thedrain region 40 is a P− dopedbody region 42 having a doping concentration in the range of e.g. 1014 to 1016/cm3 and a typical doping concentration of 1015/cm3. - Overlying the
body region 42 is the N+doped source region 44 which is doped to a concentration of e.g. 2×1019/cm3. A conventional metallizeddrain contact 48 is formed the backside of the semiconductor substrate. Formed in the upper portion of the semiconductor structure are 50A, 50B, which respectively hold P+ dopedtrenches 52A, 52B which are each doped P-type to a maximum attainable value. (It is to be understood thatpolysilicon gate electrodes 52A, 52B are connected to each other outside the plane of the drawing). Eachgate electrodes 50A, 50B is lined withtrench gate oxide layer 54 e.g. 500 Å thick (a typical range is 400 to 800 Å) to insulate the polysilicon gate electrodes from the silicon sidewalls and bottom of the 50A, 50B.trenches - Not depicted in this illustration are the passivation layer (typically boro-phosphosilicate glass BPSG) and the top side source contact metallization. In this case the
body region 42 is a “floating region”, having no electrical contact made thereto. This structure has been found especially suitable for high current, low voltage switching applications, i.e. less than 25 volts. - The principle of operation of this device is illustrated in FIGS. 4A, 4B and 4C. FIG. 4A illustrates equilibrium, and FIG. 4B illustrates operation in the blocking (off) state. Thus the gate-source bias voltage (Vgs) is equal to zero in both FIGS. 4A and 4B. In the blocking state the drain-source voltage (Vds) is greater than or equal to zero, since operation of the device of FIG. 3 is bidirectional. FIG. 4A illustrates the body depletion for the situation where the drain-source voltage is equal to zero. (It is to be understood that there is plus (+) charge depletion in the N+ source and drain regions which is not drawn for simplicity.) This is an equilibrium state in terms of the charge distribution, as shown in FIG. 4A.
- In FIG. 4B, the drain-source voltage is greater than zero while the gate-source voltage is still equal to zero. In this case the body region is fully depleted. The leakage current is controlled by an electron energy barrier formed within the body depletion region as shown. The leakage current is reduced to acceptably low levels (e.g., 1% of that of an ACCUFET) by the P-doped
52A, 52B. It has been found by the present inventors that a P-type polysilicon gate electrode for an N-channel device (that is, the polysilicon gate electrode having the same conductivity type as the adjacent body region) is highly beneficial. The P-type polysilicon gate electrode allows the body region to remain fully depleted while it enhances the energy barrier to reduce leakage to acceptable levels (levels superior to those of the ACCUFET).polysilicon gate electrodes - Thus majority carrier current flow is provided without any deleterious PN junction behavior. There is also no need to short the
source region 44 to thebody region 42, hence allowing bidirectional operation of the PT-FET. Thus the gate control of the barrier allows low current leakage, superior to that of the prior art ACCUFET, because the barrier is larger due to the doping type of the lightly dopedbody region 42. - FIG. 4C illustrates the on state conduction which is typically the situation with the gate-source voltage being greater than the transistor threshold voltage and the drain-source voltage is greater than zero.
- In this case as shown the inversion regions are along the
50A, 50B side walls which conduct majority carrier through the inversion region. Current flow takes place when the drain-source voltage is greater than zero, in the direction shown by the arrow. Advantageously the lightly dopedtrench body region 42 allows a low threshold voltage, while in addition the on-state specific resistance is superior to that of the INVFET or the EXTFET, and comparable to that of the ACCUFET. - FIG. 5 shows additional detail of an N channel PT-FET which is otherwise similar to that of FIGS. 3 and 4. Also illustrated in FIG. 5 is the conventional (passivation)
layer 58 which is BPSG overlying each polysilicon gate electrode, and the metal, e.g. aluminum, source contact. Also shown in FIG. 5 are exemplary dimensions for thegate oxide 54 thickness (500 Å) and thesource region 44 thickness (0.25 μm). The 50A, 50B depth is 2.1 μm, which extends through thetypical trench source region 44 andbody region 42 and partially into thesubstrate region 40. An exemplary thickness of the substrate (drain region 40) is 500 μm. - As illustrated, the mesa (the silicon between two adjacent gate trenches) is e.g. 1 μm (under 1.5 μm) in width while each
50A, 50B is 1 μm (under 1.5 μm) in width, thus allowing an exemplary 2 μm to 3 μm pitch per cell.trench - FIGS. 3, 4 and 5 each only illustrate one cell or a portion of two cells in the active portion of a typical multi-cell PT-FET. FIG. 6 illustrates a first embodiment of a PT-FET with at the left side a
termination region 64. At the right side is a “poly runner”region 68 for contacting low-resistivity metal (not shown) to the relatively higher resistivity gate electrode material. FIG. 6 shows a number of cells (additional cells are omitted, as suggested by the broken lines) in the active region of the device. The leftside termination region 64 includes, adjacent theleftmost trench 50C, the absence of any N+ source region. Also present intermination region 64 is aBPSG layer 58A.Source contact 60 is located between BPSG 58A, 58. In the right side poly runner region 68 (mesa), again there is no source region to the right ofportions trench 50E. This mesa provides a wide contact region for running metallization to select regions of polysilicon for the purpose of lowering total gate resistance. Also shown in FIG. 6 is field oxide region 62 intermination region 64, underlyingBPSG layer 58A. Optionally the field oxide is also present in thepoly runner region 68.Polysilicon structure 52F includes a gate runner to thepolysilicon gate electrode 52E of the adjacent cell intrench 50E. - FIG. 7 shows a second PT-FET having a termination region and poly runner region which differ from those of FIG. 6 in two ways. First,
62A, 62B are provided in both the left side termination and right sideP+ regions 64, 68. Thesepoly runner regions 62A, 62B prevent leakage in the relatively wideP+ regions poly runner region 68 and prevent inversion in both thetermination 64 andpoly runner regions 68. - Additionally, the
44A, 44B are present respectively in the termination and poly runner regions. In this case the polysilicon (“poly”) runner in the right sideN+ source regions poly runner region 68 extends over to contact theN+ region 44B in thepoly runner region 68, with a contact 60B made to that N+ region for purposes of electrostatic (ESD) robustness. - FIG. 8 shows a third PT-FET similar to that of FIG. 7 in having the
44A, 44B respectively in the termination and poly runner regions, but not having a P+ region in the termination or poly runner regions. Additionally theN+ regions N+ region 44B in the right sidepoly runner region 68 does not have an exterior metallized contact (is floating) to prevent leakage in the relatively wide mesa region. FIG. 8 is similar to FIGS. 6 and 7 in thatpolysilicon structure 52F includes a runner to thegate electrode 52E inadjacent trench 50E. - A process for fabricating an N-channel PT-FET is illustrated in FIGS. 9A through 9C. Beginning in FIG. 9A, an N+ doped silicon substrate 40 (having a resistivity e.g. 0.001-0.005 Ω-cm) is provided, on which is grown epitaxially a lightly doped P−
region 42 having a doping concentration of 1015/cm3 which becomes the body region. A typical final thickness of this P-epitaxial layer 42 after all processing is 2 μm. - Then in several steps shown in FIG. 9B, an active region mask (not shown) is formed over the principal surface of the
epitaxial layer 42 to pattern the field oxide in the termination region and optionally in the poly runner region. The active region mask patterns the field oxide in the termination region and opens the areas for active cells. Next a source mask is formed and patterned, and then through the openings in the source mask theN+ source region 44 is implanted and diffused to a thickness (depth) of approximate 0.25 μm and a final surface doping concentration of e.g. 2×1019/cm3. TheN+ source region 44, due to the source region mask, is not implanted in thetermination 64 and poly runner regions 68 (as shown in FIG. 6 for instance) in some embodiments. In the embodiments of FIGS. 7 and 8 the N+ source region implant is a maskless step which occurs before the field oxide/active mask steps. In the embodiment of FIG. 6, the source region implant occurs after the active mask steps. - Then in several steps in FIG. 9C, the upper surface of the P-doped
epitaxial layer 42 is masked and the mask is patterned to define the trench locations. The trenches are then conventionally anisotropically etched by e.g. dry etching to a depth of approximately 2.1 μm. - After the trenches are etched, a
gate oxide layer 54 e.g. 500 Å thick (in a range of 400 to 800 Å) is formed lining the trenches and over the entire surface of theepitaxial layer 42. - Then a layer of polysilicon is deposited filling the trenches and over the entire surface of the epitaxial layer. The polysilicon is then heavily doped with a P type dopant before it is patterned. A mask is then applied to the upper surface of the polysilicon and the mask is patterned and the polysilicon etched to define the gate electrodes and the polysilicon runners (as described above) connecting the gate electrodes.
- In the embodiment of FIG. 7, the
62A, 62B is implanted using a mask by e.g. a high energy implant, either before or after the trenches are etched and filled.P+ region - After patterning of the
52A, 52B, a layer ofpolysilicon gate structures BPSG 58 is formed thereover and subsequently patterned using a mask to define the contact openings to the silicon surface. - Then the metallization layer is deposited and conventionally patterned using a mask. Then conventionally a final e.g. PSG or nitride passivation layer (not shown) is formed and masked to define the contact pads.
- FIG. 10A illustrates a top side view of a portion of the PT-FET in accordance with one embodiment. In this case the cells are rectangular and isolated by the trenches, the small rectangles being the source regions 70-1 . . . , 70-n. Hence the trenches are formed in a criss-cross pattern to define the rectangular cells. The
mesa region 82 surrounding the cells is the termination region as in FIGS. 6-8. - FIG. 10B shows alternatively a linear cell type arrangement where the trenches, while criss-crossing, have a different spacing in the left-right direction than they do in the vertical direction in the drawing. This represents a linear open-cell geometry with source regions 72-1, 72-2, . . . , 72-n each isolated by the trenches and
termination mesa region 82. - FIG. 11 depicts the P-channel complement of the PT-FET of FIG. 3. This PT-FET has all conductivity types opposite to that of the PT-FET of FIG. 3. Shown are
drain region 82,body region 84,source region 86, and N+ doped 88A, 88B. Similarly, in the termination region (not shown) the conductivity types are complementary to those of FIG. 3. The dimensions of the PT-FET of FIG. 11 would be similar to those of FIG. 5, as is the doping concentration for each particular region within well known material constraints.gate electrodes - FIG. 12 shows another embodiment of an N-channel PT-FET which in most respects is identical to that of FIG. 3, but has the addition of a P+ doped
body contact region 92 formed in an upper portion of the semiconductor structure. This allows, via a conventional source-body contact (not shown in FIG. 12), the shorting of thesource region 44 to thebody region 42. This prevents bidirectional operation and so provides a device which operates with forward conductivity only. - The above description is illustrative and not limiting; further modifications will be apparent to one skilled in the art in light of this disclosure and are intended to fall within the scope of the appended claims.
Claims (22)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/481,135 US6444527B1 (en) | 1995-03-31 | 2000-01-11 | Method of operation of punch-through field effect transistor |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/415,009 US5592005A (en) | 1995-03-31 | 1995-03-31 | Punch-through field effect transistor |
| US46119495A | 1995-06-05 | 1995-06-05 | |
| US78446597A | 1997-01-16 | 1997-01-16 | |
| US08/962,885 US6069043A (en) | 1995-03-31 | 1997-11-12 | Method of making punch-through field effect transistor |
| US09/481,135 US6444527B1 (en) | 1995-03-31 | 2000-01-11 | Method of operation of punch-through field effect transistor |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/962,885 Division US6069043A (en) | 1995-03-31 | 1997-11-12 | Method of making punch-through field effect transistor |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020055232A1 true US20020055232A1 (en) | 2002-05-09 |
| US6444527B1 US6444527B1 (en) | 2002-09-03 |
Family
ID=23643972
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/415,009 Expired - Lifetime US5592005A (en) | 1995-03-31 | 1995-03-31 | Punch-through field effect transistor |
| US08/962,885 Expired - Lifetime US6069043A (en) | 1995-03-31 | 1997-11-12 | Method of making punch-through field effect transistor |
| US09/481,135 Expired - Lifetime US6444527B1 (en) | 1995-03-31 | 2000-01-11 | Method of operation of punch-through field effect transistor |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/415,009 Expired - Lifetime US5592005A (en) | 1995-03-31 | 1995-03-31 | Punch-through field effect transistor |
| US08/962,885 Expired - Lifetime US6069043A (en) | 1995-03-31 | 1997-11-12 | Method of making punch-through field effect transistor |
Country Status (6)
| Country | Link |
|---|---|
| US (3) | US5592005A (en) |
| EP (1) | EP0763259B1 (en) |
| JP (1) | JP3202021B2 (en) |
| KR (1) | KR100256903B1 (en) |
| DE (1) | DE69621200T2 (en) |
| WO (1) | WO1996030947A1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040004231A1 (en) * | 2002-03-04 | 2004-01-08 | Taiwan Semiconductor Manufacturing Company | Depletion mode SCR for low capacitance ESD input protection |
| US20110007547A1 (en) * | 2009-07-13 | 2011-01-13 | Seagate Technology Llc | Vertical Non-Volatile Switch with Punchthrough Access and Method of Fabrication Therefor |
Families Citing this family (96)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5998834A (en) * | 1996-05-22 | 1999-12-07 | Siliconix Incorporated | Long channel trench-gated power MOSFET having fully depleted body region |
| US6090716A (en) * | 1996-12-17 | 2000-07-18 | Siliconix Incorporated | Method of fabricating a field effect transistor |
| US6110799A (en) * | 1997-06-30 | 2000-08-29 | Intersil Corporation | Trench contact process |
| JP3976374B2 (en) * | 1997-07-11 | 2007-09-19 | 三菱電機株式会社 | Semiconductor device having trench MOS gate structure and manufacturing method thereof |
| DE19743342C2 (en) * | 1997-09-30 | 2002-02-28 | Infineon Technologies Ag | Field packing transistor with high packing density and method for its production |
| US6103635A (en) * | 1997-10-28 | 2000-08-15 | Fairchild Semiconductor Corp. | Trench forming process and integrated circuit device including a trench |
| US6429481B1 (en) | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
| TW434648B (en) * | 1998-04-23 | 2001-05-16 | Int Rectifier Corp | P-channel trench mosfet structure |
| GB9820904D0 (en) * | 1998-09-26 | 1998-11-18 | Koninkl Philips Electronics Nv | Bi-directional semiconductor switch and switch circuit for battery-powered equipment |
| US7462910B1 (en) | 1998-10-14 | 2008-12-09 | International Rectifier Corporation | P-channel trench MOSFET structure |
| JP3494063B2 (en) * | 1999-02-24 | 2004-02-03 | トヨタ自動車株式会社 | Semiconductor device |
| US6316299B1 (en) * | 1999-03-04 | 2001-11-13 | United Microelectronics Corp. | Formation of laterally diffused metal-oxide semiconductor device |
| US6891213B1 (en) | 1999-03-16 | 2005-05-10 | Micron Technology, Inc. | Base current reversal SRAM memory cell and method |
| US6313490B1 (en) * | 1999-03-16 | 2001-11-06 | Micron Technology, Inc. | Base current reversal SRAM memory cell and method |
| US6316806B1 (en) | 1999-03-31 | 2001-11-13 | Fairfield Semiconductor Corporation | Trench transistor with a self-aligned source |
| US6461918B1 (en) * | 1999-12-20 | 2002-10-08 | Fairchild Semiconductor Corporation | Power MOS device with improved gate charge performance |
| US6285060B1 (en) * | 1999-12-30 | 2001-09-04 | Siliconix Incorporated | Barrier accumulation-mode MOSFET |
| US6479846B2 (en) * | 2000-03-22 | 2002-11-12 | Ophir Rf, Inc. | Metal oxide semiconductor field effect transistor having a relatively high doped region in the channel for improved linearity |
| JP3773755B2 (en) * | 2000-06-02 | 2006-05-10 | セイコーインスツル株式会社 | Vertical MOS transistor and manufacturing method thereof |
| US6472678B1 (en) | 2000-06-16 | 2002-10-29 | General Semiconductor, Inc. | Trench MOSFET with double-diffused body profile |
| US6570218B1 (en) * | 2000-06-19 | 2003-05-27 | International Rectifier Corporation | MOSFET with a buried gate |
| US6921939B2 (en) * | 2000-07-20 | 2005-07-26 | Fairchild Semiconductor Corporation | Power MOSFET and method for forming same using a self-aligned body implant |
| US7745289B2 (en) * | 2000-08-16 | 2010-06-29 | Fairchild Semiconductor Corporation | Method of forming a FET having ultra-low on-resistance and low gate charge |
| US6696726B1 (en) * | 2000-08-16 | 2004-02-24 | Fairchild Semiconductor Corporation | Vertical MOSFET with ultra-low resistance and low gate charge |
| US7132712B2 (en) * | 2002-11-05 | 2006-11-07 | Fairchild Semiconductor Corporation | Trench structure having one or more diodes embedded therein adjacent a PN junction |
| US6710403B2 (en) * | 2002-07-30 | 2004-03-23 | Fairchild Semiconductor Corporation | Dual trench power MOSFET |
| US6713813B2 (en) | 2001-01-30 | 2004-03-30 | Fairchild Semiconductor Corporation | Field effect transistor having a lateral depletion structure |
| US6677641B2 (en) | 2001-10-17 | 2004-01-13 | Fairchild Semiconductor Corporation | Semiconductor structure with improved smaller forward voltage loss and higher blocking capability |
| US6818513B2 (en) * | 2001-01-30 | 2004-11-16 | Fairchild Semiconductor Corporation | Method of forming a field effect transistor having a lateral depletion structure |
| US6916745B2 (en) | 2003-05-20 | 2005-07-12 | Fairchild Semiconductor Corporation | Structure and method for forming a trench MOSFET having self-aligned features |
| US6803626B2 (en) * | 2002-07-18 | 2004-10-12 | Fairchild Semiconductor Corporation | Vertical charge control semiconductor device |
| US7345342B2 (en) * | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
| FI120310B (en) * | 2001-02-13 | 2009-09-15 | Valtion Teknillinen | An improved method for producing secreted proteins in fungi |
| US6727528B1 (en) * | 2001-03-22 | 2004-04-27 | T-Ram, Inc. | Thyristor-based device including trench dielectric isolation for thyristor-body regions |
| US7456439B1 (en) | 2001-03-22 | 2008-11-25 | T-Ram Semiconductor, Inc. | Vertical thyristor-based memory with trench isolation and its method of fabrication |
| US6489660B1 (en) | 2001-05-22 | 2002-12-03 | General Semiconductor, Inc. | Low-voltage punch-through bi-directional transient-voltage suppression devices |
| US6777745B2 (en) * | 2001-06-14 | 2004-08-17 | General Semiconductor, Inc. | Symmetric trench MOSFET device and method of making same |
| US6787872B2 (en) * | 2001-06-26 | 2004-09-07 | International Rectifier Corporation | Lateral conduction superjunction semiconductor device |
| US7786533B2 (en) * | 2001-09-07 | 2010-08-31 | Power Integrations, Inc. | High-voltage vertical transistor with edge termination structure |
| US7061066B2 (en) * | 2001-10-17 | 2006-06-13 | Fairchild Semiconductor Corporation | Schottky diode using charge balance structure |
| US7078296B2 (en) | 2002-01-16 | 2006-07-18 | Fairchild Semiconductor Corporation | Self-aligned trench MOSFETs and methods for making the same |
| GB0202437D0 (en) * | 2002-02-02 | 2002-03-20 | Koninkl Philips Electronics Nv | Cellular mosfet devices and their manufacture |
| KR100859701B1 (en) * | 2002-02-23 | 2008-09-23 | 페어차일드코리아반도체 주식회사 | High voltage horizontal MOS transistor and method for manufacturing same |
| US7161208B2 (en) * | 2002-05-14 | 2007-01-09 | International Rectifier Corporation | Trench mosfet with field relief feature |
| DE10239861A1 (en) * | 2002-08-29 | 2004-03-18 | Infineon Technologies Ag | transistor means |
| US7576388B1 (en) * | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
| US7033891B2 (en) * | 2002-10-03 | 2006-04-25 | Fairchild Semiconductor Corporation | Trench gate laterally diffused MOSFET devices and methods for making such devices |
| US6710418B1 (en) | 2002-10-11 | 2004-03-23 | Fairchild Semiconductor Corporation | Schottky rectifier with insulation-filled trenches and method of forming the same |
| US7638841B2 (en) * | 2003-05-20 | 2009-12-29 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
| JP3744513B2 (en) * | 2003-05-30 | 2006-02-15 | トヨタ自動車株式会社 | diode |
| KR100994719B1 (en) * | 2003-11-28 | 2010-11-16 | 페어차일드코리아반도체 주식회사 | Super Junction Semiconductor Device |
| JP4999464B2 (en) * | 2003-12-19 | 2012-08-15 | サード ディメンジョン (スリーディ) セミコンダクタ インコーポレイテッド | Method for manufacturing superjunction devices with wide mesas |
| US7368777B2 (en) * | 2003-12-30 | 2008-05-06 | Fairchild Semiconductor Corporation | Accumulation device with charge balance structure and method of forming the same |
| US20050199918A1 (en) * | 2004-03-15 | 2005-09-15 | Daniel Calafut | Optimized trench power MOSFET with integrated schottky diode |
| US7352036B2 (en) | 2004-08-03 | 2008-04-01 | Fairchild Semiconductor Corporation | Semiconductor power device having a top-side drain using a sinker trench |
| US7265415B2 (en) * | 2004-10-08 | 2007-09-04 | Fairchild Semiconductor Corporation | MOS-gated transistor with reduced miller capacitance |
| JP2008536316A (en) | 2005-04-06 | 2008-09-04 | フェアチャイルド・セミコンダクター・コーポレーション | Trench gate field effect transistor and method of forming the same |
| US20060273379A1 (en) * | 2005-06-06 | 2006-12-07 | Alpha & Omega Semiconductor, Ltd. | MOSFET using gate work function engineering for switching applications |
| US7411251B1 (en) * | 2005-06-17 | 2008-08-12 | National Semiconductor Corporation | Self protecting NLDMOS, DMOS and extended voltage NMOS devices |
| US7385248B2 (en) * | 2005-08-09 | 2008-06-10 | Fairchild Semiconductor Corporation | Shielded gate field effect transistor with improved inter-poly dielectric |
| DE102005060702B4 (en) * | 2005-12-19 | 2015-01-22 | Infineon Technologies Austria Ag | Vertical MOS transistor with low on-resistance |
| US7667265B2 (en) * | 2006-01-30 | 2010-02-23 | Fairchild Semiconductor Corporation | Varying mesa dimensions in high cell density trench MOSFET |
| US7446374B2 (en) * | 2006-03-24 | 2008-11-04 | Fairchild Semiconductor Corporation | High density trench FET with integrated Schottky diode and method of manufacture |
| US7319256B1 (en) | 2006-06-19 | 2008-01-15 | Fairchild Semiconductor Corporation | Shielded gate trench FET with the shield and gate electrodes being connected together |
| US8058687B2 (en) * | 2007-01-30 | 2011-11-15 | Alpha & Omega Semiconductor, Ltd. | Split gate with different gate materials and work functions to reduce gate resistance of ultra high density MOSFET |
| JP5223235B2 (en) * | 2007-05-14 | 2013-06-26 | 株式会社デンソー | Semiconductor device |
| KR101630734B1 (en) | 2007-09-21 | 2016-06-16 | 페어차일드 세미컨덕터 코포레이션 | Power device |
| US7772668B2 (en) * | 2007-12-26 | 2010-08-10 | Fairchild Semiconductor Corporation | Shielded gate trench FET with multiple channels |
| JP2009188294A (en) * | 2008-02-08 | 2009-08-20 | Nec Electronics Corp | Power MOSFET |
| US7977713B2 (en) * | 2008-05-08 | 2011-07-12 | Semisouth Laboratories, Inc. | Semiconductor devices with non-punch-through semiconductor channels having enhanced conduction and methods of making |
| US7994548B2 (en) * | 2008-05-08 | 2011-08-09 | Semisouth Laboratories, Inc. | Semiconductor devices with non-punch-through semiconductor channels having enhanced conduction and methods of making |
| US20120273916A1 (en) | 2011-04-27 | 2012-11-01 | Yedinak Joseph A | Superjunction Structures for Power Devices and Methods of Manufacture |
| US8174067B2 (en) * | 2008-12-08 | 2012-05-08 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
| US8304829B2 (en) | 2008-12-08 | 2012-11-06 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
| US10026835B2 (en) | 2009-10-28 | 2018-07-17 | Vishay-Siliconix | Field boosted metal-oxide-semiconductor field effect transistor |
| US8698232B2 (en) * | 2010-01-04 | 2014-04-15 | International Rectifier Corporation | Semiconductor device including a voltage controlled termination structure and method for fabricating same |
| US8367501B2 (en) | 2010-03-24 | 2013-02-05 | Alpha & Omega Semiconductor, Inc. | Oxide terminated trench MOSFET with three or four masks |
| US8394702B2 (en) | 2010-03-24 | 2013-03-12 | Alpha And Omega Semiconductor Incorporated | Method for making dual gate oxide trench MOSFET with channel stop using three or four masks process |
| JP2013530527A (en) | 2010-05-25 | 2013-07-25 | エスエス エスシー アイピー、エルエルシー | Self-aligned semiconductor device with reduced gate-source leakage under reverse bias and fabrication method |
| US8432000B2 (en) | 2010-06-18 | 2013-04-30 | Fairchild Semiconductor Corporation | Trench MOS barrier schottky rectifier with a planar surface using CMP techniques |
| US8673700B2 (en) | 2011-04-27 | 2014-03-18 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
| US8772868B2 (en) | 2011-04-27 | 2014-07-08 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
| US8786010B2 (en) | 2011-04-27 | 2014-07-22 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
| US8836028B2 (en) | 2011-04-27 | 2014-09-16 | Fairchild Semiconductor Corporation | Superjunction structures for power devices and methods of manufacture |
| JP2013187256A (en) * | 2012-03-06 | 2013-09-19 | Toshiba Corp | Nonvolatile resistance change element |
| US8785997B2 (en) | 2012-05-16 | 2014-07-22 | Infineon Technologies Ag | Semiconductor device including a silicate glass structure and method of manufacturing a semiconductor device |
| WO2013180186A1 (en) * | 2012-05-30 | 2013-12-05 | 国立大学法人九州工業大学 | Semiconductor device for high-voltage insulated gate power, and method for manufacturing same |
| JP6143490B2 (en) | 2013-02-19 | 2017-06-07 | ローム株式会社 | Semiconductor device and manufacturing method thereof |
| DE102016112016A1 (en) | 2016-06-30 | 2018-01-04 | Infineon Technologies Ag | Power semiconductors with completely depleted channel regions |
| DE102016112017B4 (en) | 2016-06-30 | 2020-03-12 | Infineon Technologies Ag | Power semiconductor device with completely depleted channel regions and method for operating a power semiconductor device |
| DE102016112020B4 (en) * | 2016-06-30 | 2021-04-22 | Infineon Technologies Ag | Power semiconductor device with completely depleted channel regions |
| US11081554B2 (en) * | 2017-10-12 | 2021-08-03 | Semiconductor Components Industries, Llc | Insulated gate semiconductor device having trench termination structure and method |
| DE102017130092B4 (en) | 2017-12-15 | 2025-08-14 | Infineon Technologies Dresden GmbH & Co. KG | IGBT with fully depletable n- and p-channel regions and processes |
| JP6885414B2 (en) * | 2019-03-11 | 2021-06-16 | 富士電機株式会社 | Semiconductor device |
| JP7476502B2 (en) * | 2019-09-06 | 2024-05-01 | 富士電機株式会社 | Semiconductor Device |
| DE102022211016A1 (en) | 2022-10-18 | 2024-04-18 | Robert Bosch Gesellschaft mit beschränkter Haftung | Field effect transistor and method of manufacturing |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3220250A1 (en) * | 1982-05-28 | 1983-12-01 | Siemens AG, 1000 Berlin und 8000 München | SEMICONDUCTOR COMPONENT WITH PLANAR STRUCTURE |
| US5072276A (en) * | 1986-10-08 | 1991-12-10 | Texas Instruments Incorporated | Elevated CMOS |
| US5082795A (en) * | 1986-12-05 | 1992-01-21 | General Electric Company | Method of fabricating a field effect semiconductor device having a self-aligned structure |
| US4941026A (en) * | 1986-12-05 | 1990-07-10 | General Electric Company | Semiconductor devices exhibiting minimum on-resistance |
| US5072266A (en) * | 1988-12-27 | 1991-12-10 | Siliconix Incorporated | Trench DMOS power transistor with field-shaping body profile and three-dimensional geometry |
| US5023196A (en) * | 1990-01-29 | 1991-06-11 | Motorola Inc. | Method for forming a MOSFET with substrate source contact |
| JPH04264776A (en) * | 1991-02-19 | 1992-09-21 | Toshiba Corp | Semiconductor device |
| US5233215A (en) * | 1992-06-08 | 1993-08-03 | North Carolina State University At Raleigh | Silicon carbide power MOSFET with floating field ring and floating field plate |
| US5316959A (en) * | 1992-08-12 | 1994-05-31 | Siliconix, Incorporated | Trenched DMOS transistor fabrication using six masks |
| US5326711A (en) * | 1993-01-04 | 1994-07-05 | Texas Instruments Incorporated | High performance high voltage vertical transistor and method of fabrication |
| JP2561413B2 (en) * | 1993-02-23 | 1996-12-11 | 日産自動車株式会社 | Semiconductor device |
| US5349224A (en) * | 1993-06-30 | 1994-09-20 | Purdue Research Foundation | Integrable MOS and IGBT devices having trench gate structure |
| US5430315A (en) * | 1993-07-22 | 1995-07-04 | Rumennik; Vladimir | Bi-directional power trench MOS field effect transistor having low on-state resistance and low leakage current |
| US5468982A (en) * | 1994-06-03 | 1995-11-21 | Siliconix Incorporated | Trenched DMOS transistor with channel block at cell trench corners |
| US5405794A (en) * | 1994-06-14 | 1995-04-11 | Philips Electronics North America Corporation | Method of producing VDMOS device of increased power density |
-
1995
- 1995-03-31 US US08/415,009 patent/US5592005A/en not_active Expired - Lifetime
-
1996
- 1996-03-29 DE DE69621200T patent/DE69621200T2/en not_active Expired - Fee Related
- 1996-03-29 KR KR1019960706704A patent/KR100256903B1/en not_active Expired - Fee Related
- 1996-03-29 EP EP96909739A patent/EP0763259B1/en not_active Expired - Lifetime
- 1996-03-29 JP JP52947096A patent/JP3202021B2/en not_active Expired - Fee Related
- 1996-03-29 WO PCT/US1996/003639 patent/WO1996030947A1/en not_active Ceased
-
1997
- 1997-11-12 US US08/962,885 patent/US6069043A/en not_active Expired - Lifetime
-
2000
- 2000-01-11 US US09/481,135 patent/US6444527B1/en not_active Expired - Lifetime
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20040004231A1 (en) * | 2002-03-04 | 2004-01-08 | Taiwan Semiconductor Manufacturing Company | Depletion mode SCR for low capacitance ESD input protection |
| US20110007547A1 (en) * | 2009-07-13 | 2011-01-13 | Seagate Technology Llc | Vertical Non-Volatile Switch with Punchthrough Access and Method of Fabrication Therefor |
| US8208285B2 (en) * | 2009-07-13 | 2012-06-26 | Seagate Technology Llc | Vertical non-volatile switch with punchthrough access and method of fabrication therefor |
Also Published As
| Publication number | Publication date |
|---|---|
| DE69621200T2 (en) | 2002-08-29 |
| KR100256903B1 (en) | 2000-05-15 |
| JP3202021B2 (en) | 2001-08-27 |
| EP0763259A1 (en) | 1997-03-19 |
| JPH09511876A (en) | 1997-11-25 |
| US6069043A (en) | 2000-05-30 |
| EP0763259A4 (en) | 1997-10-29 |
| DE69621200D1 (en) | 2002-06-20 |
| US5592005A (en) | 1997-01-07 |
| KR970703622A (en) | 1997-07-03 |
| EP0763259B1 (en) | 2002-05-15 |
| WO1996030947A1 (en) | 1996-10-03 |
| US6444527B1 (en) | 2002-09-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6444527B1 (en) | Method of operation of punch-through field effect transistor | |
| US6762098B2 (en) | Trench DMOS transistor with embedded trench schottky rectifier | |
| US5910669A (en) | Field effect Trench transistor having lightly doped epitaxial region on the surface portion thereof | |
| US5929481A (en) | High density trench DMOS transistor with trench bottom implant | |
| US6621107B2 (en) | Trench DMOS transistor with embedded trench schottky rectifier | |
| US6518128B2 (en) | Trench MOSFET with double-diffused body profile | |
| US5917216A (en) | Trenched field effect transistor with PN depletion barrier | |
| US6359308B1 (en) | Cellular trench-gate field-effect transistors | |
| US6673681B2 (en) | Process for forming MOS-gated power device having segmented trench and extended doping zone | |
| US8518777B2 (en) | Method for forming accumulation-mode field effect transistor with improved current capability | |
| US5411901A (en) | Method of making high voltage transistor | |
| US7795638B2 (en) | Semiconductor device with a U-shape drift region | |
| US6787872B2 (en) | Lateral conduction superjunction semiconductor device | |
| US20010020720A1 (en) | Field-effect semiconductor devices | |
| JP2004537162A (en) | Power device and its manufacturing method | |
| EP0853818A1 (en) | Low voltage short channel trench dmos transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| SULP | Surcharge for late payment | ||
| REMI | Maintenance fee reminder mailed | ||
| AS | Assignment |
Owner name: COMERICA BANK, AS AGENT,MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 Owner name: COMERICA BANK, AS AGENT, MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: VISHAY DALE ELECTRONICS, INC., A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY MEASUREMENTS GROUP, INC., A DELAWARE CORPOR Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY SPRAGUE, INC., SUCCESSOR-IN-INTEREST TO VIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY GENERAL SEMICONDUCTOR, LLC, F/K/A GENERAL S Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: YOSEMITE INVESTMENT, INC., AN INDIANA CORPORATION, Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: SILICONIX INCORPORATED, A DELAWARE CORPORATION, PE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY INTERTECHNOLOGY, INC., A DELAWARE CORPORATI Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY VITRAMON, INCORPORATED, A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, TEXAS Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 |
|
| AS | Assignment |
Owner name: SPRAGUE ELECTRIC COMPANY, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY TECHNO COMPONENTS, LLC, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY VITRAMON, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY EFI, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY SPRAGUE, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: SILICONIX INCORPORATED, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY INTERTECHNOLOGY, INC., PENNSYLVANIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 |