US20020033503A1 - Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same - Google Patents
Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same Download PDFInfo
- Publication number
- US20020033503A1 US20020033503A1 US09/837,123 US83712301A US2002033503A1 US 20020033503 A1 US20020033503 A1 US 20020033503A1 US 83712301 A US83712301 A US 83712301A US 2002033503 A1 US2002033503 A1 US 2002033503A1
- Authority
- US
- United States
- Prior art keywords
- layer
- gate electrode
- drain regions
- source
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 56
- 238000001459 lithography Methods 0.000 title abstract description 7
- 229910052751 metal Inorganic materials 0.000 claims abstract description 56
- 239000002184 metal Substances 0.000 claims abstract description 56
- 125000006850 spacer group Chemical group 0.000 claims abstract description 36
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 23
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 23
- 238000002955 isolation Methods 0.000 claims abstract description 20
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 12
- 239000004020 conductor Substances 0.000 claims abstract description 12
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 12
- 239000010703 silicon Substances 0.000 claims abstract description 12
- 239000012212 insulator Substances 0.000 claims abstract description 10
- 238000010438 heat treatment Methods 0.000 claims abstract description 7
- 239000000463 material Substances 0.000 claims abstract description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 26
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 15
- 229910052721 tungsten Inorganic materials 0.000 claims description 15
- 239000010937 tungsten Substances 0.000 claims description 15
- 235000012239 silicon dioxide Nutrition 0.000 claims description 13
- 239000000377 silicon dioxide Substances 0.000 claims description 13
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 10
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 8
- 239000000758 substrate Substances 0.000 claims description 8
- 238000005530 etching Methods 0.000 claims description 7
- 238000011049 filling Methods 0.000 claims description 6
- 239000012535 impurity Substances 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims 10
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 claims 1
- 229910021342 tungsten silicide Inorganic materials 0.000 claims 1
- 230000008569 process Effects 0.000 abstract description 11
- 230000009467 reduction Effects 0.000 abstract description 3
- 238000009413 insulation Methods 0.000 description 6
- 239000005380 borophosphosilicate glass Substances 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
- H10D64/259—Source or drain electrodes being self-aligned with the gate electrode and having bottom surfaces higher than the interface between the channel and the gate dielectric
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
Definitions
- the present invention relates generally to a semiconductor device and method for making the semiconductor device, and more particularly, to an improvement of electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- Hiruta disclosed in U.S. Pat. No. 4,713,356 a method of manufacturing a MOS transistor in which the portion of the area occupied by the source and drain regions are reduced.
- the sidewalls of a gate electrode are first selectively deposited with an insulation film, then conductive material layers are selectively formed on the source and drain regions, partially extending to the side portions of the isolation region for the device, and contact holes filled with a conductive material in an insulation protective film are formed to reach the conductive material layers for forming source and drain wiring layers after the insulation protective film is formed over the entire surface of the conductive material layers and the gate electrode.
- the contact resistance to the gate electrode and the source and drain regions are desired to be further reduced when the MOSFET is made smaller.
- the device provided by Hiruta cannot be formed with a metal layer on the gate electrode as in the above described prior art, resulted in that the contact resistance to the gate electrode cannot be further reduced in the device.
- silicide to be formed on an electrode in order to reduce the electrode resistance is well known. It is therefore desired for the small device to employ a silicide on the electrode of the device to further reduce the electrode resistance thereof.
- a gate electrode with a silicide thereon cannot be obtained in the transistor provided by Hiruta, since metal gate cannot be formed in this device. It is therefore desired an improvement of electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- Another object of the present invention is to further reduce the electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- a MOSFET is made with an insulator spacer surrounding the gate electrode layer of silicon rich material on which a trench metal layer is formed and surrounded by the spacer. Metal layers are also deposited on the source and drain regions in the formation of the trench metal. A heat treatment is then applied to form silicide layers for the electrode resistance reduction on the gate electrode layer and source and drain regions in use of the metal layers. In addition, conductive layers or the metal layers on the source and drain regions are formed extending from the silicide on the source and drain regions to a surface of adjacent isolation region on which wiring layers are formed through contact holes to reach the conductive layers or the metal layers.
- FIG. 1 is a sectional view for illustration of one embodiment according to the present invention when a sacrificial layer 20 and a gate electrode layer 18 are selectively formed in stack on a gate oxide 16 in manufacture of a MOSFET;
- FIG. 2 a and 2 b are sectional views respectively showing two embodiments according to the present invention to form source and drain regions 22 and 24 in the manufacture of a MOSFET;
- FIG. 3 is a sectional view in the manufacture of a MOSFET in which an insulator spacer 28 is formed in one embodiment according to the present invention
- FIG. 4 is a sectional view showing after the sacrificial layer 20 is removed to leave a trench 30 on the gate electrode layer 18 and surrounded by the spacer 28 according to the present invention
- FIG. 5 is a sectional view showing a metal layer 32 deposited on the entire surface to fill in the trench 30 and cover on the source and drain regions 22 and 24 according to the present invention
- FIG. 6 a and 6 b are sectional views respectively showing two embodiments after the metal 32 is etched back to form metal layers 34 and 36 and 37 according to the present invention
- FIG. 7 is a sectional view showing when another conductive layer 38 is deposited on the entire surface to contact with the metal layers 36 and extends partially over isolation region 12 in a process following to FIG. 6 a;
- FIG. 8 a is a sectional view showing when contacts 46 are prepared in dielectric layers 40 and 42 following to FIG. 7;
- FIG. 8 b is a sectional view showing when contacts 46 are prepared in dielectric layers 40 and 42 following to FIG. 6 b.
- a p-type silicon substrate 10 is formed with an isolation region 12 such as a LOCOS field oxide thereon to surround an active region 14 where is to be formed with a MOSFET.
- a gate oxide 16 in a thickness of about from 50 to 300 A is formed on the active region 14 .
- a polycrystalline silicon film is deposited over the entire surface in a thickness of about 1,500 to 3,000 A and a sacrificial layer such as a silicon nitride or silicon dioxide is deposited on the polycrystalline silicon film in a thickness of about 500 to 1,500 A
- the sacrificial layer is selectively etched by lithography process with photo resist to form a sacrificial layer 20 and then the polycrystalline silicon film is selectively etched with the sacrificial layer 20 as a mask to form a gate electrode layer 18 of polycrystalline silicon in a self-aligned manner.
- the gate electrode layer 18 and the sacrificial layer 20 are formed in stack on the gate oxide 16 as shown in FIG. 1.
- n-type impurity is then ion-implanted into the p-type substrate 10 with the stacked gate electrode layer 18 and sacrificial layer 20 as a mask to form n + -type source and drain regions 22 and 24 in the active region 14 of, as shown in FIG. 2 a. Therefore, a channel region 26 of the MOSFET to be formed is obtained under the gate electrode layer 18 between the source and drain regions 22 and 24 .
- the gate oxide 16 is selectively removed and then diffused n + -type source and drain regions 22 and 24 are formed with the stacked gate electrode layer 18 and sacrificial layer 20 as the mask.
- an insulator spacer 28 is formed on the sidewalls of the gate electrode layer 18 and sacrificial layer 20 , as shown in FIG. 3.
- a silicon dioxide is formed over the entire surface by CVD method and then sputter-etched with an inert gas to remove the portions of the silicon dioxide film on the sacrificial layer 20 and source and drain regions 22 and 24 such that only the spacer 28 on the sidewalls of the gate electrode layer 18 and sacrificial layer 20 is left.
- a thermal oxidation process may be applied to form an oxide spacer 28 on the sidewalls of the gate electrode layer 18 and sacrificial layer 20 .
- the insulator spacer 28 may be a silicon nitride.
- the sacrificial layer 20 is removed to leave a trench 30 on the gate electrode layer 18 and surrounded by the spacer 28 , as shown in FIG. 4.
- a wet etching process with a hot phosphoric acid can easily attain the purpose when the sacrificial layer 20 is a silicon nitride.
- a hydrofluoric acid etching is a suitable process if the sacrificial layer 20 is composed of silicon dioxide.
- a metal 32 such as tungsten is then deposited over the entire surface by a CVD method in order to fill in the trench 30 and cover on the source and drain regions 22 and 24 with the metal 32 and an etching back process as shown in FIG. 6 a or 6 b is followed.
- the tungsten layer 32 is removed by sputter etching except for its portions in the trench 30 and on the sidewalls of the spacer 28 such that a tungsten layer 34 in the trench 30 and tungsten layers 36 in contact with the source and drain regions 22 and 24 are formed.
- Another conductive layer 38 such as CVD tungsten and polycrystalline silicon is subsequently deposited on the entire surface, as shown in FIG. 7.
- a heat treatment such as thermal process or annealing is applied to form a silicide on the gate electrode layer 18 and source and drain regions 22 and 24 with use of the metal 34 and 36 / 37 respectively in contact with the gate electrode layer 18 and source and drain regions 22 and 24 .
- the silicide therefore formed reduces the electrode resistance to the gate electrode layer 18 and source and drain regions 22 and 24 , which is especially advantageous when the MOSFET is made in small size.
- the conductive layer 38 is etched back by a CMP process or directional etching after a photo resist coating to partially remove its portion on the metal 34 and spacer 28 only portions 38 of conductive layer are thus left with one side of each portion 38 respectively in contact with each of the metal layers 36 and the other side of each thereof respectively extending over the adjacent isolation region 12 , as shown in FIG. 8 a.
- a thick dielectric layer composed of a CVD silicon dioxide 40 and a BPSG 42 is formed over the entire surface, and contact holes 44 are formed in the silicon dioxide 40 and BPSG 42 followed with a conductive material 46 such as aluminum filling each therein to respectively reach the conductive layers 38 for wiring to the source and drain regions 22 and 24 to prepare a MOSFET.
- a thick dielectric layer composed of a CVD silicon dioxide 40 and a BPSG 42 is formed directly over the planarized top surface of the metal layers 34 and 37 and spacer 28 , and contact holes 44 are formed in the silicon dioxide 40 and BPSG 42 followed with a conductive material 46 such as aluminum filling each therein in the same manner as in FIG. 8 a to respectively reach the conductive layers 38 for wiring to the source and drain regions 22 and 24 of the MOSFET prepared.
- the area of source and drain regions 22 and 24 can be considerably reduced beyond lithography limit and thus the active region 14 and the junction capacitance of the source and drain regions 22 and 24 are reduced, therefore high speed operation and high integration are allowed.
- the electrode resistance is further reduced by the silicide layers on the gate electrode layer 18 and source and drain regions 22 and 24 .
- the surfaces of the source and drain regions 22 and 24 are protected from damages in the subsequent process since the metal layers 36 and 37 on the source and drain regions 22 and 24 are thick.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A MOSFET whose source and drain regions are reduced in size beyond lithography limit is improved with a reduction of electrode contact resistance by forming a silicide on the gate electrode layer and the source and drain regions thereof. In a method for making the MOSFET, a sacrificial layer is formed in stack on a gate electrode layer of a silicon rich material before source and drain regions are implanted or diffused with the sacrificial layer and gate electrode layer as a mask, an insulator spacer is then formed on sidewalls of the gate electrode layer and the sacrificial layer so that a trench is formed on the gate electrode layer and surrounded by the spacer in the subsequent process when the sacrificial layer is removed, a metal is deposited in the trench and on the source and drain regions with a portion extending to an isolation region which surrounds the MOSFET and practiced with a heat treatment to form a silicide on the gate electrode layer and the source and drain regions, and finally a dielectric layer is deposited on the metal in which contact holes are then formed and a conductive material is filled into the contact holes to reach the metal.
Description
- The present invention relates generally to a semiconductor device and method for making the semiconductor device, and more particularly, to an improvement of electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- As described in U.S. Pat No. 4,713,356 issued to Hiruta, in conventional MOSFET devices, a lot of drawbacks are present in micropatterning for high integration in integrated circuits. For instance, as the junction between source and drain regions is made shallower in order to further reduce the device size, the surface resistance of source and drain regions and the junction resistance of gate electrode increase. As a result, a significantly longer delay time for applications with the device appears. Additionally, as channel length decreases, short channel effects can occur, thereby reducing the threshold voltage of the transistor and making stable transistor characteristics difficult to be obtained. It is therefore proposed to deposit tungsten over the source and drain regions and the gate electrode in order to resolve these problems. However, a small residue of tungsten on the spacer on the sidewalls of the gate electrode and the isolation region of the device reduces the insulation properties between the gate electrode and the source and drain regions. A problem is thus created for both circuit reliability and high integration. If the tungsten attached to the spacer of the gate electrode and the isolation region of the device is etched to improve insulation properties, damages may result to the tungsten layer itself and also to the underlying substrate since the tungsten layer is only about 1,000 A, thus good contact is difficult to be obtained. Moreover, even if a device size is further reduced, the portion of the device size occupied by source and drain regions still remains large, since the size of a device region in a MOSFET is determined by the gate area and the size of source and drain regions. In addition, contact holes are conventionally formed to be separated from gate electrode in order to preserve the insulation properties between the wiring layers for the gate electrode and the source and drain regions, which results in an increase of area of the source and drain regions.
- Hiruta disclosed in U.S. Pat. No. 4,713,356 a method of manufacturing a MOS transistor in which the portion of the area occupied by the source and drain regions are reduced. In this prior art method, the sidewalls of a gate electrode are first selectively deposited with an insulation film, then conductive material layers are selectively formed on the source and drain regions, partially extending to the side portions of the isolation region for the device, and contact holes filled with a conductive material in an insulation protective film are formed to reach the conductive material layers for forming source and drain wiring layers after the insulation protective film is formed over the entire surface of the conductive material layers and the gate electrode. However, the contact resistance to the gate electrode and the source and drain regions are desired to be further reduced when the MOSFET is made smaller. In particular, the device provided by Hiruta cannot be formed with a metal layer on the gate electrode as in the above described prior art, resulted in that the contact resistance to the gate electrode cannot be further reduced in the device.
- On the other hand, silicide to be formed on an electrode in order to reduce the electrode resistance is well known. It is therefore desired for the small device to employ a silicide on the electrode of the device to further reduce the electrode resistance thereof. However, a gate electrode with a silicide thereon cannot be obtained in the transistor provided by Hiruta, since metal gate cannot be formed in this device. It is therefore desired an improvement of electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- It is therefore an object of the present invention to provide a MOSFET and method for making the MOSFET with the proportion of the area occupied by the source and drain regions reduced without adversely affecting the characteristics of the semiconductor device, and high integration and high speed operation are available.
- Another object of the present invention is to further reduce the electrode resistance for a MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the MOSFET.
- According to the present invention, a MOSFET is made with an insulator spacer surrounding the gate electrode layer of silicon rich material on which a trench metal layer is formed and surrounded by the spacer. Metal layers are also deposited on the source and drain regions in the formation of the trench metal. A heat treatment is then applied to form silicide layers for the electrode resistance reduction on the gate electrode layer and source and drain regions in use of the metal layers. In addition, conductive layers or the metal layers on the source and drain regions are formed extending from the silicide on the source and drain regions to a surface of adjacent isolation region on which wiring layers are formed through contact holes to reach the conductive layers or the metal layers.
- These and other objects, features and advantages of the present invention will become apparent to those skilled in the art upon consideration of the following description of the preferred embodiments of the present invention taken in conjunction with the accompanying drawings, in which:
- FIG. 1 is a sectional view for illustration of one embodiment according to the present invention when a
sacrificial layer 20 and agate electrode layer 18 are selectively formed in stack on agate oxide 16 in manufacture of a MOSFET; - FIG. 2 a and 2 b are sectional views respectively showing two embodiments according to the present invention to form source and
22 and 24 in the manufacture of a MOSFET;drain regions - FIG. 3 is a sectional view in the manufacture of a MOSFET in which an
insulator spacer 28 is formed in one embodiment according to the present invention; - FIG. 4 is a sectional view showing after the
sacrificial layer 20 is removed to leave atrench 30 on thegate electrode layer 18 and surrounded by thespacer 28 according to the present invention; - FIG. 5 is a sectional view showing a
metal layer 32 deposited on the entire surface to fill in thetrench 30 and cover on the source and 22 and 24 according to the present invention;drain regions - FIG. 6 a and 6 b are sectional views respectively showing two embodiments after the
metal 32 is etched back to form 34 and 36 and 37 according to the present invention;metal layers - FIG. 7 is a sectional view showing when another
conductive layer 38 is deposited on the entire surface to contact with themetal layers 36 and extends partially overisolation region 12 in a process following to FIG. 6a; - FIG. 8 a is a sectional view showing when
contacts 46 are prepared in 40 and 42 following to FIG. 7; anddielectric layers - FIG. 8 b is a sectional view showing when
contacts 46 are prepared in 40 and 42 following to FIG. 6b.dielectric layers - As shown in FIG. 1 for one embodiment of the present invention, a p-
type silicon substrate 10 is formed with anisolation region 12 such as a LOCOS field oxide thereon to surround anactive region 14 where is to be formed with a MOSFET. Agate oxide 16 in a thickness of about from 50 to 300 A is formed on theactive region 14. After a polycrystalline silicon film is deposited over the entire surface in a thickness of about 1,500 to 3,000 A and a sacrificial layer such as a silicon nitride or silicon dioxide is deposited on the polycrystalline silicon film in a thickness of about 500 to 1,500 A, the sacrificial layer is selectively etched by lithography process with photo resist to form asacrificial layer 20 and then the polycrystalline silicon film is selectively etched with thesacrificial layer 20 as a mask to form agate electrode layer 18 of polycrystalline silicon in a self-aligned manner. As a result, thegate electrode layer 18 and thesacrificial layer 20 are formed in stack on thegate oxide 16 as shown in FIG. 1. - An n-type impurity is then ion-implanted into the p-
type substrate 10 with the stackedgate electrode layer 18 andsacrificial layer 20 as a mask to form n+-type source and 22 and 24 in thedrain regions active region 14 of, as shown in FIG. 2a. Therefore, achannel region 26 of the MOSFET to be formed is obtained under thegate electrode layer 18 between the source and 22 and 24. In another embodiment as shown in FIG. 2b, after thedrain regions gate electrode layer 18 andsacrificial layer 20 are formed, thegate oxide 16 is selectively removed and then diffused n+-type source and 22 and 24 are formed with the stackeddrain regions gate electrode layer 18 andsacrificial layer 20 as the mask. - After selectively removing the
gate oxide 16 with the stackedgate electrode layer 18 andsacrificial layer 20 as a mask in FIG. 2a or in follow-up to FIG. 2b, aninsulator spacer 28 is formed on the sidewalls of thegate electrode layer 18 andsacrificial layer 20, as shown in FIG. 3. When a silicon nitride is used to form thesacrificial layer 20, a silicon dioxide is formed over the entire surface by CVD method and then sputter-etched with an inert gas to remove the portions of the silicon dioxide film on thesacrificial layer 20 and source and 22 and 24 such that only thedrain regions spacer 28 on the sidewalls of thegate electrode layer 18 andsacrificial layer 20 is left. In other embodiment, a thermal oxidation process may be applied to form anoxide spacer 28 on the sidewalls of thegate electrode layer 18 andsacrificial layer 20. Alternately, if thesacrificial layer 20 is formed of oxide, theinsulator spacer 28 may be a silicon nitride. - Now the
sacrificial layer 20 is removed to leave atrench 30 on thegate electrode layer 18 and surrounded by thespacer 28, as shown in FIG. 4. A wet etching process with a hot phosphoric acid can easily attain the purpose when thesacrificial layer 20 is a silicon nitride. In other embodiment, a hydrofluoric acid etching is a suitable process if thesacrificial layer 20 is composed of silicon dioxide. - As shown in FIG. 5, a
metal 32 such as tungsten is then deposited over the entire surface by a CVD method in order to fill in thetrench 30 and cover on the source and drain 22 and 24 with theregions metal 32 and an etching back process as shown in FIG. 6a or 6 b is followed. In FIG. 6a, thetungsten layer 32 is removed by sputter etching except for its portions in thetrench 30 and on the sidewalls of thespacer 28 such that atungsten layer 34 in thetrench 30 andtungsten layers 36 in contact with the source and drain 22 and 24 are formed. Anotherregions conductive layer 38 such as CVD tungsten and polycrystalline silicon is subsequently deposited on the entire surface, as shown in FIG. 7. While a CMP process is applied to themetal layer 32 until it is etched to the top surface of thespacer 28 so as to form ametal 34 in thetrench 30 andmetal layers 37 covered on the source and drain 22 and 24 preferably with a planarized top surface, as shown in FIG. 6b. After that, a heat treatment such as thermal process or annealing is applied to form a silicide on theregions gate electrode layer 18 and source and drain 22 and 24 with use of theregions 34 and 36/37 respectively in contact with themetal gate electrode layer 18 and source and drain 22 and 24. The silicide therefore formed reduces the electrode resistance to theregions gate electrode layer 18 and source and drain 22 and 24, which is especially advantageous when the MOSFET is made in small size.regions - Following to FIG. 7, the
conductive layer 38 is etched back by a CMP process or directional etching after a photo resist coating to partially remove its portion on themetal 34 andspacer 28only portions 38 of conductive layer are thus left with one side of eachportion 38 respectively in contact with each of the metal layers 36 and the other side of each thereof respectively extending over theadjacent isolation region 12, as shown in FIG. 8a. Finally, a thick dielectric layer composed of aCVD silicon dioxide 40 and aBPSG 42 is formed over the entire surface, and contact holes 44 are formed in thesilicon dioxide 40 andBPSG 42 followed with aconductive material 46 such as aluminum filling each therein to respectively reach theconductive layers 38 for wiring to the source and drain 22 and 24 to prepare a MOSFET. Alternately following to FIG. 6b, a thick dielectric layer composed of aregions CVD silicon dioxide 40 and aBPSG 42 is formed directly over the planarized top surface of the metal layers 34 and 37 andspacer 28, and contact holes 44 are formed in thesilicon dioxide 40 andBPSG 42 followed with aconductive material 46 such as aluminum filling each therein in the same manner as in FIG. 8a to respectively reach theconductive layers 38 for wiring to the source and drain 22 and 24 of the MOSFET prepared.regions - In the MOSFET structure and method according to the present invention, the area of source and drain
22 and 24 can be considerably reduced beyond lithography limit and thus theregions active region 14 and the junction capacitance of the source and drain 22 and 24 are reduced, therefore high speed operation and high integration are allowed. In addition to the reduction of contact resistance and sectional area of wiring layers 46 for they are in contact withregions conductive layers 38 ormetal layers 37 through the contact holes 44, the electrode resistance is further reduced by the silicide layers on thegate electrode layer 18 and source and drain 22 and 24. Moreover, the surfaces of the source and drainregions 22 and 24 are protected from damages in the subsequent process since the metal layers 36 and 37 on the source and drainregions 22 and 24 are thick.regions - While the present invention has been described in conjunction with preferred embodiments thereof, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art Accordingly, it is intended to embrace all such alternatives, modifications and variations that fall within the spirit and scope thereof as set forth in the appended claims.
Claims (39)
1. A method for making a MOSFET in an active region surrounded by an isolation region in a surface of a silicon substrate, said method comprising the steps of:
forming a gate oxide on said active region;
selectively forming a gate electrode layer of a silicon rich material and a sacrificial layer in stack on said gate oxide;
forming source and drain regions in said active region with said gate electrode and sacrificial layers as a mask;
selectively removing a portion of said gate oxide on said source and drain regions;
forming an insulator spacer on sidewalls of said gate electrode and sacrificial layers;
removing said sacrificial layer in result with a trench formed on said gate electrode layer and surrounded by said spacer;
depositing a metal layer in said trench and on said source and drain regions partially extending to a surface of said isolation region;
forming a silicide on said gate electrode layer and source and drain regions with use of said metal and gate electrode layers;
forming a dielectric layer on said metal layer;
forming contact holes in said dielectric layer extending to said metal layer; and
filling a conductive material in said contact holes reaching said metal layer.
2. A method according to claim 1 , wherein said gate electrode layer is formed of polycrystalline silicon.
3. A method according to claim 1 , wherein said sacrificial layer is formed of silicon nitride.
4. A method according to claim 1 , wherein said spacer is formed of thermal or CVD silicon dioxide.
5. A method according to claim 1 , wherein said metal layer is formed of CVD tungsten.
6. A method according to claim 1 , wherein said silicide is formed by heat treatment.
7. A method according to claim 1 , wherein said sacrificial layer is removed by a high selectivity etch.
8. A method for making a MOSFET in an active region surrounded by an isolation region in a surface of a silicon substrate, said method comprising the steps of:
forming a gate oxide on said active region;
selectively forming a gate electrode layer of a silicon rich material and a sacrificial layer in stack on said gate oxide;
forming source and drain regions in said active region with said gate electrode and sacrificial layers as a mask;
selectively removing a portion of said gate oxide on said source and drain regions;
forming an insulator spacer on sidewalls of said gate electrode and sacrificial layers;
removing said sacrificial layer in result with a trench formed on said gate electrode layer and surrounded by said spacer;
depositing a metal layer in said trench and on said source and drain regions;
forming a silicide on said gate electrode layer and source and drain regions with use of said metal and gate electrode layers;
depositing a conductive layer on said metal layer on said source and drain regions partially extending to a surface of said isolation region;
forming a dielectric layer on said conductive layer;
forming contact holes in said conductive layer extending to a surface of said conductive layer; and
filling a conductive material in said contact holes reaching said conductive layer.
9. A method according to claim 8 , wherein said gate electrode layer is formed of polycrystalline silicon.
10. A method according to claim 8 , wherein said sacrificial layer is formed of silicon nitride.
11. A method according to claim 8 , wherein said spacer is formed of thermal or CVD silicon dioxide.
12. A method according to claim 8 , wherein said metal layer is formed of CVD tungsten.
13. A method according to claim 8 , wherein said silicide is formed by heat treatment.
14. A method according to claim 8 , wherein said sacrificial layer is removed by a high selectivity etch.
15. A method according to claim 8 , further comprising etching back said metal layer for removing said metal layer on said spacer and leaving a portion of said metal layer in said trench and on said source and drain regions after depositing said metal layer.
16. A method according to claim 8 , further comprising etching back said conductive layer for removing said conductive layer on said spacer and metal layer in the trench and leaving a portion of said conductive layer partially extending to said surface of said isolation region after depositing said conductive layer.
17. A method for making a MOSFET in an active region surrounded by an isolation region in a surface of a silicon substrate, said method comprising the steps of:
forming a gate oxide on said active region;
selectively forming a gate electrode layer of a silicon rich material and a sacrificial layer in stack on said gate oxide;
selectively removing a portion of said gate oxide on said source and drain regions;
forming source and drain regions in said active region with said gate electrode and sacrificial layers as a mask;
forming an insulator spacer on sidewalls of said gate electrode and sacrificial layers;
removing said sacrificial layer in result with a trench formed on said gate electrode layer and surrounded by said spacer;
depositing a metal layer in said trench and on said source and drain regions partially extending to a surface of said isolation region;
forming a silicide on said gate electrode layer and source and drain regions with use of said metal and gate electrode layers;
forming a dielectric layer on said metal layer;
forming contact holes in said dielectric layer extending to said metal layer; and
filling a conductive material in said contact holes reaching said metal layer.
18. A method according to claim 17 , wherein said gate electrode layer is formed of polycrystalline silicon.
19. A method according to claim 17 , wherein said sacrificial layer is formed of silicon nitride.
20. A method according to claim 17 , wherein said spacer is formed of thermal or CVD silicon dioxide.
21. A method according to claim 17 , wherein said metal layer is formed of CVD tungsten.
22. A method according to claim 17 , wherein said silicide is formed by heat treatment.
23. A method according to claim 17 , wherein said sacrificial layer is removed by a high selectivity etch.
24. A method for making a MOSFET in an active region surrounded by an isolation region in a surface of a silicon substrate, said method comprising the steps of:
forming a gate oxide on said active region;
selectively forming a gate electrode layer of a silicon rich material and a sacrificial layer in stack on said gate oxide;
forming source and drain regions in said active region with said gate electrode and sacrificial layers as a mask;
selectively removing a portion of said gate oxide on said source and drain regions;
forming an insulator spacer on sidewalls of said gate electrode and sacrificial layers;
removing said sacrificial layer in result with a trench formed on said gate electrode layer and surrounded by said spacer;
depositing a metal layer in said trench and on said source and drain regions;
forming a silicide on said gate electrode layer and source and drain regions with use of said metal and gate electrode layers;
depositing a conductive layer on said metal layer on said source and drain regions partially extending to a surface of said isolation region;
forming a dielectric layer on said conductive layer;
forming contact holes in said conductive layer extending to a surface of said conductive layer; and
filling a conductive material in said contact holes reaching said conductive layer.
25. A method according to claim 24 , wherein said gate electrode layer is formed of polycrystalline silicon.
26. A method according to claim 24 , wherein said sacrificial layer is formed of silicon nitride.
27. A method according to claim 24 , wherein said spacer is formed of thermal or CVD silicon dioxide.
28. A method according to claim 24 , wherein said metal layer is formed of CVD tungsten.
29. A method according to claim 24 , wherein said silicide is formed by heat treatment.
30. A method according to claim 24 , wherein said sacrificial layer is removed by a high selectivity etch.
31. A method according to claim 24 , further comprising etching back said metal layer for removing said metal layer on said spacer and leaving a portion of said metal layer in said trench and on said source and drain regions after depositing said metal layer.
32. A method according to claim 24 , further comprising etching back said conductive layer for removing said conductive layer on said spacer and metal layer in the trench and leaving a portion of said conductive layer partially extending to said surface of said isolation region after depositing said conductive layer.
33. A MOSFET structure in an active region surrounded by an isolation region in a surface of a silicon substrate, said structure comprising:
source and drain regions in said active region with a channel region between said source and drain regions;
a gate electrode layer above said channel region with a gate oxide therebetween;
silicide layers on said gate electrode layer and source and drain regions;
an insulator spacer on sidewalls of said gate electrode and silicide on said gate electrode layer;
conductive layers extending from said silicide on source and drain regions to a surface of said isolation region;
a dielectric layer on said conductive layer;
contact holes in said dielectric layer extending to said conductive layer; and
a conductive material in said contact holes reaching said conductive layer.
34. A structure according to claim 33 , wherein said gate electrode layer comprises a polycrystalline silicon.
35. A structure according to claim 33 , wherein said spacer comprises a thermal or CVD silicon dioxide.
36. A structure according to claim 33 , wherein said silicide layers are tungsten silicide layers.
37. A structure according to claim 33 , wherein said source and drain regions are impurity diffused regions.
38. A structure according to claim 33 , wherein said conductive layers are CVD tungsten layers.
39. A structure according to claim 33 , wherein said silicide layer on said gate electrode layer is formed in a trench surrounded by said spacer.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/837,123 US20020033503A1 (en) | 2000-09-18 | 2001-04-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/664,112 US6225177B1 (en) | 2000-09-18 | 2000-09-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
| US09/837,123 US20020033503A1 (en) | 2000-09-18 | 2001-04-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/664,112 Division US6225177B1 (en) | 2000-09-18 | 2000-09-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20020033503A1 true US20020033503A1 (en) | 2002-03-21 |
Family
ID=24664577
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/664,112 Expired - Lifetime US6225177B1 (en) | 2000-09-18 | 2000-09-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
| US09/837,123 Abandoned US20020033503A1 (en) | 2000-09-18 | 2001-04-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/664,112 Expired - Lifetime US6225177B1 (en) | 2000-09-18 | 2000-09-18 | Electrode resistance improved MOSFET with source and drain regions reduced in size beyond lithography limit and method for making the same |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US6225177B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8349718B2 (en) * | 2011-03-24 | 2013-01-08 | Kabushiki Kaisha Toshiba | Self-aligned silicide formation on source/drain through contact via |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6440826B1 (en) * | 2001-02-20 | 2002-08-27 | Advanced Micro Devices, Inc. | NiSi contacting extensions of active regions |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS615580A (en) * | 1984-06-19 | 1986-01-11 | Toshiba Corp | Manufacture of semiconductor device |
| US5168072A (en) * | 1990-10-12 | 1992-12-01 | Texas Instruments Incorporated | Method of fabricating an high-performance insulated-gate field-effect transistor |
| US5322809A (en) * | 1993-05-11 | 1994-06-21 | Texas Instruments Incorporated | Self-aligned silicide process |
| US5474947A (en) * | 1993-12-27 | 1995-12-12 | Motorola Inc. | Nonvolatile memory process |
| US5902125A (en) * | 1997-12-29 | 1999-05-11 | Texas Instruments--Acer Incorporated | Method to form stacked-Si gate pMOSFETs with elevated and extended S/D junction |
| US6121100A (en) * | 1997-12-31 | 2000-09-19 | Intel Corporation | Method of fabricating a MOS transistor with a raised source/drain extension |
| TW387151B (en) * | 1998-02-07 | 2000-04-11 | United Microelectronics Corp | Field effect transistor structure of integrated circuit and the manufacturing method thereof |
| US5981365A (en) * | 1998-03-10 | 1999-11-09 | Advanced Micro Devices, Inc. | Stacked poly-oxide-poly gate for improved silicide formation |
| US5930617A (en) * | 1998-03-25 | 1999-07-27 | Texas Instruments-Acer Incorporated | Method of forming deep sub-micron CMOS transistors with self-aligned silicided contact and extended S/D junction |
| US6649308B1 (en) * | 1998-03-30 | 2003-11-18 | Texas Instruments-Acer Incorporated | Ultra-short channel NMOSFETS with self-aligned silicide contact |
| US5956584A (en) * | 1998-03-30 | 1999-09-21 | Texas Instruments - Acer Incorporated | Method of making self-aligned silicide CMOS transistors |
| TW372349B (en) * | 1998-06-08 | 1999-10-21 | United Microelectronics Corp | Bridge prevention method for self-aligned metal silicide |
-
2000
- 2000-09-18 US US09/664,112 patent/US6225177B1/en not_active Expired - Lifetime
-
2001
- 2001-04-18 US US09/837,123 patent/US20020033503A1/en not_active Abandoned
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8349718B2 (en) * | 2011-03-24 | 2013-01-08 | Kabushiki Kaisha Toshiba | Self-aligned silicide formation on source/drain through contact via |
| US9099474B2 (en) | 2011-03-24 | 2015-08-04 | Kabushiki Kaisha Toshiba | Self-aligned silicide formation on source/drain through contact via |
| US9553189B2 (en) | 2011-03-24 | 2017-01-24 | Kabushiki Kaisha Toshiba | Self-aligned silicide formation on source/drain through contact via |
Also Published As
| Publication number | Publication date |
|---|---|
| US6225177B1 (en) | 2001-05-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12363946B2 (en) | Source/drain contacts and methods of forming same | |
| KR100189966B1 (en) | Soy-structured MOS transistor and manufacturing method thereof | |
| CN1142588C (en) | Provide double work function doping method and protective insulating cap | |
| JP4560600B2 (en) | Manufacturing process of MIS transistor with self-aligned metal gate | |
| US6586311B2 (en) | Salicide block for silicon-on-insulator (SOI) applications | |
| US7659561B2 (en) | Methods of fabricating semiconductor devices and structures thereof | |
| US20070057288A1 (en) | Methods of Fabricating Semiconductor Devices with Enlarged Recessed Gate Electrodes | |
| US4713356A (en) | Manufacturing MOS semiconductor device with planarized conductive layer | |
| US6867130B1 (en) | Enhanced silicidation of polysilicon gate electrodes | |
| US6649462B2 (en) | Semiconductor device and method of manufacturing the same including T-shaped gate | |
| US7230270B2 (en) | Self-aligned double gate device and method for forming same | |
| JPH07135317A (en) | Self-aligned silicide gate | |
| US6365451B2 (en) | Transistor and method | |
| JPH118379A (en) | Semiconductor device and manufacturing method thereof | |
| US20220367271A1 (en) | Semiconductor device and method for fabricating the same | |
| US6140192A (en) | Method for fabricating semiconductor device | |
| JPH0586673B2 (en) | ||
| US6847086B2 (en) | Semiconductor device and method of forming the same | |
| JP2006516176A (en) | Horizontal diffusion MOS transistor (LDMOS) and manufacturing method thereof | |
| US6524938B1 (en) | Method for gate formation with improved spacer profile control | |
| US7176096B1 (en) | Transistor gate and local interconnect | |
| JPH1187504A (en) | Method of manufacturing semiconductor device and method of forming wiring | |
| JPH1187529A (en) | Integrated circuit contacts | |
| US20200027985A1 (en) | Semiconductor device and method for fabricating the same | |
| US11239315B2 (en) | Dual trench isolation structures |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TSENG, HORNG-HUEI;REEL/FRAME:011702/0283 Effective date: 20000913 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |