US20020019084A1 - Process for forming power MOSFET device in float zone, non-epitaxial silicon - Google Patents
Process for forming power MOSFET device in float zone, non-epitaxial silicon Download PDFInfo
- Publication number
- US20020019084A1 US20020019084A1 US09/734,429 US73442900A US2002019084A1 US 20020019084 A1 US20020019084 A1 US 20020019084A1 US 73442900 A US73442900 A US 73442900A US 2002019084 A1 US2002019084 A1 US 2002019084A1
- Authority
- US
- United States
- Prior art keywords
- back surface
- wafer
- increased concentration
- conductivity type
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0295—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the source electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/40—Crystalline structures
- H10D62/402—Amorphous materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/252—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices
- H10D64/2527—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices for vertical devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
Definitions
- the present invention relates to a process for the manufacture of a power MOSFET semiconductor device and, more specifically, relates to a novel process for the manufacture of such devices in a float zone (non-epi) monocrystalline silicon substrate.
- Power MOSFETs are well known in the art and include such devices as shown in U.S. Pat. No. 5,008,725, the subject matter of which is incorporated herein by reference. Such devices are manufactured and sold by the International Rectifier Corporation of El Segundo, Calif. under the Registered Trademark “HEXFET”.
- Power MOSFETs are typically vertical conduction devices, namely devices in which the semiconductor substrate is part of the conduction path of the device.
- a heavily doped semiconductor substrate of monocrystalline silicon is usually used.
- the junctions which form the channel and source regions, however, are not readily formed in such heavily doped material. Therefore, a thin lower concentration epitaxial layer is provided on the top surface of the substrate, and all junctions are formed in the epitaxial layer. The added epitaxial layer substantially increases the cost of the starting wafer material and thus the cost of the device.
- junctions are formed in a lightly doped semiconductor substrate that is without an epitaxial layer but which does not have significantly increased on-resistance.
- a lightly doped, N ⁇ float zone wafer is provided as the semiconductor substrate.
- Junction regions such as a typical D-MOS structure that form a vertical conduction MOSFET are formed in the top surface of the monocrystalline wafer substrate using high temperature processes known in the art.
- the back surface of the wafer is ground to reduce the thickness of the substrate.
- a protective layer may be deposited on the top surface prior to grinding.
- the back surface of the wafer receives a shallow (500 ⁇ ) ion implant dose of phosphorus or other N type dopant species, to provide a good ohmic drain contact region.
- the implanted dopant is then only partially activated by a low temperature anneal to prevent affecting the D-MOS junction in the top surface.
- a laser anneal most of the laser energy is absorbed in the thin N + implant and it melts and regrows with maximum activation.
- a “transparent” cathode region can be formed on the back surface using very highly doped N type amorphous silicon layer in place of the ion implant.
- a backside contact electrode is then formed preferably with titanium silicide and titanium or other metals. Aluminum is not used to avoid the creation of a P type region.
- the vertical conduction device is formed without an epitaxial silicon layer so that the cost of the starting material is significantly reduced.
- the junctions are formed in a lightly doped silicon substrate and the top surface of the wafer is processed using known processing steps.
- the grinding of the back surface of the wafer reduces the conduction path through the substrate, which reduces the resistance of the device.
- the grind also creates a polycrystalline silicon structure in the back of the wafer which is helpful for later forming the metal silicide layer.
- the partially activated dopant species that is implanted into the back surface or the “transparent” cathode provides a good ohmic contact with the back contact electrode.
- FIG. 1 is a cross-section of a few cells of the active area of a vertical conduction power MOSFET made in accordance with the invention
- FIG. 1 there is shown a small portion of the active area of a vertical conduction power MOSFET 10 which is made in accordance with the invention.
- the device is formed in a non-epi N ⁇ float zone wafer 11 as contrasted to the usual wafer having an epitaxially deposited layer which receives most of the device junction patterns.
- wafer is used interchangeably with chip or die, in which a wafer usually is a large area slice of silicon in which a large number of individual identical die or chips are simultaneously formed and are later singulated.
- the first step in the process is the formation of a junction pattern in the top surface of the wafer 11 , using conventional manufacturing techniques such as those used in the manufacture of any standard vertical conduction MOSFET.
- FIG. 1 shows this pattern as a D-MOS type pattern, in which a plurality of spaced P type base or channel diffusions 12 , 13 and 14 receive respective N + source regions 15 , 16 and 17 to define respective lateral invertible channel regions which underlie gate oxide sections 18 , 19 and 20 and conductive polysilicon gate sections 21 , 22 and 23 respectively.
- Gate sections 21 , 22 and 23 are insulated by a suitable insulation such as low temperature deposited oxide layers 24 , 25 and 26 from a common aluminum source electrode 27 which is electrically connected to the P bases 12 , 13 and 14 and their respective source regions.
- a gate terminal 28 is connected to each of the gate segments 21 , 22 and 23 which are otherwise interconnected.
- the base regions 12 , 13 and 14 may be polygonal cells and the gate oxide and conductive gate sections portions of a common lattice.
- the bases 12 , 13 and 14 may be parallel spaced stripes, and the gates are similarly stripe elements.
- the thick, relatively rugged wafer is thinned down to at least 50% of its original thickness, as by grinding from about 500 microns to about 200 microns (for a 1200 volt device) and the back drain contact must be formed.
- a shallow N type implant for example, phosphorus at 1E15 to 1E16 atoms/cm 2 is applied to the back surface, to a depth of about 500 ⁇ .
- the implant is preferably activated by a laser anneal in which the laser energy is selectively absorbed in the 500 ⁇ N type layer to melt and regrow the layer with a high degree of activation.
- the at least partially activated phosphorus then forms the N + contact region 30 in FIG. 1 to which ohmic contact can be made.
- a “transparent” conductive layer is formed on the wafer back surface after grinding by sputtering or evaporating a heavily N doped amorphous silicon film on the back surface.
- the amorphous silicon is phosphorus doped with about 0.1 to 1.0 atomic percent phosphorous.
- a backside contact layer 35 is formed by depositing a layer of titanium on the back surface and then sintering the wafer to form titanium silicide.
- titanium is preferably used, other refractory metals, such as nickel or silver may also be used. However, aluminum is avoided to avoid the production of a P type layer.
- the invention also takes advantage of an otherwise undesired byproduct of the backside grinding.
- the backside grinding produces a layer of polycrystalline silicon in the back surface of the device as a result of damage induced by the grinding.
- the backside implant also causes damage to the back surface.
- the polysilicon layer is an undesired byproduct.
- the polycrystalline silicon byproduct layer may be advantageously used to form the titanium silicide metal contact layer that provides an ohmic contact with the substrate.
- the backside implant dopant is only partially activated to preserve at least part of the polycrystalline silicon layer that is formed during the backside grinding and ion implant steps so that the polycrystalline silicon is present for silicide formation.
Landscapes
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- This application relates to copending application Ser. No. 09/566,219, filed May 5, 2000, entitled IGBT WITH AMORPHOUS SILICON TRANSPARENT COLLECTOR (IR-1462); application Ser. No. 09/565,148, filed May 5, 2000, entitled DIODE WITH WEAK ANODE (IR-1673); application Ser. No. 09/565,928, filed May 5, 2000, entitled ANNEAL-FREE PROCESS FOR FORMING WEAK COLLECTOR (IR-1706); application Ser. No. 09/565,973, filed May 5, 2000, entitled PROCESS FOR FORMING SPACED ACTIVATED WEAK COLLECTORS ON THIN IGBT SEMICONDUCTOR WAFERS (IR-1707); and application Ser. No. 09/565,922, filed May 5, 2000, entitled HYDROGEN IMPLANT FOR BUFFER ZONE OF PUNCH-THROUGH NON EPI IGBT (IR-1708). This application also claims the filing date of Provisional Application Ser. No. 60/182,689, filed Feb. 15, 2000.
- The present invention relates to a process for the manufacture of a power MOSFET semiconductor device and, more specifically, relates to a novel process for the manufacture of such devices in a float zone (non-epi) monocrystalline silicon substrate.
- Power MOSFETs are well known in the art and include such devices as shown in U.S. Pat. No. 5,008,725, the subject matter of which is incorporated herein by reference. Such devices are manufactured and sold by the International Rectifier Corporation of El Segundo, Calif. under the Registered Trademark “HEXFET”.
- Power MOSFETs are typically vertical conduction devices, namely devices in which the semiconductor substrate is part of the conduction path of the device. To reduce the on-resistance in the conduction path, a heavily doped semiconductor substrate of monocrystalline silicon is usually used. The junctions which form the channel and source regions, however, are not readily formed in such heavily doped material. Therefore, a thin lower concentration epitaxial layer is provided on the top surface of the substrate, and all junctions are formed in the epitaxial layer. The added epitaxial layer substantially increases the cost of the starting wafer material and thus the cost of the device.
- It is known that semiconductor devices such as IGBTs and diodes can be made in float zone (non-epi) material as disclosed in the above mentioned related applications and as described, for example, in the paper entitled “NPT-IGBT-Optimizing for Manufacturability” by Burns et al., 0-7803-3106-0/9655.00 1996 IEEE, pages 331 to 334. In that paper, a typical D-MOS type structure is formed in the top surface of an N − float zone wafer and a boron implant is applied to the back side of the wafer. This is followed by an aluminum collector contact, used in place of a laser activation anneal of the boron implanted P region to avoid a high temperature anneal step which would adversely affect the DMOS structure on the top surface. Note that if aluminum only is added to the back surface, without the boron implant, that the aluminum will produce a P type region, again producing an IGBT type device.
- If a MOSFET is to be made in N − float zone material, it is necessary to form an N+ back contact region without inadvertently forming a P type region and without a high temperature activation anneal of an N type implant which would adversely affect the top wafer structure.
- It is therefore desirable to provide a manufacturing process in which the junctions are formed in a lightly doped semiconductor substrate that is without an epitaxial layer but which does not have significantly increased on-resistance.
- In accordance with the present invention, a lightly doped, N − float zone wafer is provided as the semiconductor substrate. Junction regions such as a typical D-MOS structure that form a vertical conduction MOSFET are formed in the top surface of the monocrystalline wafer substrate using high temperature processes known in the art. Then, to reduce the on-resistance, the back surface of the wafer is ground to reduce the thickness of the substrate. A protective layer may be deposited on the top surface prior to grinding. Subsequently, the back surface of the wafer receives a shallow (500 Å) ion implant dose of phosphorus or other N type dopant species, to provide a good ohmic drain contact region.
- The implanted dopant is then only partially activated by a low temperature anneal to prevent affecting the D-MOS junction in the top surface. When using a laser anneal, most of the laser energy is absorbed in the thin N + implant and it melts and regrows with maximum activation. Alternatively, a “transparent” cathode region can be formed on the back surface using very highly doped N type amorphous silicon layer in place of the ion implant. A backside contact electrode is then formed preferably with titanium silicide and titanium or other metals. Aluminum is not used to avoid the creation of a P type region.
- Advantageously, the vertical conduction device is formed without an epitaxial silicon layer so that the cost of the starting material is significantly reduced. The junctions, however, are formed in a lightly doped silicon substrate and the top surface of the wafer is processed using known processing steps. Moreover, the grinding of the back surface of the wafer reduces the conduction path through the substrate, which reduces the resistance of the device. The grind also creates a polycrystalline silicon structure in the back of the wafer which is helpful for later forming the metal silicide layer. Further, the partially activated dopant species that is implanted into the back surface or the “transparent” cathode provides a good ohmic contact with the back contact electrode.
- Other features and advantages of the present invention will become apparent from the following description of the invention which refers to the accompanying drawings.
- FIG. 1 is a cross-section of a few cells of the active area of a vertical conduction power MOSFET made in accordance with the invention
- Referring to FIG. 1, there is shown a small portion of the active area of a vertical
conduction power MOSFET 10 which is made in accordance with the invention. The device is formed in a non-epi N− float zone wafer 11 as contrasted to the usual wafer having an epitaxially deposited layer which receives most of the device junction patterns. The term wafer is used interchangeably with chip or die, in which a wafer usually is a large area slice of silicon in which a large number of individual identical die or chips are simultaneously formed and are later singulated. - The first step in the process is the formation of a junction pattern in the top surface of the wafer 11, using conventional manufacturing techniques such as those used in the manufacture of any standard vertical conduction MOSFET. FIG. 1 shows this pattern as a D-MOS type pattern, in which a plurality of spaced P type base or
12, 13 and 14 receive respective N+ source regions 15, 16 and 17 to define respective lateral invertible channel regions which underliechannel diffusions 18, 19 and 20 and conductivegate oxide sections 21, 22 and 23 respectively.polysilicon gate sections 21, 22 and 23 are insulated by a suitable insulation such as low temperature depositedGate sections 24, 25 and 26 from a commonoxide layers aluminum source electrode 27 which is electrically connected to the 12, 13 and 14 and their respective source regions. AP bases gate terminal 28 is connected to each of the 21, 22 and 23 which are otherwise interconnected.gate segments - Any desired topology can be used for the top junction pattern. Thus, the
12, 13 and 14 may be polygonal cells and the gate oxide and conductive gate sections portions of a common lattice. Alternatively, thebase regions 12, 13 and 14 may be parallel spaced stripes, and the gates are similarly stripe elements.bases - After the completion of the D-MOS (or other) junction pattern, using plural high temperature steps and plural masking steps, the thick, relatively rugged wafer is thinned down to at least 50% of its original thickness, as by grinding from about 500 microns to about 200 microns (for a 1200 volt device) and the back drain contact must be formed. In one embodiment of the invention, a shallow N type implant, for example, phosphorus at 1E15 to 1E16 atoms/cm 2 is applied to the back surface, to a depth of about 500 Å. It is not possible to activate this implant by a high temperature anneal since the D-MOS structure on the top of the wafer, because the functions in the D-MOS structure would move, and further, because passivating materials and the like would be damaged by the high temperature anneal. Therefore, the implant is preferably activated by a laser anneal in which the laser energy is selectively absorbed in the 500 Å N type layer to melt and regrow the layer with a high degree of activation. The at least partially activated phosphorus then forms the N+ contact region 30 in FIG. 1 to which ohmic contact can be made.
- Alternatively, a “transparent” conductive layer is formed on the wafer back surface after grinding by sputtering or evaporating a heavily N doped amorphous silicon film on the back surface. Typically, the amorphous silicon is phosphorus doped with about 0.1 to 1.0 atomic percent phosphorous.
- Then, a
backside contact layer 35 is formed by depositing a layer of titanium on the back surface and then sintering the wafer to form titanium silicide. Though titanium is preferably used, other refractory metals, such as nickel or silver may also be used. However, aluminum is avoided to avoid the production of a P type layer. - The invention also takes advantage of an otherwise undesired byproduct of the backside grinding. Typically, the backside grinding produces a layer of polycrystalline silicon in the back surface of the device as a result of damage induced by the grinding. Further, the backside implant also causes damage to the back surface. Ordinarily, the polysilicon layer is an undesired byproduct. However, in the present invention, the polycrystalline silicon byproduct layer may be advantageously used to form the titanium silicide metal contact layer that provides an ohmic contact with the substrate. Preferably, the backside implant dopant is only partially activated to preserve at least part of the polycrystalline silicon layer that is formed during the backside grinding and ion implant steps so that the polycrystalline silicon is present for silicide formation.
- Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.
Claims (17)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/734,429 US6426248B2 (en) | 2000-02-15 | 2000-12-11 | Process for forming power MOSFET device in float zone, non-epitaxial silicon |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US18268900P | 2000-02-15 | 2000-02-15 | |
| US09/734,429 US6426248B2 (en) | 2000-02-15 | 2000-12-11 | Process for forming power MOSFET device in float zone, non-epitaxial silicon |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020019084A1 true US20020019084A1 (en) | 2002-02-14 |
| US6426248B2 US6426248B2 (en) | 2002-07-30 |
Family
ID=26878317
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/734,429 Expired - Lifetime US6426248B2 (en) | 2000-02-15 | 2000-12-11 | Process for forming power MOSFET device in float zone, non-epitaxial silicon |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6426248B2 (en) |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030119281A1 (en) * | 2001-12-12 | 2003-06-26 | Mikimasa Suzuki | Method for manufacturing semiconductor power device |
| US20050104072A1 (en) * | 2003-08-14 | 2005-05-19 | Slater David B.Jr. | Localized annealing of metal-silicon carbide ohmic contacts and devices so formed |
| US20050227461A1 (en) * | 2000-05-05 | 2005-10-13 | International Rectifier Corporation | Semiconductor device having increased switching speed |
| US20060003514A1 (en) * | 2004-06-29 | 2006-01-05 | International Rectifier Corporation | Method of forming ohmic contact to a semiconductor body |
| EP1780776A1 (en) * | 2005-10-28 | 2007-05-02 | STMicroelectronics S.r.l. | Process for manufacturing a high-scale-integration mos device |
| US20080311736A1 (en) * | 2007-06-14 | 2008-12-18 | Cree, Inc. | Methods of forming ohmic layers through ablation capping layers |
| US20120098135A1 (en) * | 2010-10-25 | 2012-04-26 | Stmicroelectronics S.R.L. | Integrated circuits with backside metalization and production method thereof |
| US8574962B2 (en) | 2011-02-23 | 2013-11-05 | Mitsubishi Electric Corporation | Method of manufacturing semiconductor device |
| US20140123906A1 (en) * | 2010-10-11 | 2014-05-08 | Innovive, Inc. | Rodent containment cage monitoring apparatus and methods |
| EP3134914A4 (en) * | 2014-04-23 | 2017-12-27 | United Silicon Carbide Inc. | Formation of ohmic contacts on wide band gap semiconductors |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7005702B1 (en) * | 2000-05-05 | 2006-02-28 | International Rectifier Corporation | IGBT with amorphous silicon transparent collector |
| US6780703B2 (en) * | 2002-08-27 | 2004-08-24 | Freescale Semiconductor, Inc. | Method for forming a semiconductor device |
| US6638872B1 (en) * | 2002-09-26 | 2003-10-28 | Motorola, Inc. | Integration of monocrystalline oxide devices with fully depleted CMOS on non-silicon substrates |
| US6890066B2 (en) * | 2003-05-22 | 2005-05-10 | Lexmark International, Inc. | Inkjet printer having improved ejector chip |
| EP2560210B1 (en) | 2003-09-24 | 2018-11-28 | Nissan Motor Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US7645659B2 (en) * | 2005-11-30 | 2010-01-12 | Fairchild Korea Semiconductor, Ltd. | Power semiconductor device using silicon substrate as field stop layer and method of manufacturing the same |
| DE102007063786B3 (en) | 2007-04-16 | 2022-09-15 | Infineon Technologies Ag | Process for producing a doping zone in a semiconductor body |
| DE102007017788A1 (en) | 2007-04-16 | 2008-10-30 | Infineon Technologies Ag | Doping zone producing method for semiconductor body, involves executing short-time heat treatment at one temperature, and executing longer heat treatment at another temperature for forming doping zone |
| EP2637210A1 (en) * | 2012-03-05 | 2013-09-11 | ABB Technology AG | Power semiconductor device and method for manufacturing thereof |
| CN103325679B (en) * | 2012-03-23 | 2017-05-10 | 立新半导体有限公司 | Method for manufacturing back of semiconductor power device |
| US10181513B2 (en) | 2012-04-24 | 2019-01-15 | Semiconductor Components Industries, Llc | Power device configured to reduce electromagnetic interference (EMI) noise |
| US9685335B2 (en) | 2012-04-24 | 2017-06-20 | Fairchild Korea Semiconductor Ltd. | Power device including a field stop layer |
| US20130277793A1 (en) | 2012-04-24 | 2013-10-24 | Fairchild Korea Semiconductor, Ltd. | Power device and fabricating method thereof |
| CN104766799B (en) * | 2014-01-07 | 2018-07-06 | 北大方正集团有限公司 | A kind of preparation method of field-effect transistor and corresponding field-effect transistor |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4771013A (en) * | 1986-08-01 | 1988-09-13 | Texas Instruments Incorporated | Process of making a double heterojunction 3-D I2 L bipolar transistor with a Si/Ge superlattice |
| US4925812A (en) * | 1989-09-21 | 1990-05-15 | International Rectifier Corporation | Platinum diffusion process |
| JPH05198739A (en) * | 1991-09-10 | 1993-08-06 | Mitsubishi Electric Corp | Stacked semiconductor device and manufacturing method thereof |
| US5451544A (en) * | 1993-10-15 | 1995-09-19 | International Rectifier Corporation | Method of manufacturing a back contact for semiconductor die |
| US5444272A (en) * | 1994-07-28 | 1995-08-22 | International Rectifier Corporation | Three-terminal thyristor with single MOS-gate controlled characteristics |
| JP3498431B2 (en) * | 1995-07-04 | 2004-02-16 | 株式会社デンソー | Method for manufacturing semiconductor device |
| US5670404A (en) * | 1996-06-21 | 1997-09-23 | Industrial Technology Research Institute | Method for making self-aligned bit line contacts on a DRAM circuit having a planarized insulating layer |
| US6194290B1 (en) * | 1998-03-09 | 2001-02-27 | Intersil Corporation | Methods for making semiconductor devices by low temperature direct bonding |
-
2000
- 2000-12-11 US US09/734,429 patent/US6426248B2/en not_active Expired - Lifetime
Cited By (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050227461A1 (en) * | 2000-05-05 | 2005-10-13 | International Rectifier Corporation | Semiconductor device having increased switching speed |
| US8314002B2 (en) * | 2000-05-05 | 2012-11-20 | International Rectifier Corporation | Semiconductor device having increased switching speed |
| US20030119281A1 (en) * | 2001-12-12 | 2003-06-26 | Mikimasa Suzuki | Method for manufacturing semiconductor power device |
| US7148125B2 (en) * | 2001-12-12 | 2006-12-12 | Denso Corporation | Method for manufacturing semiconductor power device |
| US20050104072A1 (en) * | 2003-08-14 | 2005-05-19 | Slater David B.Jr. | Localized annealing of metal-silicon carbide ohmic contacts and devices so formed |
| US9608166B2 (en) | 2003-08-14 | 2017-03-28 | Cree, Inc. | Localized annealing of metal-silicon carbide ohmic contacts and devices so formed |
| US7384826B2 (en) * | 2004-06-29 | 2008-06-10 | International Rectifier Corporation | Method of forming ohmic contact to a semiconductor body |
| US20060003514A1 (en) * | 2004-06-29 | 2006-01-05 | International Rectifier Corporation | Method of forming ohmic contact to a semiconductor body |
| US20080230867A1 (en) * | 2005-06-29 | 2008-09-25 | International Rectifier Corporation | Method of forming ohmic contact to a semiconductor body |
| EP1780776A1 (en) * | 2005-10-28 | 2007-05-02 | STMicroelectronics S.r.l. | Process for manufacturing a high-scale-integration mos device |
| US20080311736A1 (en) * | 2007-06-14 | 2008-12-18 | Cree, Inc. | Methods of forming ohmic layers through ablation capping layers |
| US7851343B2 (en) | 2007-06-14 | 2010-12-14 | Cree, Inc. | Methods of forming ohmic layers through ablation capping layers |
| US20140123906A1 (en) * | 2010-10-11 | 2014-05-08 | Innovive, Inc. | Rodent containment cage monitoring apparatus and methods |
| US20120098135A1 (en) * | 2010-10-25 | 2012-04-26 | Stmicroelectronics S.R.L. | Integrated circuits with backside metalization and production method thereof |
| US9728411B2 (en) * | 2010-10-25 | 2017-08-08 | Stmicroelectronics S.R.L. | Integrated circuits with backside metalization and production method thereof |
| US9728412B2 (en) | 2010-10-25 | 2017-08-08 | Stmicroelectronics S.R.L | Integrated circuits with backside metalization and production method thereof |
| US10796918B2 (en) | 2010-10-25 | 2020-10-06 | Stmicroelectronics S.R.L. | Integrated circuits with backside metalization and production method thereof |
| US8574962B2 (en) | 2011-02-23 | 2013-11-05 | Mitsubishi Electric Corporation | Method of manufacturing semiconductor device |
| DE102011084525B4 (en) * | 2011-02-23 | 2018-01-04 | Mitsubishi Electric Corp. | Method for producing a semiconductor device |
| EP3134914A4 (en) * | 2014-04-23 | 2017-12-27 | United Silicon Carbide Inc. | Formation of ohmic contacts on wide band gap semiconductors |
Also Published As
| Publication number | Publication date |
|---|---|
| US6426248B2 (en) | 2002-07-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6426248B2 (en) | Process for forming power MOSFET device in float zone, non-epitaxial silicon | |
| US6482681B1 (en) | Hydrogen implant for buffer zone of punch-through non epi IGBT | |
| US12262553B2 (en) | Field stop IGBT with grown injection region | |
| US7282753B2 (en) | Vertical conducting power semiconducting devices made by deep reactive ion etching | |
| US20210098568A1 (en) | Power semiconductor devices having gate trenches and buried edge terminations and related methods | |
| US9583578B2 (en) | Semiconductor device including an edge area and method of manufacturing a semiconductor device | |
| US5541122A (en) | Method of fabricating an insulated-gate bipolar transistor | |
| JP2003505864A (en) | Trench-gate field-effect transistor and method of manufacturing the same | |
| JPH0669509A (en) | Conductivity modulation type semiconductor device and manufacturing method thereof | |
| JP4123913B2 (en) | Manufacturing method of semiconductor device | |
| CN103531632A (en) | Semiconductor device including an edge area and method of manufacturing the semiconductor device | |
| US7956419B2 (en) | Trench IGBT with depletion stop layer | |
| CN104051524B (en) | Semiconductor devices | |
| CN114447097B (en) | Semiconductor devices | |
| US20070026577A1 (en) | High voltage non punch through IGBT for switch mode power supplies | |
| EP1052699A1 (en) | Semiconductor device and fabrication method therefor | |
| CN119730331A (en) | Silicon carbide MOSFET layout structure for improving high-frequency performance and manufacturing method | |
| JP2023154314A (en) | Silicon carbide semiconductor device and method for manufacturing a silicon carbide semiconductor device | |
| US6753580B1 (en) | Diode with weak anode | |
| US8314002B2 (en) | Semiconductor device having increased switching speed | |
| JPH0758322A (en) | Semiconductor device and manufacturing method thereof | |
| US20240145588A1 (en) | Vertical power semiconductor device including a silicon carbide (sic) semiconductor body | |
| US20230317797A1 (en) | Wide band gap semiconductor device and manufacturing method | |
| US20220302286A1 (en) | Semiconductor devices and methods of manufacturing semiconductor devices | |
| US9960269B2 (en) | Semiconductor device and method of manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL RECTIFIER CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FRANCIS, RICHARD;NG, CHIU;REEL/FRAME:011359/0824 Effective date: 20001122 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AMERICAS CORP., CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:INTERNATIONAL RECTIFIER CORPORATION;REEL/FRAME:046612/0968 Effective date: 20151001 |