[go: up one dir, main page]

US20020011624A1 - Nonvolatile semiconductor memory device and fabrication method - Google Patents

Nonvolatile semiconductor memory device and fabrication method Download PDF

Info

Publication number
US20020011624A1
US20020011624A1 US09/953,948 US95394801A US2002011624A1 US 20020011624 A1 US20020011624 A1 US 20020011624A1 US 95394801 A US95394801 A US 95394801A US 2002011624 A1 US2002011624 A1 US 2002011624A1
Authority
US
United States
Prior art keywords
gate electrodes
film
area
memory device
nonvolatile
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/953,948
Inventor
Kiyokazu Ishige
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to US09/953,948 priority Critical patent/US20020011624A1/en
Publication of US20020011624A1 publication Critical patent/US20020011624A1/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/43Simultaneous manufacture of periphery and memory cells comprising only one type of peripheral transistor
    • H10B41/47Simultaneous manufacture of periphery and memory cells comprising only one type of peripheral transistor with a floating-gate layer also being used as part of the peripheral transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates to a nonvolatile semiconductor memory device and a method of fabricating such a device, and particularly to a nonvolatile semiconductor memory device in which a dummy pattern is formed in a boundary area between a memory cell area and a peripheral circuit area, and a method of fabricating such a device.
  • a nonvolatile memory having a floating gate comprises a memory cell area, a peripheral circuit area containing transistors, and a boundary area that forms the boundary between the memory cell area and the peripheral circuit area.
  • element isolating area 14 and gate insulating film 12 are first formed on, for example, p-type silicon substrate 10 .
  • Polysilicon 16 is next formed over the entire surface, and polysilicon 16 of the memory cell area is then patterned using resist pattern 18 to form floating gate electrodes 20 .
  • the polysilicon of the peripheral circuit area is not removed and remains so as to prevent implantation of ions into the peripheral circuit area when ions for channel stopping are implanted in the next process.
  • ions are implanted for a channel stopper.
  • silicon substrate 10 is p-type, and boron (B) ions, which can form a p-type area, are therefore implanted.
  • B boron
  • the width of element isolating areas 14 that are to be formed between floating gate electrodes shrinks with the miniaturization of memory cells.
  • a decrease in the width of element isolating area 14 means that the element isolating areas are also thinner than in a case in which element isolating areas are sufficiently large, and this leads to a drop in element isolating capability and the occurrence of adverse effects such as the flow of current between adjacent channels.
  • a channel stopper which is a p-type area of higher concentration than silicon substrate 10 , is formed inside and on the lower surface of element isolating areas.
  • resist pattern 22 is provided on the memory cell area and polysilicon 16 of the peripheral circuit area is removed by dry etching, as shown in FIG. 3. At this time, gate insulating film 12 below polysilicon 16 is also partially removed.
  • resist pattern 22 is removed, and after removing gate insulating film 12 of the peripheral circuit area by wet etching, an ONO film (a three-layer structure of silicon oxide film-silicon nitride film-silicon oxide film) is formed over the entire surface as shown in FIG. 4.
  • This ONO film 24 is an insulating film for preventing the loss of the charge held by floating gate electrodes 20 .
  • this ONO film 24 has ideal functions if formed as a film above floating gate electrodes 20 , it is not appropriate as a gate insulating film of transistors of the peripheral circuit area, and ONO film 24 of the peripheral circuit area is therefore eliminated using resist pattern 25 as shown in FIG. 5.
  • Methods of removing the ONO film include dry etching and wet etching.
  • gate oxidation is carried out and gate insulating film 26 is formed in the peripheral circuit area.
  • Polysilicon 30 is next formed over the entire surface as shown in FIG. 7, and control gate electrodes 30 are patterned in the memory cell area using resist pattern 28 .
  • the removal of polysilicon 30 by patterning also encroaches into element isolating area 14 below polysilicon 30 in area 38 .
  • resist pattern 28 is eliminated, and, as shown in FIG. 8, the polysilicon of the peripheral circuit area is patterned using resist pattern 32 to form gate electrodes 34 .
  • resist pattern 32 is formed to cover area 38 so that the film thickness of element isolating area 14 below area 38 is not etched and diminished as an element isolation film.
  • dummy pattern 36 composed of polysilicon is left in the boundary area between the memory cell area and the peripheral circuit area. This dummy pattern 36 surrounds the memory cell area and connects to ground when the memory cell is used.
  • nitride film etching liquid can introduce a difference between the etching rate of the nitride film and the etching rate of the oxide film, but an oxide film must be formed as a mask instead of a resist because a resist cannot serve as a mask against the wet etching liquid of the nitride film.
  • this oxide film for masking is removed, however, there is the problem that the uppermost oxide film layer of the ONO film in the memory cell area is also removed.
  • the nonvolatile semiconductor memory device of this invention is provided with: a memory cell area including nonvolatile memory, a peripheral circuit area including circuits for controlling this nonvolatile memory, and dummy pattern provided in the boundary area between the memory cell area and the peripheral circuit area.
  • this dummy pattern is made up of: a conductive material that constitutes the control gate electrodes of the nonvolatile memory, and residue of an insulative material that constitutes an insulating film between the floating gate electrodes and control gate electrodes that remain without being removed in the fabrication process; this residue being covered by the conductive material.
  • the dummy pattern is made up of: a first conductive material that constitutes the floating gate electrodes of the nonvolatile memory, a second conductive material that constitutes the control gate electrodes of the nonvolatile memory, and an insulative material that makes up the insulating film between the floating gate electrodes and the control gate electrodes.
  • the method of fabricating the nonvolatile semiconductor memory device of this invention is a method of fabricating a nonvolatile semiconductor memory device provided with: a memory cell area including nonvolatile memory, a peripheral circuit area including circuits for controlling this nonvolatile memory, and a dummy pattern provided in the boundary area between the memory cell area and the peripheral circuit area.
  • the first embodiment of the fabrication method includes a step of providing, in a boundary area between the memory cell area and peripheral circuit area, a dummy pattern that is made up of: residue that is the insulative material that constitutes the insulating film between the floating gate electrodes and the control gate electrodes of the nonvolatile memory that remains without being eliminated in the fabrication process, and a conductive material that constitutes the floating gate electrodes of the nonvolatile memory that covers this residue.
  • the second embodiment of the fabrication method includes a step of providing, in a boundary area between the memory cell area and the peripheral circuit area, a dummy pattern that is made up of: a first conductive material that constitutes the floating gate electrodes of the nonvolatile memory, a second conductive material that constitutes the control gate electrodes of the nonvolatile memory, and an insulative material that constitutes the insulating film between the floating gate electrodes and the control gate electrodes.
  • FIGS. 1 - 8 are partial sectional views showing each fabrication step of a nonvolatile semiconductor memory device of the prior art
  • FIGS. 10 A- 10 D are partial sectional views taken at line 10 - 10 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment
  • FIGS. 11 A- 11 D are partial sectional views taken at line 11 - 11 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment
  • FIGS. 12 A- 12 D are partial sectional views taken at line 12 - 12 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment
  • FIG. 13 is a partial plan view of the nonvolatile semiconductor memory device according to the second embodiment of the present invention.
  • FIGS. 14 A- 14 D are partial sectional views taken at line 14 - 14 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment
  • FIGS. 15 A- 15 D are partial sectional views taken at line 15 - 15 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment.
  • FIGS. 16 A- 16 D are partial sectional views taken at line 16 - 16 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment.
  • an oxide film (not shown in the figure) is formed to a thickness of 30-200 ⁇ and a field nitride film (not shown) is formed to a thickness of 1000-2000 ⁇ , following which portions other than the element area are patterned, whereby element isolating area 14 composed of a SiO 2 film is formed by forming a field insulating film (SiO 2 ).
  • gate insulating film 12 is formed to a thickness of 50-150 ⁇ by a thermal oxidation method in element areas other than element isolating area 14 .
  • polysilicon containing impurities such as phosphorus is formed over the entire surface to a thickness of 500-1500 ⁇ , and the memory cell area alone is patterned using resist pattern 18 to form floating gate electrodes 20 .
  • Width T of floating gate electrode 20 shown in FIG. 10A is, for example, 0.3-0.6 ⁇ m, and distance L between electrodes is, for example, 0.15-0.4 ⁇ m.
  • polysilicon 16 When polysilicon 16 is patterned, polysilicon 16 outside the memory cell area is not removed and is left so as to prevent implantation of ions in these areas when ions for use as a channel stopper are implanted in the next process. The channel stopper ions are then implanted.
  • silicon substrate 10 is p-type, and boron (B) ions that can form a p-type area therefore are implanted to form p-type areas having a still higher concentration than silicon substrate 10 in the interior and lower portion of element isolating area 14 , these areas serving as channel stoppers.
  • insulating film 24 made up of ONO silicon oxide film-silicon nitride film-silicon oxide film
  • ONO silicon oxide film-silicon nitride film-silicon oxide film
  • ONO film 24 is removed with polysilicon 16 underlying the film, thereby avoiding the problem described in the above-described method of the prior art in which the silicon substrate in the gate insulating film formation areas is reduced during ONO film removal. As a result, the ONO film can be removed by dry etching.
  • ONO film 24 When ONO film 24 is removed in this way, ONO film 25 formed in the side walls of polysilicon 16 in the boundary area has a height, and as a result, the ONO film is not entirely removed by dry etching and remains in the side wall portions.
  • polysilicon 16 in areas other than the memory cell area is removed by dry etching.
  • a portion of gate insulating film 12 is also removed at this time, planing down this surface and rendering gate insulating film 12 unusable as a gate insulating film.
  • This gate insulating film 12 is therefore removed by wet etching, and gate insulating film 13 is newly formed to a thickness of 50-200 ⁇ .
  • control gate electrodes 30 are formed by forming over the entire surface film 27 of a two-layer structure made up of a lower layer of polysilicon containing impurities such as phosphorus and having a thickness of 500-1500 ⁇ and an upper layer of a refractory metal silicide having a thickness of 500-1500 ⁇ , and then patterning only the memory cell area using resist pattern 28 , as shown in FIG. 10C, FIG. 11C, and FIG. 12C.
  • ONO film 31 that remains in the side wall portion as a thin wedge shape in cross-section after wet etching is buried in film 27 of two-layer structure composed of a lower layer of polysilicon and an upper layer of a high refractory metal silicide.
  • resist pattern 32 is formed, and film 27 , which is of a two-layer structure composed of a lower layer of polysilicon and an upper layer of refractory metal silicide, that remains in the peripheral circuit area is patterned to form gate electrodes 34 , and dummy pattern 37 in the boundary area is simultaneously patterned to surround the memory cell area, as shown in FIG. 10D, FIG. 11D, and FIG. 12D. As shown in the figures, remaining ONO film 31 is buried inside dummy pattern 37 , and this dummy pattern 37 is connected to GND when the memory device is used.
  • an oxide film (not shown in the figures) is formed on p-type silicon substrate 10 to a thickness of 30-200 ⁇ and a field nitride film (not shown) is formed to a thickness of 1000-2000 ⁇ , following which portions other than the element area are patterned and element isolating area 14 composed of a SiO 2 film is formed by forming a field insulating film (SiO 2 film).
  • Gate insulating film 12 is then formed to a thickness of 50-150 ⁇ by thermal oxidation on element areas other than element isolating area 14 .
  • floating gate electrodes 20 are formed by forming polysilicon 16 containing phosphorus to a thickness of 500-1500 ⁇ over the entire surface and patterning only the memory cell area of polysilicon 16 using resist pattern 18 . At this time, polysilicon 16 of the peripheral circuit area is not removed and remains.
  • ions are implanted for use as a channel stopper. Since silicon substrate 10 is p-type in this case, boron (B) ions that can form a p-type area are implanted to form a p-type area having a higher concentration than silicon substrate 10 inside and on the bottom of element isolating area 14 , and this area becomes a channel stopper.
  • B boron
  • Resist pattern 18 is then eliminated, and as shown in FIG. 14B, FIG. 15B, and FIG. 16B, ONO insulating film 24 is formed to a thickness of 100-200 ⁇ by thermal oxidation or chemical vapor deposition.
  • ONO film 24 and polysilicon 16 of a portion of the boundary area and the peripheral circuit area are then removed by dry etching using resist pattern 21 formed on a portion of the boundary and memory cell area, following which gate insulating film 12 is removed by wet etching.
  • Resist pattern 21 is formed so as to cover a portion of polysilicon 17 , which is a portion of polysilicon 16 , ONO film 25 having been formed above and on the side walls of polysilicon 16 as shown in the figures. Accordingly, polysilicon 17 having ONO film 24 above as well as on the side walls remains in the boundary area.
  • the width L 1 of this polysilicon 17 is, for example, 0.3-0.6 ⁇ m.
  • control gate electrodes 30 are formed by forming over the entire surface film 27 , which has a two-layer structure in which the lower layer is polysilicon containing phosphorus and having a thickness of 500-1500 ⁇ and the upper layer is refractory metal silicide having a thickness of 500-1500 ⁇ , and then patterning only memory cell area using resist pattern 28 .
  • resist pattern 28 is removed, and as shown in FIG. 14D, FIG. 15D, and FIG. 16D, gate electrodes 34 are formed by forming resist pattern 32 and patterning film 27 that is formed in the peripheral circuit area and that has a two-layer structure in which the lower layer is polysilicon and the upper layer is refractory metal silicide.
  • dummy pattern 38 that covers the portion of polysilicon 17 is patterned so as to surround the memory cell area in the boundary area.
  • the widths L 2 and L 3 of the two sides of this dummy pattern 38 that enclose polysilicon 17 are each, for example, 0.3-0.6 ⁇ m. This dummy pattern is connected to GND when the memory device is used.
  • ONO film 25 that is formed on the side walls of polysilicon 17 is buried inside dummy pattern 38 without being subjected to the etching removal process, and the problem of the first embodiment that is caused by residue of ONO film 25 in suspension therefore does not occur.
  • control gate electrodes in the first embodiment and second embodiment may also be formed by polysilicon as in the fabrication method of the prior art.
  • dry etching can be used when removing portions outside the memory cell area of the insulating film, which was formed over the entire surface to form the insulating film between the floating gate and control gate, because polysilicon is present at the lower surface of the insulating film.
  • the presence of the polysilicon at the lower surface also eliminates the danger of etching the silicon substrate in the gate oxide film formation area even in the event of over-etching.
  • the present invention therefore enables an improvement in product yield.
  • the second embodiment can eliminate the occurrence of extraneous material due to residue of the ONO film.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A nonvolatile semiconductor memory device and a method of fabricating the device are provided that allow the use of dry etching when removing the ONO film and that eliminate the danger of etching the silicon substrate in the gate oxide film formation areas even in the event of over-etching. In the process of fabricating a nonvolatile semiconductor memory device that is provided with a memory cell area including nonvolatile memory and a peripheral circuit area including circuits for controlling the nonvolatile memory, an insulative material that is to become an insulating film overlying floating gate electrodes is formed over the entire surface of each area and over a first conductive layer in the peripheral circuit area, and a dummy pattern is provided in the boundary areas between the memory cell area and peripheral circuit area so as to surround the memory cell area, this dummy pattern being composed of: a first conductive material that constitutes the floating gate electrodes of the nonvolatile memory, a second conductive material that constitutes the control gate electrodes of the nonvolatile memory, and an ONO film that constitutes an insulating film between the floating gate electrodes and the control gate electrodes.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a nonvolatile semiconductor memory device and a method of fabricating such a device, and particularly to a nonvolatile semiconductor memory device in which a dummy pattern is formed in a boundary area between a memory cell area and a peripheral circuit area, and a method of fabricating such a device. [0002]
  • 2. Description of the Related Art [0003]
  • A nonvolatile memory having a floating gate comprises a memory cell area, a peripheral circuit area containing transistors, and a boundary area that forms the boundary between the memory cell area and the peripheral circuit area. [0004]
  • In the prior art, such a nonvolatile memory was fabricated by processes such as shown in FIGS. [0005] 1-8. The fabrication method of the prior art is disclosed in Japanese Patent Laid-open No. 151580/94.
  • In this fabrication method, as shown in FIG. 1, [0006] element isolating area 14 and gate insulating film 12 are first formed on, for example, p-type silicon substrate 10. Polysilicon 16 is next formed over the entire surface, and polysilicon 16 of the memory cell area is then patterned using resist pattern 18 to form floating gate electrodes 20. At this time, the polysilicon of the peripheral circuit area is not removed and remains so as to prevent implantation of ions into the peripheral circuit area when ions for channel stopping are implanted in the next process.
  • Next, as shown in FIG. 2, ions are implanted for a channel stopper. In this case, [0007] silicon substrate 10 is p-type, and boron (B) ions, which can form a p-type area, are therefore implanted. The purpose of this ion implantation is as follows:
  • The width of [0008] element isolating areas 14 that are to be formed between floating gate electrodes shrinks with the miniaturization of memory cells. A decrease in the width of element isolating area 14 means that the element isolating areas are also thinner than in a case in which element isolating areas are sufficiently large, and this leads to a drop in element isolating capability and the occurrence of adverse effects such as the flow of current between adjacent channels. To prevent such adverse effects, a channel stopper, which is a p-type area of higher concentration than silicon substrate 10, is formed inside and on the lower surface of element isolating areas.
  • After removing [0009] resist pattern 18, resist pattern 22 is provided on the memory cell area and polysilicon 16 of the peripheral circuit area is removed by dry etching, as shown in FIG. 3. At this time, gate insulating film 12 below polysilicon 16 is also partially removed.
  • Next, [0010] resist pattern 22 is removed, and after removing gate insulating film 12 of the peripheral circuit area by wet etching, an ONO film (a three-layer structure of silicon oxide film-silicon nitride film-silicon oxide film) is formed over the entire surface as shown in FIG. 4. This ONO film 24 is an insulating film for preventing the loss of the charge held by floating gate electrodes 20. Although this ONO film 24 has ideal functions if formed as a film above floating gate electrodes 20, it is not appropriate as a gate insulating film of transistors of the peripheral circuit area, and ONO film 24 of the peripheral circuit area is therefore eliminated using resist pattern 25 as shown in FIG. 5. Methods of removing the ONO film include dry etching and wet etching.
  • Next, as shown in FIG. 6, gate oxidation is carried out and [0011] gate insulating film 26 is formed in the peripheral circuit area.
  • [0012] Polysilicon 30 is next formed over the entire surface as shown in FIG. 7, and control gate electrodes 30 are patterned in the memory cell area using resist pattern 28. The removal of polysilicon 30 by patterning also encroaches into element isolating area 14 below polysilicon 30 in area 38.
  • Finally, [0013] resist pattern 28 is eliminated, and, as shown in FIG. 8, the polysilicon of the peripheral circuit area is patterned using resist pattern 32 to form gate electrodes 34. At this time, resist pattern 32 is formed to cover area 38 so that the film thickness of element isolating area 14 below area 38 is not etched and diminished as an element isolation film. As a result, dummy pattern 36 composed of polysilicon is left in the boundary area between the memory cell area and the peripheral circuit area. This dummy pattern 36 surrounds the memory cell area and connects to ground when the memory cell is used.
  • The dry etching or wet etching that is used when removing the ONO film from the peripheral circuit area in the prior-art fabrication method described hereinabove has the following problems: [0014]
  • When dry etching is used, there is the disadvantage that over-etching may encroach into the silicon substrate in the formation area of the gate insulating film. This problem occurs because the etching rate of nitride film and the etching rate of oxide film in the ONO film are substantially equal, and it is therefore difficult to carry out etching such that only the oxide film of the gate insulating film formation area remains. Etching into the silicon substrate in the formation area of the gate insulating film causes problems such as deterioration of the withstand voltage of the gates, leakage of current at the field end, and a decrease in the ON current of transistors. [0015]
  • In the case of wet etching, the use of nitride film etching liquid can introduce a difference between the etching rate of the nitride film and the etching rate of the oxide film, but an oxide film must be formed as a mask instead of a resist because a resist cannot serve as a mask against the wet etching liquid of the nitride film. When this oxide film for masking is removed, however, there is the problem that the uppermost oxide film layer of the ONO film in the memory cell area is also removed. [0016]
  • Removal of the uppermost oxide layer of the ONO film in the memory cell area causes such problems as variation in the nonvolatile memory operating properties and a reduction in the product yield. [0017]
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide a construction of a nonvolatile semiconductor memory device that does not cause the above-described problems during fabrication and a method of fabricating a nonvolatile semiconductor memory device of this construction. [0018]
  • The nonvolatile semiconductor memory device of this invention is provided with: a memory cell area including nonvolatile memory, a peripheral circuit area including circuits for controlling this nonvolatile memory, and dummy pattern provided in the boundary area between the memory cell area and the peripheral circuit area. [0019]
  • In the first embodiment, this dummy pattern is made up of: a conductive material that constitutes the control gate electrodes of the nonvolatile memory, and residue of an insulative material that constitutes an insulating film between the floating gate electrodes and control gate electrodes that remain without being removed in the fabrication process; this residue being covered by the conductive material. [0020]
  • In the second embodiment, the dummy pattern is made up of: a first conductive material that constitutes the floating gate electrodes of the nonvolatile memory, a second conductive material that constitutes the control gate electrodes of the nonvolatile memory, and an insulative material that makes up the insulating film between the floating gate electrodes and the control gate electrodes. [0021]
  • The method of fabricating the nonvolatile semiconductor memory device of this invention is a method of fabricating a nonvolatile semiconductor memory device provided with: a memory cell area including nonvolatile memory, a peripheral circuit area including circuits for controlling this nonvolatile memory, and a dummy pattern provided in the boundary area between the memory cell area and the peripheral circuit area. [0022]
  • The first embodiment of the fabrication method includes a step of providing, in a boundary area between the memory cell area and peripheral circuit area, a dummy pattern that is made up of: residue that is the insulative material that constitutes the insulating film between the floating gate electrodes and the control gate electrodes of the nonvolatile memory that remains without being eliminated in the fabrication process, and a conductive material that constitutes the floating gate electrodes of the nonvolatile memory that covers this residue. [0023]
  • The second embodiment of the fabrication method includes a step of providing, in a boundary area between the memory cell area and the peripheral circuit area, a dummy pattern that is made up of: a first conductive material that constitutes the floating gate electrodes of the nonvolatile memory, a second conductive material that constitutes the control gate electrodes of the nonvolatile memory, and an insulative material that constitutes the insulating film between the floating gate electrodes and the control gate electrodes.[0024]
  • The above and other objects, features, and advantages of the present invention will become apparent from the following descriptions based on the accompanying drawings which illustrate examples of preferred embodiments of the present invention. [0025]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. [0026] 1-8 are partial sectional views showing each fabrication step of a nonvolatile semiconductor memory device of the prior art;
  • FIG. 9 is a partial plan view of the nonvolatile semiconductor memory device according to the first embodiment of the present invention; [0027]
  • FIGS. [0028] 10A-10D are partial sectional views taken at line 10-10 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment;
  • FIGS. [0029] 11A-11D are partial sectional views taken at line 11-11 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment;
  • FIGS. [0030] 12A-12D are partial sectional views taken at line 12-12 of FIG. 9 of the nonvolatile semiconductor memory device in each fabrication step of the first embodiment;
  • FIG. 13 is a partial plan view of the nonvolatile semiconductor memory device according to the second embodiment of the present invention; [0031]
  • FIGS. [0032] 14A-14D are partial sectional views taken at line 14-14 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment;
  • FIGS. [0033] 15A-15D are partial sectional views taken at line 15-15 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment; and
  • FIGS. [0034] 16A-16D are partial sectional views taken at line 16-16 of FIG. 13 of the nonvolatile semiconductor memory device in each fabrication step of the second embodiment.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The best modes of embodiments of the present invention are next explained based on the first and second embodiments. [0035]
  • Explanation is presented regarding both the fabrication method and structure of the nonvolatile semiconductor memory device of the first embodiment of the present invention, a partial plan view of which is shown in FIG. 9. [0036]
  • As shown in FIG. 10A, FIG. 11A, and FIG. 12A, on a p-type semiconductor substrate such as p-[0037] type silicon substrate 10, an oxide film (not shown in the figure) is formed to a thickness of 30-200 Å and a field nitride film (not shown) is formed to a thickness of 1000-2000 Å, following which portions other than the element area are patterned, whereby element isolating area 14 composed of a SiO2 film is formed by forming a field insulating film (SiO2). In addition, gate insulating film 12 is formed to a thickness of 50-150 Å by a thermal oxidation method in element areas other than element isolating area 14.
  • Next, polysilicon containing impurities such as phosphorus is formed over the entire surface to a thickness of 500-1500 Å, and the memory cell area alone is patterned using resist [0038] pattern 18 to form floating gate electrodes 20.
  • Width T of floating [0039] gate electrode 20 shown in FIG. 10A is, for example, 0.3-0.6 μm, and distance L between electrodes is, for example, 0.15-0.4 μm.
  • When [0040] polysilicon 16 is patterned, polysilicon 16 outside the memory cell area is not removed and is left so as to prevent implantation of ions in these areas when ions for use as a channel stopper are implanted in the next process. The channel stopper ions are then implanted. In this case, silicon substrate 10 is p-type, and boron (B) ions that can form a p-type area therefore are implanted to form p-type areas having a still higher concentration than silicon substrate 10 in the interior and lower portion of element isolating area 14, these areas serving as channel stoppers.
  • After resist [0041] pattern 18 is removed, insulating film 24 made up of ONO (silicon oxide film-silicon nitride film-silicon oxide film) is formed over the entire surface to a thickness of 100-200 Å by thermal oxidation or chemical vapor deposition as shown in FIG. 10B, FIG. 11B, and FIG. 12B, following which ONO film 24 in areas other than the memory cell area is removed by dry etching using resist pattern 22 formed in the memory cell area.
  • [0042] ONO film 24 is removed with polysilicon 16 underlying the film, thereby avoiding the problem described in the above-described method of the prior art in which the silicon substrate in the gate insulating film formation areas is reduced during ONO film removal. As a result, the ONO film can be removed by dry etching.
  • When [0043] ONO film 24 is removed in this way, ONO film 25 formed in the side walls of polysilicon 16 in the boundary area has a height, and as a result, the ONO film is not entirely removed by dry etching and remains in the side wall portions. Next, polysilicon 16 in areas other than the memory cell area is removed by dry etching. A portion of gate insulating film 12 is also removed at this time, planing down this surface and rendering gate insulating film 12 unusable as a gate insulating film. This gate insulating film 12 is therefore removed by wet etching, and gate insulating film 13 is newly formed to a thickness of 50-200 Å.
  • Next, after removing resist [0044] pattern 22, control gate electrodes 30 are formed by forming over the entire surface film 27 of a two-layer structure made up of a lower layer of polysilicon containing impurities such as phosphorus and having a thickness of 500-1500 Å and an upper layer of a refractory metal silicide having a thickness of 500-1500 Å, and then patterning only the memory cell area using resist pattern 28, as shown in FIG. 10C, FIG. 11C, and FIG. 12C. As shown in each figure, ONO film 31 that remains in the side wall portion as a thin wedge shape in cross-section after wet etching is buried in film 27 of two-layer structure composed of a lower layer of polysilicon and an upper layer of a high refractory metal silicide.
  • Next, after removing resist [0045] pattern 28, resist pattern 32 is formed, and film 27, which is of a two-layer structure composed of a lower layer of polysilicon and an upper layer of refractory metal silicide, that remains in the peripheral circuit area is patterned to form gate electrodes 34, and dummy pattern 37 in the boundary area is simultaneously patterned to surround the memory cell area, as shown in FIG. 10D, FIG. 11D, and FIG. 12D. As shown in the figures, remaining ONO film 31 is buried inside dummy pattern 37, and this dummy pattern 37 is connected to GND when the memory device is used.
  • In this embodiment, remaining [0046] ONO film 31 that is not eliminated by etching is buried inside dummy pattern 37, but there is a danger of manufacturing defective products if this remaining ONO film 31 should peel off during the wet etching of gate insulating film 12, remain suspended in the etching solution as residue, and then adhere to an element.
  • In the next embodiment, a fabrication method is disclosed in which this type of problem does not occur. [0047]
  • Explanation is next presented regarding both the structure and method of fabrication of the nonvolatile semiconductor memory device of the second embodiment of the present invention, a partial plan view of which is shown in FIG. 13. [0048]
  • First, as shown in FIG. 14A, FIG. 15A, and FIG. [0049] 16A, an oxide film (not shown in the figures) is formed on p-type silicon substrate 10 to a thickness of 30-200 Å and a field nitride film (not shown) is formed to a thickness of 1000-2000 Å, following which portions other than the element area are patterned and element isolating area 14 composed of a SiO2 film is formed by forming a field insulating film (SiO2 film). Gate insulating film 12 is then formed to a thickness of 50-150 Å by thermal oxidation on element areas other than element isolating area 14.
  • Next, floating [0050] gate electrodes 20 are formed by forming polysilicon 16 containing phosphorus to a thickness of 500-1500 Å over the entire surface and patterning only the memory cell area of polysilicon 16 using resist pattern 18. At this time, polysilicon 16 of the peripheral circuit area is not removed and remains. Next, ions are implanted for use as a channel stopper. Since silicon substrate 10 is p-type in this case, boron (B) ions that can form a p-type area are implanted to form a p-type area having a higher concentration than silicon substrate 10 inside and on the bottom of element isolating area 14, and this area becomes a channel stopper. The above-described processes are the same as in the first embodiment.
  • Resist [0051] pattern 18 is then eliminated, and as shown in FIG. 14B, FIG. 15B, and FIG. 16B, ONO insulating film 24 is formed to a thickness of 100-200 Å by thermal oxidation or chemical vapor deposition. ONO film 24 and polysilicon 16 of a portion of the boundary area and the peripheral circuit area are then removed by dry etching using resist pattern 21 formed on a portion of the boundary and memory cell area, following which gate insulating film 12 is removed by wet etching. Resist pattern 21 is formed so as to cover a portion of polysilicon 17, which is a portion of polysilicon 16, ONO film 25 having been formed above and on the side walls of polysilicon 16 as shown in the figures. Accordingly, polysilicon 17 having ONO film 24 above as well as on the side walls remains in the boundary area. The width L1 of this polysilicon 17 is, for example, 0.3-0.6 μm.
  • Next, resist [0052] pattern 21 is removed, and, as shown in FIG. 14C, FIG. 15C, and FIG. 16C, control gate electrodes 30 are formed by forming over the entire surface film 27, which has a two-layer structure in which the lower layer is polysilicon containing phosphorus and having a thickness of 500-1500 Å and the upper layer is refractory metal silicide having a thickness of 500-1500 Å, and then patterning only memory cell area using resist pattern 28.
  • Next, resist [0053] pattern 28 is removed, and as shown in FIG. 14D, FIG. 15D, and FIG. 16D, gate electrodes 34 are formed by forming resist pattern 32 and patterning film 27 that is formed in the peripheral circuit area and that has a two-layer structure in which the lower layer is polysilicon and the upper layer is refractory metal silicide. At the same time, dummy pattern 38 that covers the portion of polysilicon 17 is patterned so as to surround the memory cell area in the boundary area. The widths L2 and L3 of the two sides of this dummy pattern 38 that enclose polysilicon 17 are each, for example, 0.3-0.6 μm. This dummy pattern is connected to GND when the memory device is used.
  • According to this second embodiment, [0054] ONO film 25 that is formed on the side walls of polysilicon 17 is buried inside dummy pattern 38 without being subjected to the etching removal process, and the problem of the first embodiment that is caused by residue of ONO film 25 in suspension therefore does not occur.
  • In addition, the control gate electrodes in the first embodiment and second embodiment may also be formed by polysilicon as in the fabrication method of the prior art. [0055]
  • According to the present invention, dry etching can be used when removing portions outside the memory cell area of the insulating film, which was formed over the entire surface to form the insulating film between the floating gate and control gate, because polysilicon is present at the lower surface of the insulating film. The presence of the polysilicon at the lower surface also eliminates the danger of etching the silicon substrate in the gate oxide film formation area even in the event of over-etching. The present invention therefore enables an improvement in product yield. [0056]
  • Further, the second embodiment can eliminate the occurrence of extraneous material due to residue of the ONO film. [0057]
  • It is to be understood, however, that although the characteristics of the present invention have been set forth in the foregoing description, the disclosure is illustrative only, and changes may be made in the arrangement of the parts within the scope of the appended claims. [0058]

Claims (8)

What is claimed is:
1. A nonvolatile semiconductor memory device provided with:
a memory cell area including nonvolatile memory;
a peripheral circuit area including circuits for controlling said nonvolatile memory; and
a dummy pattern provided in boundary areas between said memory cell area and said peripheral circuit area;
wherein said dummy pattern is made up of:
a conductive material that constitutes the control gate electrodes of said nonvolatile memory; and
residue of an insulative material that makes up an insulating film between floating gate electrodes and control gate electrodes of said nonvolatile memory that remain without being removed in previous fabrication processes, this residue being covered by said conductive material.
2. A nonvolatile semiconductor memory device according to claim 1 wherein said insulative material is a film of three-layer structure composed of an oxide film, a nitride film, and an oxide film.
3. A nonvolatile semiconductor memory device according to claim 1 wherein said conductive material is conductive polysilicon.
4. A nonvolatile semiconductor memory device according to claim 1 wherein said conductive material is a film of two-layer structure composed of an upper layer of refractory metal silicide and a lower layer of conductive polysilicon.
5. A nonvolatile semiconductor memory device provided with:
a memory cell area including nonvolatile memory;
a peripheral circuit area including circuits for controlling said nonvolatile memory; and
a dummy pattern provided in boundary areas between said memory cell area and said peripheral circuit area;
wherein said dummy pattern is made up of:
a first conductive material that constitutes floating gate electrodes of said nonvolatile memory, a second conductive material that constitutes control gate electrodes of said nonvolatile memory, and an insulative material that constitutes an insulating film between said floating gate electrodes and said control gate electrodes.
6. A nonvolatile semiconductor memory device according to claim 5 wherein said insulative material is a film of three-layer structure composed of an oxide film, a nitride film, and an oxide film.
7. A nonvolatile semiconductor memory device according to claim 5 wherein said first conductive material and said second conductive material are conductive polysilicon.
8. A nonvolatile semiconductor memory device according to claim 5 wherein said first conductive material is conductive polysilicon, said second conductive material is a film of two-layer structure composed of an upper layer of refractory metal silicide and a lower layer of conductive polysilicon.
US09/953,948 1999-01-26 2001-09-18 Nonvolatile semiconductor memory device and fabrication method Abandoned US20020011624A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/953,948 US20020011624A1 (en) 1999-01-26 2001-09-18 Nonvolatile semiconductor memory device and fabrication method

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP1661299 1999-01-26
JP11-016612 1999-01-26
US09/458,994 US6316314B1 (en) 1999-01-26 1999-12-10 Nonvolatile semiconductor memory device and fabrication method
US09/953,948 US20020011624A1 (en) 1999-01-26 2001-09-18 Nonvolatile semiconductor memory device and fabrication method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/458,994 Division US6316314B1 (en) 1999-01-26 1999-12-10 Nonvolatile semiconductor memory device and fabrication method

Publications (1)

Publication Number Publication Date
US20020011624A1 true US20020011624A1 (en) 2002-01-31

Family

ID=11921157

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/458,994 Expired - Lifetime US6316314B1 (en) 1999-01-26 1999-12-10 Nonvolatile semiconductor memory device and fabrication method
US09/953,948 Abandoned US20020011624A1 (en) 1999-01-26 2001-09-18 Nonvolatile semiconductor memory device and fabrication method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/458,994 Expired - Lifetime US6316314B1 (en) 1999-01-26 1999-12-10 Nonvolatile semiconductor memory device and fabrication method

Country Status (2)

Country Link
US (2) US6316314B1 (en)
KR (1) KR100388409B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050037623A1 (en) * 2002-09-13 2005-02-17 Ming-Chang Hsieh Novel resist protect oxide structure of sub-micron salicide process
US20050139905A1 (en) * 2003-12-31 2005-06-30 Dongbuanam Semiconductor Inc. Dummy layer in semiconductor device and fabricating method thereof
US20080283900A1 (en) * 2005-12-14 2008-11-20 Fujitsu Limited Semiconductor device and method for manufacturing the same
US20080303078A1 (en) * 2007-06-05 2008-12-11 Keita Takahashi Nonvolatile semiconductor memory device and fabrication method for the same
US20140353794A1 (en) * 2013-05-28 2014-12-04 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement and method of forming

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3621369B2 (en) * 2001-10-30 2005-02-16 松下電器産業株式会社 Manufacturing method of semiconductor device
JP4789754B2 (en) * 2006-08-31 2011-10-12 富士通セミコンダクター株式会社 Manufacturing method of semiconductor device
US9941294B2 (en) * 2015-08-21 2018-04-10 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
KR102434436B1 (en) * 2017-05-31 2022-08-19 삼성전자주식회사 Integrated circuit device and method of manufacturing the same

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3467787B2 (en) 1992-11-12 2003-11-17 ソニー株式会社 Method for manufacturing semiconductor device
JP3363502B2 (en) * 1993-02-01 2003-01-08 三菱電機株式会社 Method for manufacturing semiconductor memory device
KR0144906B1 (en) * 1995-03-31 1998-07-01 김광호 Nonvolatile Memory Device and Manufacturing Method Thereof
KR0144902B1 (en) * 1995-04-17 1998-07-01 김광호 Nonvolatile Memory Device and Manufacturing Method
JP3665426B2 (en) * 1996-07-17 2005-06-29 東芝マイクロエレクトロニクス株式会社 Manufacturing method of semiconductor device
US5908311A (en) * 1996-07-25 1999-06-01 National Semiconductor Corporation Method for forming a mixed-signal CMOS circuit that includes non-volatile memory cells
JP3442596B2 (en) * 1996-11-28 2003-09-02 富士通株式会社 Method for manufacturing semiconductor device

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050037623A1 (en) * 2002-09-13 2005-02-17 Ming-Chang Hsieh Novel resist protect oxide structure of sub-micron salicide process
US7183150B2 (en) * 2002-09-13 2007-02-27 Taiwan Semiconductor Manufacturing Co., Ltd. Resist protect oxide structure of sub-micron salicide process
US20050139905A1 (en) * 2003-12-31 2005-06-30 Dongbuanam Semiconductor Inc. Dummy layer in semiconductor device and fabricating method thereof
US7859045B2 (en) 2005-12-14 2010-12-28 Fujitsu Semiconductor Limited Semiconductor device and method for manufacturing the same
US20080283900A1 (en) * 2005-12-14 2008-11-20 Fujitsu Limited Semiconductor device and method for manufacturing the same
US20110059603A1 (en) * 2005-12-14 2011-03-10 Fujitsu Semiconductor Limited Semiconductor device and method for manufacturing the same
US7964288B2 (en) 2005-12-14 2011-06-21 Fujitsu Semiconductor Limited Semiconductor device and method for manufacturing the same
US20080303078A1 (en) * 2007-06-05 2008-12-11 Keita Takahashi Nonvolatile semiconductor memory device and fabrication method for the same
US7510937B2 (en) 2007-06-05 2009-03-31 Panasonic Corporation Nonvolatile semiconductor memory device and fabrication method for the same
US20140353794A1 (en) * 2013-05-28 2014-12-04 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement and method of forming
US9837322B2 (en) * 2013-05-28 2017-12-05 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement and method of forming
US10490460B2 (en) * 2013-05-28 2019-11-26 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement and method of forming
US11158546B2 (en) 2013-05-28 2021-10-26 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement and method of forming

Also Published As

Publication number Publication date
KR100388409B1 (en) 2003-06-25
KR20000053598A (en) 2000-08-25
US6316314B1 (en) 2001-11-13

Similar Documents

Publication Publication Date Title
US5904540A (en) Method for manufacturing shallow trench isolation
KR100350055B1 (en) Semiconductor device having multi-gate dielectric layers and method of fabricating the same
US20050245029A1 (en) Methods of fabricating flash memory devices having a sloped trench isolation structure
US7829414B2 (en) Method for manufacturing non-volatile semiconductor memory device, and non-volatile semiconductor memory device
US6184085B1 (en) Methods of forming nonvolatile memory devices using improved masking techniques
US5459354A (en) Semiconductor device with improved insulation of wiring structure from a gate electrode
US6316314B1 (en) Nonvolatile semiconductor memory device and fabrication method
US6613647B2 (en) Semiconductor device having a trench isolation structure and method for fabricating the same
JP2000277633A (en) Semiconductor memory and manufacture of the same
US6472259B1 (en) Method of manufacturing semiconductor device
JP3773728B2 (en) Method for manufacturing nonvolatile semiconductor memory device
JP2004039734A (en) Method of forming element isolation film
KR20000005608A (en) Semiconductor device and method for manufacturing semiconductor device
JP3556079B2 (en) Method for manufacturing semiconductor device
US6531778B1 (en) Semiconductor device and method of production thereof
US5843827A (en) Method of reducing dielectric damage from plasma etch charging
JPH05251711A (en) Semiconductor integrated circuit and its manufacture
KR20040010061A (en) Method of fabricating semiconductor device
EP1218941B1 (en) Non-volatile memory having high gate coupling capacitance
US6057197A (en) Isolation scheme to prevent field oxide edge from oxide loss
US6344415B1 (en) Method for forming a shallow trench isolation structure
US6696743B1 (en) Semiconductor transistor having gate electrode and/or gate wiring
US6100134A (en) Method of fabricating semiconductor device
JPH0426162A (en) Floating gate semiconductor memory and manufacture thereof
US6682976B2 (en) Method for manufacturing a nonvolatile semiconductor memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013643/0787

Effective date: 20021101

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION