US20010055843A1 - Method for fabricating semiconductor device - Google Patents
Method for fabricating semiconductor device Download PDFInfo
- Publication number
- US20010055843A1 US20010055843A1 US09/860,769 US86076901A US2001055843A1 US 20010055843 A1 US20010055843 A1 US 20010055843A1 US 86076901 A US86076901 A US 86076901A US 2001055843 A1 US2001055843 A1 US 2001055843A1
- Authority
- US
- United States
- Prior art keywords
- film
- mask
- gas
- contact plug
- containing gas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P76/00—
-
- H10W20/069—
-
- H10P50/285—
-
- H10P50/71—
-
- H10W20/0698—
-
- H10P50/283—
-
- H10P50/287—
Definitions
- the present invention relates to a method for fabricating a semiconductor device.
- the present invention relates to a method for preventing or significantly reducing the incidents of damaging active regions of a semiconductor substrate comprising a contact plug due to misalignment during its fabrication.
- the resolution (R) of a photoresist film pattern is proportional to the light wavelength ( ⁇ ) and the process variable (k) of a micro exposure device.
- NA numerical aperture
- a photoresist film pattern below 0.3 ⁇ m typically requires a deep ultraviolet (DUV) light exposure device which generates a small wavelength length, for example, a KrF laser (248 nm) or an ArF laser (193 nm).
- DUV deep ultraviolet
- Other methods for improving the photoresist pattern resolution include using a phase shift mask as a photo mask; using a contrast enhancement layer (CEL) method to form a thin film to enhance an image contrast on a wafer; using a tri-layer resist (TLR) method which positions an intermediate layer, such as a spin on glass (SOG) film, between two photoresist films; and using a silylation method to selectively implant a silicon into the upper portion of a photoresist film.
- CEL contrast enhancement layer
- TLR tri-layer resist
- SOG spin on glass
- a highly integrated semiconductor device typically the size of a contact hole connecting the upper and lower conductive interconnections and the space between the contact hole and the adjacent interconnection are smaller relative to a less integrated semiconductor device.
- the aspect ratio of the contact hole in a highly integrated semiconductor device is typically higher than a less integrated semiconductor device.
- a highly integrated semiconductor device having a multi-layer conductive interconnection requires a precise mask alignment during its fabrication process, which reduces the process margin, i.e., acceptable error limit. Therefore, to maintain a space between contact holes, in conventional processes masks are formed with consideration to misalignment tolerance, lens distortion in the exposure process, critical dimension variation in the mask formation and photoetching processes, and mask registrations.
- a self aligned contact (SAC) method has also been used in a contact hole formation process to overcome some of the disadvantages of lithography processes.
- the SAC method typically uses a polysilicon, a nitride, or an oxide nitride material as an etch barrier film. Of these, a nitride material is most often used as an etch barrier film.
- a substructure for example, a device isolation insulation film, a gate insulation film, and a metal-oxide semiconductor field effect transistor (MOSFET) comprising a gate electrode overlapped with a mask oxide film pattern and source/drain regions, is formed on a semiconductor substrate, and an etch barrier film and an interlayer insulation film comprising an oxide are formed over the substructure.
- a photoresist film pattern of a storage electrode contact and/or a bit line contact is formed by exposing the interlayer insulation film.
- the resulting interlayer insulation film is dry-etched to expose the etch barrier film.
- a contact hole is produced by etching the etch barrier film.
- particles are generated during the polymer depositing process. These particles deteriorate the yield and the operation property of the device. Thus, a cleaning process is often required to maintain the usefulness of the system resulting in increased cost and time.
- One aspect of the present invention provides a method for fabricating a semiconductor device, comprising the steps of:
- a contact plug mask (e.g., combined elements of 23 b, 25 and 27 of FIG. 2C) by coating a polymer comprising a metal on side walls of said intermediate mask;
- the metallic film is selected from the group consisting of Al 2 O 3 , Ta 2 O 5 , and TiN.
- the polymer which is used to coat the side walls of the intermediate mask comprises a corresponding metal.
- the metallic film is Al 2 O 5 , Ta 2 O 5 or TiN
- the polymer comprises Al, Ta or Ti, respectively.
- the intermediate mask producing step comprises etching the metallic film using a gas mixture comprising:
- the intermediate mask producing step comprises etching the metallic film using a gas mixture comprising:
- the fluorine containing gas is selected from the group consisting of CF 4 , C 2 F 4 , C 3 F 6 , C 3 F 8 , C 4 F 6 , C 4 F 8 , C 5 F 8 , CHF 3 , CH 2 F 2 , CH 3 F, NF 3 and SF 6 .
- the halogen gas is Cl 2 .
- the halogen containing gas is selected from the group consisting of BCl 3 and HBr.
- the oxygen containing gas is selected from the group consisting of CO 2 , NO and NO 2 .
- the inert gas is selected from the group consisting of He, Ne, Ar and Xe.
- the conductive material is selected from the group consisting of a polysilicon, tungsten and Ti/TiN.
- Another aspect of the present invention provides a method for fabricating a semiconductor device, comprising the steps of:
- the polymer comprising Al is removed using a mixed solution of HF/NH 4 F/DI or H 2 SO 4 /H 2 O 2 /DI.
- DI means “de-ionized water”.
- the Al 2 O 3 film is removed using a mixed solution of H 2 SO 4 /H 2 O 2 /DI.
- FIG. 1 is a layout diagram illustrating a method for fabricating a semiconductor device in accordance with the present invention.
- FIGS. 2A through 2D are cross-sectional diagrams illustrating the method for fabricating the semiconductor device, taken along line A-A′ in FIG. 1.
- gate electrodes 15 are formed at a predetermined interval, active regions 12 are formed between the gate electrodes 15 , and a photoresist film pattern (i.e., mask) 25 is formed to protect a presumed region of bit line and storage electrode contacts in subsequent processes.
- a photoresist film pattern i.e., mask
- a device isolation film 13 is formed at a presumed device isolation region of the semiconductor substrate 11 .
- a gate insulation film (not shown) is formed over the resultant structure.
- a conductive layer for the gate electrode (not shown) and a mask insulation film (not shown) are formed on the gate insulation film.
- the structure is then etched using a gate electrode mask (not shown) to produce a mask comprising the gate electrode and mask insulation film, elements 15 and 17 in FIG. 2A, respectively.
- An insulation film is formed over the resultant structure and etched to form an insulation film spacer 19 at the side walls of the gate electrode 15 and the mask insulation film 17 .
- a lightly doped impurity is ion-implanted into the semiconductor substrate 11 at both sides of the insulation film spacer 19 , thereby forming active, i.e., source/drain, regions (not shown).
- a conductive layer 21 a is formed over the resultant structure.
- An Al 2 O 3 film 23 a is formed on the conductive layer 21 a at a substantially predetermined thickness.
- the conductive layer 21 a consists of a material selected from the group consisting of a polysilicon, tungsten and Ti/TiN film.
- Ta 2 O 5 film or TiN film can be used as the metallic film 23 a.
- the photoresist film mask 25 which is used to protect a presumed region of a bit line contact plug and a storage electrode contact plug, is formed on the Al 2 O 3 film 23 a. And the photoresist film mask 25 is used to form an Al 2 O 3 mask 23 b by etching the Al 2 O 3 film.
- the polymer 27 comprising Al is formed at the side walls of the photoresist film mask 25 , thereby producing the photoresist film mask 25 , which is wider than the contact plug region.
- the Al 2 O 3 film 23 a can be etched using a mixed gas which comprises each of (i) a fluorine containing gas, (ii) a halogen gas or a halogen containing gas, (iii) oxygen (O 2 ) or an oxygen containing gas and (iv) an inert gas.
- a fluorine containing gas is selected from the group consisting of CF 4 , C 2 F 4 , C 3 F 6 , C 3 F 8 , C 4 F 6 , C 4 F 8 , C 5 F 8 , CHF 3 , CH 2 F 2 , CH 3 F, NF 3 and SF 6 .
- the halogen gas is Cl 2 .
- the halogen containing gas is selected from the group consisting of BCl 3 and HBr.
- the oxygen containing gas is selected from the group consisting of CO 2 , NO and NO 2 .
- the inert gas is selected from the group consisting of He, Ne, Ar and Xe.
- the Ta 2 O 5 film is used instead of the Al 2 O 3 film for element 23 a
- an etching process of the Ta 2 O 5 film is carried out by using the mixed gas described above and the side walls of the photoresist film mask 25 is coated with a polymer comprising Ta.
- the TiN film can be etched using a mixed gas comprising each of (i) a halogen gas or a halogen containing gas, (ii) oxygen or an oxygen containing gas, and (iii) an inert gas, and coating the resulting side walls of the mask with a polymer comprising Ti.
- the conductive layer 21 a is etched by using the photoresist film pattern 25 and the polymer 27 as a mask to produce a contact plug 21 b contacting a presumed region of the bit line contact and the storage electrode contact on the semiconductor substrate 11 .
- Said contact plug 21 b is indicating patterned 21 a.
- the photoresist film mask 25 , polymer 27 and Al 2 O 3 film pattern 23 b are removed.
- the polymer 27 can be removed using a mixed solution of strong acid, such as HF/NH 4 F/DI or H 2 SO 4 /H 2 O 2 /DI.
- the Al 2 O 3 film pattern 23 b can be removed using a mixed solution of H 2 SO 4 /H 2 O 2 /DI.
- the present method prevents the mask insulation film pattern 17 and insulation film spacers 19 from being damaged (refer to FIG. 2D).
- An interlayer insulation film (not shown) is formed over the resultant structure in the subsequent process.
- An etching process is performed to form a contact hole exposing the presumed region of a bit line and/or the storage electrode on the contact plug 21 b.
- the interlayer insulation film comprises a material which can be etched easily relative to the mask insulation film pattern 17 and the insulation film spacers 19 .
- the interlayer insulation film is etched using a fluorocarbon gas which is capable of generating a large amount of polymers, such as C 2 F 6 , C 2 F 4 , C 3 F 6 , C 3 F 8 , C 4 F 6 , C 4 F 8 , C 5 F 8 , C 5 F 10 or C 2 HF 5 .
- the etching process can also be carried out using a gas mixture comprising (i) the fluorocarbon gas, and (ii) hydrogen (H 2 ) or a hydrogen containing gas, such as CHF 3 , CH 3 F, CH 2 F 2 , CH 2 , CH 4 , and C 2 H 4 .
- An inert gas such as He, Ne, Ar or Xe can be added to the fluorocarbon gas and the gas mixture, which can improve plasma stability and sputtering effects and reduces or eliminates an etch stop phenomenon, thereby significantly improving the etching process reproducibility.
- the interlayer insulation film can be etched using a C x H y F z gas (where x ⁇ 2, y ⁇ 2, z ⁇ 2).
- This gas provides a high etching selection ratio difference between the mask insulation film pattern 17 and the insulation film spacers 19 .
- the etching can also be carried out by utilizing a mixture of gas comprising a C x H y F z gas and an inert gas, which are described above.
- Methods of the present invention produces the contact plug that is larger than the presumed contact region. As a result, the acceptable process error margin for misalignment is increased, and the property and yield of semiconductor devices are improved.
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present invention relates to a method for fabricating a semiconductor device. In particular, the present invention relates to a method for preventing or significantly reducing the incidents of damaging active regions of a semiconductor substrate comprising a contact plug due to misalignment during its fabrication.
- Developments in techniques for forming a fine pattern on a semiconductor substrate have led to an increased use of highly integrated semiconductor devices. To form a semiconductor with a fine pattern requires a photoresist film mask with a correspondingly miniaturized pattern for etching and/or ion implantation.
- In general, the resolution (R) of a photoresist film pattern is proportional to the light wavelength (λ) and the process variable (k) of a micro exposure device. The resolution, however, is inversely proportional to the numerical aperture (NA) of the light exposure device, i.e., R=k×λ/NA. Thus, one can improve the resolution (i.e., reduce the value of R) by decreasing the light wavelength, for example, the resolution of G-line (λ=436 nm) and i-line (λ=365 nm) micro exposure devices are about 0.5 μm and 0.3 μm, respectively. A photoresist film pattern below 0.3 μm typically requires a deep ultraviolet (DUV) light exposure device which generates a small wavelength length, for example, a KrF laser (248 nm) or an ArF laser (193 nm).
- Other methods for improving the photoresist pattern resolution include using a phase shift mask as a photo mask; using a contrast enhancement layer (CEL) method to form a thin film to enhance an image contrast on a wafer; using a tri-layer resist (TLR) method which positions an intermediate layer, such as a spin on glass (SOG) film, between two photoresist films; and using a silylation method to selectively implant a silicon into the upper portion of a photoresist film.
- In a highly integrated semiconductor device, typically the size of a contact hole connecting the upper and lower conductive interconnections and the space between the contact hole and the adjacent interconnection are smaller relative to a less integrated semiconductor device. In addition, the aspect ratio of the contact hole in a highly integrated semiconductor device is typically higher than a less integrated semiconductor device. Thus, a highly integrated semiconductor device having a multi-layer conductive interconnection requires a precise mask alignment during its fabrication process, which reduces the process margin, i.e., acceptable error limit. Therefore, to maintain a space between contact holes, in conventional processes masks are formed with consideration to misalignment tolerance, lens distortion in the exposure process, critical dimension variation in the mask formation and photoetching processes, and mask registrations.
- A self aligned contact (SAC) method has also been used in a contact hole formation process to overcome some of the disadvantages of lithography processes. The SAC method typically uses a polysilicon, a nitride, or an oxide nitride material as an etch barrier film. Of these, a nitride material is most often used as an etch barrier film.
- In a conventional SAC method, a substructure, for example, a device isolation insulation film, a gate insulation film, and a metal-oxide semiconductor field effect transistor (MOSFET) comprising a gate electrode overlapped with a mask oxide film pattern and source/drain regions, is formed on a semiconductor substrate, and an etch barrier film and an interlayer insulation film comprising an oxide are formed over the substructure. A photoresist film pattern of a storage electrode contact and/or a bit line contact is formed by exposing the interlayer insulation film. The resulting interlayer insulation film is dry-etched to expose the etch barrier film. And a contact hole is produced by etching the etch barrier film.
- Unfortunately, if the design rule is small, active regions of the semiconductor substrate are exposed during the SAC method due to a resolution deficiency of the lithography process and/or misalignment of the mask. Generally, the photoresist film mask, which is used to protect a presumed contact plug region, cannot cover the entire exposed active regions, and thus the active regions are damaged during the etching process.
- One can overcome this limitation by using a sufficiently large photoresist film mask to cover the entire active regions of the semiconductor substrate, and increasing the resulting contact plug size by depositing a polymer. However, particles are generated during the polymer depositing process. These particles deteriorate the yield and the operation property of the device. Thus, a cleaning process is often required to maintain the usefulness of the system resulting in increased cost and time.
- Accordingly, it is an object of the present invention to provide a method for fabricating a semiconductor device which can prevent or significantly reduce active regions of a semiconductor substrate from being damaged due to misalignment during a contact plug formation process.
- One aspect of the present invention provides a method for fabricating a semiconductor device, comprising the steps of:
- producing a semiconductor substrate comprising a MOSFET and a device isolation film;
- forming a conductive material layer on said semiconductor substrate;
- forming a metallic film on said conductive layer, wherein said metallic film is a metal oxide or a metal nitride film;
- forming a photoresist film mask on said metallic film for protecting a presumed region of a bit line contact plug and a storage electrode contact plug;
- producing an intermediate mask (e.g., combined elements of 23 b and 25 of FIG. 2B) comprising said metallic film using said photoresist film mask;
- producing a contact plug mask (e.g., combined elements of 23 b, 25 and 27 of FIG. 2C) by coating a polymer comprising a metal on side walls of said intermediate mask;
- producing a bit line contact plug and a storage electrode contact plug from said conductive material layer using said contact plug mask; and
- removing said contact plug mask.
- Preferably, the metallic film is selected from the group consisting of Al 2O3, Ta2O5, and TiN. In one particular embodiment of the present invention, the polymer which is used to coat the side walls of the intermediate mask comprises a corresponding metal. For example, when the metallic film is Al2O5, Ta2O5 or TiN, the polymer comprises Al, Ta or Ti, respectively.
- Preferably, when the metallic film is Al 2O5 or Ta2O5, the intermediate mask producing step comprises etching the metallic film using a gas mixture comprising:
- (i) a fluorine containing gas;
- (ii) a halogen gas or a halogen containing gas;
- (iii) oxygen or oxygen containing gas; and
- (iv) an inert gas.
- Preferably, when the metallic film is TiN, the intermediate mask producing step comprises etching the metallic film using a gas mixture comprising:
- (i) a halogen gas or a halogen containing gas;
- (ii) oxygen or oxygen containing gas; and
- (iii) an inert gas.
- Preferably, the fluorine containing gas is selected from the group consisting of CF 4, C2F4, C3F6, C3F8, C4F6, C4F8, C5F8, CHF3, CH2F2, CH3F, NF3 and SF6.
- Preferably, the halogen gas is Cl 2.
- Preferably, the halogen containing gas is selected from the group consisting of BCl 3 and HBr.
- Preferably, the oxygen containing gas is selected from the group consisting of CO 2, NO and NO2.
- Preferably, the inert gas is selected from the group consisting of He, Ne, Ar and Xe.
- Preferably, the conductive material is selected from the group consisting of a polysilicon, tungsten and Ti/TiN.
- Another aspect of the present invention provides a method for fabricating a semiconductor device, comprising the steps of:
- forming a semiconductor substrate comprising a MOSFET and a device isolation film;
- forming a conductive material layer on said semiconductor substrate;
- forming an Al 2O3 film on said conductive material layer;
- forming a photoresist film mask on said conductive material layer for protecting a presumed region of a bit line contact plug and a storage electrode contact plug;
- producing an intermediate mask by etching said Al 2O3 film using said photoresist film mask;
- producing a contact plug mask by coating a polymer comprising Al on the side walls of said intermediate mask;
- producing a bit line contact plug and a storage electrode contact plug by etching said conductive material layer using said contact plug mask; and
- removing said contact plug mask.
- Preferably, the polymer comprising Al is removed using a mixed solution of HF/NH 4F/DI or H2SO4/H2O2/DI. DI means “de-ionized water”.
- Preferably, the Al 2O3 film is removed using a mixed solution of H2SO4/H2O2/DI.
- FIG. 1 is a layout diagram illustrating a method for fabricating a semiconductor device in accordance with the present invention; and
- FIGS. 2A through 2D are cross-sectional diagrams illustrating the method for fabricating the semiconductor device, taken along line A-A′ in FIG. 1.
- The present invention will be described with regard to the accompanying drawings which do not constitute limitations on the scope thereof but assist in illustrating various features of the invention. Like numbers in the drawings represent like elements.
- As shown in FIG. 1,
gate electrodes 15 are formed at a predetermined interval,active regions 12 are formed between thegate electrodes 15, and a photoresist film pattern (i.e., mask) 25 is formed to protect a presumed region of bit line and storage electrode contacts in subsequent processes. - As illustrated in FIG. 2A, a
device isolation film 13 is formed at a presumed device isolation region of thesemiconductor substrate 11. A gate insulation film (not shown) is formed over the resultant structure. A conductive layer for the gate electrode (not shown) and a mask insulation film (not shown) are formed on the gate insulation film. The structure is then etched using a gate electrode mask (not shown) to produce a mask comprising the gate electrode and mask insulation film, 15 and 17 in FIG. 2A, respectively. An insulation film is formed over the resultant structure and etched to form anelements insulation film spacer 19 at the side walls of thegate electrode 15 and themask insulation film 17. - Although not illustrated, a lightly doped impurity is ion-implanted into the
semiconductor substrate 11 at both sides of theinsulation film spacer 19, thereby forming active, i.e., source/drain, regions (not shown). Aconductive layer 21 a is formed over the resultant structure. An Al2O3 film 23 a is formed on theconductive layer 21 a at a substantially predetermined thickness. Preferably, theconductive layer 21 a consists of a material selected from the group consisting of a polysilicon, tungsten and Ti/TiN film. Instead of an Al2O3 film, Ta2O5 film or TiN film can be used as themetallic film 23 a. - The
photoresist film mask 25, which is used to protect a presumed region of a bit line contact plug and a storage electrode contact plug, is formed on the Al2O3 film 23 a. And thephotoresist film mask 25 is used to form an Al2O3 mask 23 b by etching the Al2O3 film. Thepolymer 27 comprising Al is formed at the side walls of thephotoresist film mask 25, thereby producing thephotoresist film mask 25, which is wider than the contact plug region. - The Al 2O3 film 23 a can be etched using a mixed gas which comprises each of (i) a fluorine containing gas, (ii) a halogen gas or a halogen containing gas, (iii) oxygen (O2) or an oxygen containing gas and (iv) an inert gas. Preferably, the fluorine containing gas is selected from the group consisting of CF4, C2F4, C3F6, C3F8, C4F6, C4F8, C5F8, CHF3, CH2F2, CH3F, NF3 and SF6. Preferably, the halogen gas is Cl2. Preferably, the halogen containing gas is selected from the group consisting of BCl3 and HBr. Preferably, the oxygen containing gas is selected from the group consisting of CO2, NO and NO2. Preferably, the inert gas is selected from the group consisting of He, Ne, Ar and Xe.
- When the Ta 2O5 film is used instead of the Al2O3 film for
element 23 a, an etching process of the Ta2O5 film is carried out by using the mixed gas described above and the side walls of thephotoresist film mask 25 is coated with a polymer comprising Ta. And when a TiN film is used instead of the Al2O3 film forelement 23 a, the TiN film can be etched using a mixed gas comprising each of (i) a halogen gas or a halogen containing gas, (ii) oxygen or an oxygen containing gas, and (iii) an inert gas, and coating the resulting side walls of the mask with a polymer comprising Ti. - The
conductive layer 21 a is etched by using thephotoresist film pattern 25 and thepolymer 27 as a mask to produce a contact plug 21 b contacting a presumed region of the bit line contact and the storage electrode contact on thesemiconductor substrate 11. Said contact plug 21 b is indicating patterned 21 a. - The
photoresist film mask 25,polymer 27 and Al2O3 film pattern 23 b are removed. Thepolymer 27 can be removed using a mixed solution of strong acid, such as HF/NH4F/DI or H2SO4/H2O2/DI. The Al2O3 film pattern 23 b can be removed using a mixed solution of H2SO4/H2O2/DI. The present method prevents the maskinsulation film pattern 17 andinsulation film spacers 19 from being damaged (refer to FIG. 2D). - An interlayer insulation film (not shown) is formed over the resultant structure in the subsequent process. An etching process is performed to form a contact hole exposing the presumed region of a bit line and/or the storage electrode on the contact plug 21 b.
- Preferably, the interlayer insulation film comprises a material which can be etched easily relative to the mask
insulation film pattern 17 and theinsulation film spacers 19. Preferably, the interlayer insulation film is etched using a fluorocarbon gas which is capable of generating a large amount of polymers, such as C2F6, C2F4, C3F6, C3F8, C4F6, C4F8, C5F8, C5F10 or C2HF5. Alternatively, the etching process can also be carried out using a gas mixture comprising (i) the fluorocarbon gas, and (ii) hydrogen (H2) or a hydrogen containing gas, such as CHF3, CH3F, CH2F2, CH2, CH4, and C2H4. An inert gas such as He, Ne, Ar or Xe can be added to the fluorocarbon gas and the gas mixture, which can improve plasma stability and sputtering effects and reduces or eliminates an etch stop phenomenon, thereby significantly improving the etching process reproducibility. - Still alternatively, the interlayer insulation film can be etched using a C xHyFz gas (where x≧2, y≧2, z≧2). This gas provides a high etching selection ratio difference between the mask
insulation film pattern 17 and theinsulation film spacers 19. The etching can also be carried out by utilizing a mixture of gas comprising a CxHyFz gas and an inert gas, which are described above. - Methods of the present invention produces the contact plug that is larger than the presumed contact region. As a result, the acceptable process error margin for misalignment is increased, and the property and yield of semiconductor devices are improved.
- As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the above-described embodiment is not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims, and therefore all changes and modifications that fall within the meets and bounds of the claims, or equivalents of such meets and bounds are therefore intended to be embraced by the appended claims.
Claims (19)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR2000-28009 | 2000-05-24 | ||
| KR00-28009 | 2000-05-24 | ||
| KR10-2000-0028009A KR100465596B1 (en) | 2000-05-24 | 2000-05-24 | A manufacturing method for semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010055843A1 true US20010055843A1 (en) | 2001-12-27 |
| US6448179B2 US6448179B2 (en) | 2002-09-10 |
Family
ID=19669994
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/860,769 Expired - Fee Related US6448179B2 (en) | 2000-05-24 | 2001-05-21 | Method for fabricating semiconductor device |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6448179B2 (en) |
| KR (1) | KR100465596B1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050056615A1 (en) * | 2003-08-18 | 2005-03-17 | Peter Moll | Selective plasma etching process for aluminum oxide patterning |
| US20090093125A1 (en) * | 2007-10-09 | 2009-04-09 | Micron Technology, Inc. | Chemistry and compositions for manufacturing integrated circuits |
| US20090176375A1 (en) * | 2008-01-04 | 2009-07-09 | Benson Russell A | Method of Etching a High Aspect Ratio Contact |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6528418B1 (en) * | 2001-09-20 | 2003-03-04 | Hynix Semiconductor Inc. | Manufacturing method for semiconductor device |
| JP3759895B2 (en) * | 2001-10-24 | 2006-03-29 | 松下電器産業株式会社 | Etching method |
| KR100462760B1 (en) * | 2002-06-11 | 2004-12-20 | 동부전자 주식회사 | Method for etching oxide film in the dual damascene process |
| KR100507862B1 (en) * | 2002-12-26 | 2005-08-18 | 주식회사 하이닉스반도체 | Method for fabricating semiconductor device |
| KR100576463B1 (en) * | 2003-12-24 | 2006-05-08 | 주식회사 하이닉스반도체 | Contact formation method of semiconductor device |
| KR100605505B1 (en) * | 2004-06-04 | 2006-07-31 | 삼성전자주식회사 | Semiconductor Devices Having Buffer Film Patterns and Their Forming Methods |
| US20090191715A1 (en) * | 2006-03-09 | 2009-07-30 | Toshio Hayashi | Method for etching interlayer dielectric film |
| KR100849190B1 (en) * | 2007-03-19 | 2008-07-30 | 주식회사 하이닉스반도체 | Method of forming fine pattern of semiconductor device |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR970007830B1 (en) * | 1993-12-21 | 1997-05-17 | 현대전자산업 주식회사 | Semiconductor device and fabricating method thereof |
| US6001685A (en) * | 1993-12-21 | 1999-12-14 | Hyundai Electronics Industries Co., Ltd. | Method of making a semiconductor device |
| KR970009053B1 (en) * | 1993-12-27 | 1997-06-03 | Hyundai Electronics Ind | Manufacturing method of semiconductor device |
| US5700706A (en) * | 1995-12-15 | 1997-12-23 | Micron Technology, Inc. | Self-aligned isolated polysilicon plugged contacts |
| KR100411232B1 (en) * | 1996-12-30 | 2005-09-30 | 주식회사 하이닉스반도체 | Method of manufacturing transistor in semiconductor device |
| TW396602B (en) * | 1997-06-30 | 2000-07-01 | Hyundai Electronics Ind | Highly integrated memory cell and method of manufacturing thereof |
| JP3718058B2 (en) * | 1998-06-17 | 2005-11-16 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor integrated circuit device |
| US5893734A (en) * | 1998-09-14 | 1999-04-13 | Vanguard International Semiconductor Corporation | Method for fabricating capacitor-under-bit line (CUB) dynamic random access memory (DRAM) using tungsten landing plug contacts |
| US5895239A (en) * | 1998-09-14 | 1999-04-20 | Vanguard International Semiconductor Corporation | Method for fabricating dynamic random access memory (DRAM) by simultaneous formation of tungsten bit lines and tungsten landing plug contacts |
| KR100350764B1 (en) * | 1998-12-30 | 2002-11-18 | 주식회사 하이닉스반도체 | Manufacturing method of semiconductor device |
-
2000
- 2000-05-24 KR KR10-2000-0028009A patent/KR100465596B1/en not_active Expired - Fee Related
-
2001
- 2001-05-21 US US09/860,769 patent/US6448179B2/en not_active Expired - Fee Related
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050056615A1 (en) * | 2003-08-18 | 2005-03-17 | Peter Moll | Selective plasma etching process for aluminum oxide patterning |
| US20090093125A1 (en) * | 2007-10-09 | 2009-04-09 | Micron Technology, Inc. | Chemistry and compositions for manufacturing integrated circuits |
| US8759228B2 (en) * | 2007-10-09 | 2014-06-24 | Micron Technology, Inc. | Chemistry and compositions for manufacturing integrated circuits |
| US20090176375A1 (en) * | 2008-01-04 | 2009-07-09 | Benson Russell A | Method of Etching a High Aspect Ratio Contact |
| TWI402908B (en) * | 2008-01-04 | 2013-07-21 | 美光科技公司 | Method of etching high aspect ratio contacts |
| US8614151B2 (en) * | 2008-01-04 | 2013-12-24 | Micron Technology, Inc. | Method of etching a high aspect ratio contact |
Also Published As
| Publication number | Publication date |
|---|---|
| KR100465596B1 (en) | 2005-01-13 |
| US6448179B2 (en) | 2002-09-10 |
| KR20010106923A (en) | 2001-12-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6287905B2 (en) | Method for fabricating semiconductor device | |
| US6448179B2 (en) | Method for fabricating semiconductor device | |
| US6432816B2 (en) | Method for fabricating semiconductor device | |
| US6444559B2 (en) | Method for fabricating semiconductor device | |
| JP5573306B2 (en) | Photomask blank manufacturing method | |
| KR100551071B1 (en) | Method for fabrication of semiconductor device | |
| CN100547729C (en) | Method for fabricating semiconductor devices using tungsten as a sacrificial hard mask | |
| KR100420413B1 (en) | Manufacturing method for semiconductor device | |
| KR100557581B1 (en) | Manufacturing method for semicondutor device | |
| US7087533B2 (en) | Method for fabricating semiconductor device | |
| US20030003659A1 (en) | Method for manufacturing semiconductor memory device by using photoresist pattern exposed with ArF laser beam | |
| KR20010063763A (en) | Manufacturing method for semiconductor device | |
| KR100261682B1 (en) | Manufacturing method of semiconductor device | |
| KR100955184B1 (en) | Manufacturing method of semiconductor device | |
| KR20020058289A (en) | Manufacturing method for semiconductor device | |
| KR100944344B1 (en) | Manufacturing method of semiconductor device | |
| KR100861188B1 (en) | Manufacturing method of semiconductor device | |
| KR20030058247A (en) | A forming method of semiconductor device with improved protection of pattern deformation | |
| KR100527531B1 (en) | Manufacturing method for semiconductor device | |
| KR100369867B1 (en) | Manufacturing method of semiconductor device | |
| KR20000045358A (en) | Fabrication method of semiconductor device | |
| KR20030058635A (en) | Manufacturing method for semiconductor device | |
| KR20010001378A (en) | Manufacturing method for a metal line contact of semiconductor device | |
| KR20020089759A (en) | Manufacturing method for semiconductor device | |
| KR20060074974A (en) | Manufacturing method of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD., KOREA, R Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, JEONG HO;KIM, YU CHANG;REEL/FRAME:012018/0666 Effective date: 20010601 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140910 |