US20010041434A1 - Method of manufacturing non-volatile semiconductor memory device storing charge in gate insulating layer therein - Google Patents
Method of manufacturing non-volatile semiconductor memory device storing charge in gate insulating layer therein Download PDFInfo
- Publication number
- US20010041434A1 US20010041434A1 US08/730,016 US73001696A US2001041434A1 US 20010041434 A1 US20010041434 A1 US 20010041434A1 US 73001696 A US73001696 A US 73001696A US 2001041434 A1 US2001041434 A1 US 2001041434A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- gate insulating
- insulating layer
- memory device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0413—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having charge-trapping gate insulators, e.g. MNOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/69—IGFETs having charge trapping gate insulators, e.g. MNOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/037—Manufacture or treatment of data-storage electrodes comprising charge-trapping insulators
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/661—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
- H10D64/662—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures
- H10D64/663—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures the additional layers comprising a silicide layer contacting the layer of silicon, e.g. polycide gates
-
- H10P14/6309—
-
- H10P14/6322—
-
- H10P14/6522—
-
- H10P14/6529—
-
- H10P14/662—
-
- H10P14/69215—
-
- H10P14/69433—
Definitions
- the present invention relates to a method of manufacturing an electrically programmable non-volatile semiconductor memory device, more particularly a method of manufacturing a non-volatile semiconductor memory device with a threshold voltage which is controlled by impurity implantation in a channel region.
- flash memory EEPROMs There are now mainly two types of flash memory EEPROMs.
- One is the floating gate type flash EEPROM, which can erase and program data by controlling the charge stored in a floating gate formed between a gate insulating layer and a controlling gate via an insulating layer.
- the other is the metal-oxide-nitride-oxide-semiconductor (MONOS) type flash EEPROM, which can erase and program data by controlling the charge stored in a gate insulating layer including a nitride layer.
- MONOS metal-oxide-nitride-oxide-semiconductor
- flash EEPROMs may be classified by the arrangement of the memory cell or the means for programming into a common-source, parallel-array type (NOR type), a separate-source, parallel-array type (AND type), a series type (NAND type), a divided-bit-line, parallel array type (DINOR type), and so on.
- NOR type common-source, parallel-array type
- AND type separate-source, parallel-array type
- NAND type series type
- DINOR type divided-bit-line, parallel array type
- a flash memory requires implantation of impurities into a channel region in order to control the threshold voltage or to make a depletion mode transistor.
- the impurities doped in the channel region are re-diffused by the heating process after forming the gate insulating layer, so the profile of the impurities is modified. This prevents the fabrication of high density memory devices.
- a MONOS type flash memory in particular, requires a depletion mode transistor, so punch through occurs easily and makes fabrication of a high density memory device difficult.
- An object of the present invention is to provide a method of manufacturing a nonvolatile semiconductor memory device which can maintain its impurity profile in its channel region and therefore enables fabrication of a high density memory device.
- a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode comprising the steps of forming the gate insulating layer on a semiconductor substrate, introducing an impurity into a channel region of the semiconductor substrate after forming the gate insulating layer, and forming a gate electrode on the gate insulating layer.
- a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode comprising the steps of forming the gate insulating layer on a semiconductor substrate, forming a polycrystalline silicon layer composed of the gate electrode on the gate insulating layer, and introducing an impurity into a channel region of the semiconductor substrate after forming the polycrystalline silicon layer.
- FIG. 1 is a sectional view of a memory cell of a MONOS type non-volatile semiconductor memory device
- FIGS. 2A to 2 I are sectional views of a memory cell of a MONOS type non-volatile semiconductor memory device at various stages of a manufacturing method in the related art
- FIG. 3 is a view showing the impurity profile in the MONOS type non-volatile semiconductor memory device shown in FIGS. 2A to 2 I;
- FIGS. 4A to 4 I are cross-sectional views of a memory cell of the MONOS type non-volatile semiconductor memory device shown in FIG. 1 at other stages of the manufacturing method according to the present invention.
- FIG. 5 is a view showing the impurity profile in the MONOS type non-volatile semiconductor memory device shown in FIGS. 4A to 4 I.
- FIG. 1 is a view showing the basic configuration of a MONOS type non-volatile semiconductor memory device.
- the MONOS type non-volatile semiconductor memory device 10 has two n + diffusion regions 12 a , 12 b and two n ⁇ diffusion regions which serve as the source and drain in a semiconductor substrate, a gate insulating layer 14 formed on the substrate layer 11 , and a control gate 15 formed on the gate insulating layer 14 .
- Side walls 16 are formed on each side of the control gate 15 and an insulating layer 17 covers the gate insulating layer 14 , control gate 15 , and side walls 16 .
- Interconnections 19 a , 19 b composed of aluminum are connected to the n + diffusion regions 12 a , 12 b via contact holes 18 a , 18 b formed through the insulating layer 17 .
- An n + impurity such as phosphorus is implanted in a channel region 11 A in the substrate 11 to control the threshold voltage or to create a depletion mode transistor.
- reference numeral 20 shows a junction isolation area (LOCOS).
- the gate insulating layer 14 is composed of a first oxide layer (tunnel oxide) 141 which is composed of SiO 2 , a silicon nitride (Si 3 N 4 ) layer 142 on the first oxide layer 141 , and a second oxide layer 143 which is composed of SiO 2 on the silicon nitride layer 142 .
- the control gate 15 is composed of a polycrystalline silicon layer 151 and a refractory metal silicide layer 152 such as tungsten.
- Data is stored in the MONOS type non-volatile semiconductor memory by the accumulation of a charge in the silicon nitride layer 142 of the gate insulating layer 14 .
- the threshold voltage in the write and erase mode is controlled, that is, the amount of the charge is controlled, by changing the voltage applied to the control gate 15 .
- a field oxide layer 20 is grown on the substrate 11 to a thickness of 400 nm by thermal oxidation of the substrate 11 at 950° C. for about 4 hours.
- an n-type impurity such as phosphorus is implanted in the substrate 11 between the field oxide layers 20 .
- a tunnel oxide layer 141 is grown to a thickness of 2 nm by thermal oxidation at 750° C. for about 1 minute.
- a silicon nitride layer 142 is deposited on the tunnel oxide layer 141 to a thickness of 5 to 20 nm by low pressure chemical vapor deposition.
- a top oxide layer 143 is formed to a thickness of 4 nm by thermal oxidation of the surface of the silicon nitride layer 142 , using, for example, pyrogenic oxide at 950° C. for 50 minutes.
- a polycrystalline silicon layer 151 of the control gate 15 is deposited by the CVD method etc.
- the thickness of the polycrystalline silicon layer 151 is not limited, but is preferably less than about 200 nm.
- a tungsten silicide layer 152 is formed on the polycrystalline silicon layer 151 by the CVD method.
- a mask 30 is formed on the area where the gate electrode is to be formed, then the control gate 15 is patterned in the shape of a gate electrode as shown in FIG. 2G by etching, using reactive ion etching (RIE) etc., the silicide layer 152 and the polycrystalline silicon layer 151 .
- RIE reactive ion etching
- n-type ions such as phosphorus (P) or arsenic (As) are implanted, whereby low impurity concentration regions 13 a , 13 b serving as the LDD are created.
- a silicon oxide layer is deposited by CVD and etched by anisotropic etching, so side walls are formed beside the gate insulating layer 14 .
- n + type ions such as phosphorus (P) or arsenic (As) are implanted at 25 keV at a dosage of 1 ⁇ 10 15 cm 2 to 5 ⁇ 10 15 /cm 2 , whereby high impurity concentration regions 13 a , 13 b serving as the source and drain are created.
- contact holes 18 a , 18 b are formed through the insulating layer 17 to reach the n + diffusion regions 12 a , 12 b , and aluminum interconnections 19 a , 19 b are formed, whereby the non-volatile semiconductor memory device 10 as shown in FIG. 1 is completed.
- the forming-annealing process is performed at 400° C. for about 60 minutes.
- the method of manufacturing the MONOS type non-volatile semiconductor memory device shown in FIGS. 2A to 2 I has disadvantages, however. Since the impurities are implanted into the channel region 11 A before forming the gate insulating layer 14 , the impurity profile of the channel region may become distorted as shown in FIG. 3 due to the heat process for forming the gate insulating layer 14 .
- the top oxide layer 143 of the gate insulating layer 14 is formed by thermal oxidation of the silicon nitride layer 142 .
- the thickness of the top oxide layer 143 must be about 2 to 6 nm in a MONOS type non-volatile semiconductor memory device.
- the heat process to produce the top oxide layer 143 should processing at 950° C. for 30 to 80 minutes. It is necessary to maintain the impurity profile in the channel region 11 A in the case of a semiconductor device having fine dimensions, but the profile may become distorted when forming the top oxide layer 143 . This prevents the formation of a high density memory device.
- a MONOS type in particular requires a depletion type transistor, so punch-through occurs easily and reduction of the cell size is harder than another type of memory device.
- a field oxide layer 20 is formed on the substrate 11 to a thickness of 400 nm by thermal oxidation of the substrate 11 at 950° C. for about 4 hours.
- a tunnel oxide layer 141 is grown to a thickness of 2 nm by thermal oxidation at 7504° C. for about 1 minute.
- a silicon nitride layer 142 is deposited on the tunnel oxide layer 141 to a thickness of 5 to 20 nm by low pressure chemical vapor deposition.
- a top oxide layer 143 is formed to a thickness of 4 nm by thermal oxidation for oxidizing the surface of the silicon nitride layer 142 using for example pyrogenic oxide at 950° C. for 50 minutes.
- the polycrystalline silicon layer 151 of the control gate 15 is formed by CVD etc.
- the thickness of the polycrystalline silicon layer 151 is not limited, but preferably is less than about 200 nm.
- an impurity such as phosphorus is implanted at a dosage of 3.0 ⁇ 10 12 /cm 2 at an energy of 35 keV in the substrate 11 between the field oxide layers 20 .
- a tungsten silicide layer 152 is formed on the polycrystalline silicon layer 151 by CVD.
- a mask 30 is formed on the area where the gate electrode is to be formed, then the control gate 15 is patterned in the shape of a gate electrode as shown in FIG. 4G by etching the silicide layer 152 and the polycrystalline silicon layer 151 using for example RIE.
- n-type ions such as phosphorus (P) or arsenic (As) are implanted, whereby low impurity concentration regions 13 a , 13 b serving as LDD are formed.
- a silicon oxide layer is deposited by CVD and etched by anisotropic etching, whereby side walls 16 a , 16 b are formed on each side of the gate insulating layer 14 .
- n + type ions such as phosphorus (P) or arsenic (As) are implanted at 25 keV at a dosage of 1 ⁇ 10 15 to 5.0 ⁇ 10 15 /cm 2 , whereby high impurity concentration regions 12 a , 12 b serving as the source and drain are created.
- an insulating layer 17 is formed on the surface of the substrate, contact holes 18 a , 18 b are formed through the insulating layer 17 to reach the n + diffusion regions 12 a , 12 b , and aluminum interconnections 19 a , 19 b are formed, thereby completing the non-volatile semiconductor memory device 10 as shown in FIG. 1.
- a forming-annealing process is performed at 400° C. for about 60 minutes.
- the MONOS type non-volatile semiconductor memory device fabricated as described above maintains its impurity profile as shown in FIG. 5 and includes the impurity in its gate insulating layer 14 at a concentration of 1 ⁇ 10 17 to 1 ⁇ 10 18 /cm 3 in contrast with the device of a related art shown in FIG. 3.
- the MONOS type non-volatile semiconductor memory device fabricated by the process described in FIGS. 4A to 4 I displays the same data retention as the MONOS type non-volatile semiconductor memory device fabricated by the process described in FIGS. 2A to 2 I.
- an impurity is implanted in the channel region 11 A after forming the gate insulating layer 14 and the polycrystalline silicon layer 151 constituting the control gate 15 , so this MONOS type non-volatile semiconductor memory device has the advantages that the impurity profile in the channel region 11 A can be maintained and the size of the memory cells can be reduced.
- the impurity is introduced into the channel region 11 A after forming the polycrystalline silicon layer 151 , so a hydrofluoric acid solution can be used for later cleaning and contamination with organic compounds and heavy metals can be avoided.
- the silicon nitride layer 142 sustains damage by the ion implantation etc., which increases the traps in the silicon nitride layer 142 .
- the impurity implantation was conducted after forming the gate insulating layer 14 , but this can also be done after forming the polycrystalline silicon layer 151 constituting the gate electrode 15 .
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode, comprising the steps of forming the gate insulating layer on a semiconductor substrate, introducing an impurity into a channel region of the semiconductor substrate after forming the gate insulating layer, or forming a gate electrode on the gate insulating layer.
Description
- 1. Field of the Invention
- The present invention relates to a method of manufacturing an electrically programmable non-volatile semiconductor memory device, more particularly a method of manufacturing a non-volatile semiconductor memory device with a threshold voltage which is controlled by impurity implantation in a channel region.
- 2. Description of the Related Art
- In recent years, there has been much activity in development of flash EEPROMs. There are now mainly two types of flash memory EEPROMs. One is the floating gate type flash EEPROM, which can erase and program data by controlling the charge stored in a floating gate formed between a gate insulating layer and a controlling gate via an insulating layer.
- The other is the metal-oxide-nitride-oxide-semiconductor (MONOS) type flash EEPROM, which can erase and program data by controlling the charge stored in a gate insulating layer including a nitride layer.
- Further, flash EEPROMs may be classified by the arrangement of the memory cell or the means for programming into a common-source, parallel-array type (NOR type), a separate-source, parallel-array type (AND type), a series type (NAND type), a divided-bit-line, parallel array type (DINOR type), and so on.
- A flash memory requires implantation of impurities into a channel region in order to control the threshold voltage or to make a depletion mode transistor. However, the impurities doped in the channel region are re-diffused by the heating process after forming the gate insulating layer, so the profile of the impurities is modified. This prevents the fabrication of high density memory devices.
- A MONOS type flash memory, in particular, requires a depletion mode transistor, so punch through occurs easily and makes fabrication of a high density memory device difficult.
- An object of the present invention is to provide a method of manufacturing a nonvolatile semiconductor memory device which can maintain its impurity profile in its channel region and therefore enables fabrication of a high density memory device.
- According to one aspect of the present invention, there is provided a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode, comprising the steps of forming the gate insulating layer on a semiconductor substrate, introducing an impurity into a channel region of the semiconductor substrate after forming the gate insulating layer, and forming a gate electrode on the gate insulating layer.
- According to another aspect of the present invention, there is provided a method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer composed of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer and a gate electrode, comprising the steps of forming the gate insulating layer on a semiconductor substrate, forming a polycrystalline silicon layer composed of the gate electrode on the gate insulating layer, and introducing an impurity into a channel region of the semiconductor substrate after forming the polycrystalline silicon layer.
- These and other objects and features of the present invention will become clear from the following description of the present invention referring to the accompanying drawings, in which:
- FIG. 1 is a sectional view of a memory cell of a MONOS type non-volatile semiconductor memory device;
- FIGS. 2A to 2I are sectional views of a memory cell of a MONOS type non-volatile semiconductor memory device at various stages of a manufacturing method in the related art;
- FIG. 3 is a view showing the impurity profile in the MONOS type non-volatile semiconductor memory device shown in FIGS. 2A to 2I;
- FIGS. 4A to 4I are cross-sectional views of a memory cell of the MONOS type non-volatile semiconductor memory device shown in FIG. 1 at other stages of the manufacturing method according to the present invention; and
- FIG. 5 is a view showing the impurity profile in the MONOS type non-volatile semiconductor memory device shown in FIGS. 4A to 4I.
- Before describing the preferred embodiments of the present invention, the related arts will be described for background with reference to the drawings.
- FIG. 1 is a view showing the basic configuration of a MONOS type non-volatile semiconductor memory device.
- As shown in FIG. 1, the MONOS type non-volatile
semiconductor memory device 10 has two n+ diffusion regions 12 a, 12 b and two n− diffusion regions which serve as the source and drain in a semiconductor substrate, agate insulating layer 14 formed on thesubstrate layer 11, and acontrol gate 15 formed on thegate insulating layer 14.Side walls 16 are formed on each side of thecontrol gate 15 and aninsulating layer 17 covers thegate insulating layer 14,control gate 15, andside walls 16. 19 a, 19 b composed of aluminum are connected to the n+ diffusion regions 12 a, 12 b viaInterconnections contact holes 18 a, 18 b formed through theinsulating layer 17. An n+ impurity such as phosphorus is implanted in a channel region 11A in thesubstrate 11 to control the threshold voltage or to create a depletion mode transistor. In FIG. 1,reference numeral 20 shows a junction isolation area (LOCOS). - The
gate insulating layer 14 is composed of a first oxide layer (tunnel oxide) 141 which is composed of SiO2, a silicon nitride (Si3N4)layer 142 on thefirst oxide layer 141, and asecond oxide layer 143 which is composed of SiO2 on thesilicon nitride layer 142. - The
control gate 15 is composed of apolycrystalline silicon layer 151 and a refractorymetal silicide layer 152 such as tungsten. - Data is stored in the MONOS type non-volatile semiconductor memory by the accumulation of a charge in the
silicon nitride layer 142 of thegate insulating layer 14. The threshold voltage in the write and erase mode is controlled, that is, the amount of the charge is controlled, by changing the voltage applied to thecontrol gate 15. - Next, referring to FIGS. 2A to 2I, a method of manufacturing the MONOS
non-volatile semiconductor device 10 described above as a related art will be explained. - First, as shown in FIG. 2A, a
field oxide layer 20 is grown on thesubstrate 11 to a thickness of 400 nm by thermal oxidation of thesubstrate 11 at 950° C. for about 4 hours. - Next, an n-type impurity such as phosphorus is implanted in the
substrate 11 between thefield oxide layers 20. - The oxide layer on the
substrate 11 between thefield oxide layers 20 is removed, then atunnel oxide layer 141 is grown to a thickness of 2 nm by thermal oxidation at 750° C. for about 1 minute. - As shown in FIG. 2B, a
silicon nitride layer 142 is deposited on thetunnel oxide layer 141 to a thickness of 5 to 20 nm by low pressure chemical vapor deposition. - Next, as shown in FIG. 2C, a
top oxide layer 143 is formed to a thickness of 4 nm by thermal oxidation of the surface of thesilicon nitride layer 142, using, for example, pyrogenic oxide at 950° C. for 50 minutes. - Next, as shown in FIG. 2D, a
polycrystalline silicon layer 151 of thecontrol gate 15 is deposited by the CVD method etc. The thickness of thepolycrystalline silicon layer 151 is not limited, but is preferably less than about 200 nm. - As shown in FIG. 2E, after forming the
polycrystalline silicon layer 151, atungsten silicide layer 152 is formed on thepolycrystalline silicon layer 151 by the CVD method. - Next, as shown in FIG. 2F, a
mask 30 is formed on the area where the gate electrode is to be formed, then thecontrol gate 15 is patterned in the shape of a gate electrode as shown in FIG. 2G by etching, using reactive ion etching (RIE) etc., thesilicide layer 152 and thepolycrystalline silicon layer 151. - Next, as shown in FIG. 2H, n-type ions (n −) such as phosphorus (P) or arsenic (As) are implanted, whereby low
impurity concentration regions 13 a, 13 b serving as the LDD are created. Then a silicon oxide layer is deposited by CVD and etched by anisotropic etching, so side walls are formed beside thegate insulating layer 14. - n + type ions such as phosphorus (P) or arsenic (As) are implanted at 25 keV at a dosage of 1×1015 cm2 to 5×1015/cm2, whereby high
impurity concentration regions 13 a, 13 b serving as the source and drain are created. - Then annealing is performed to activate the impurities.
- Next, as shown in FIG. 2I, after forming the insulating
layer 17 on the surface of the substrate, contact holes 18 a, 18 b are formed through the insulatinglayer 17 to reach the n+ diffusion regions 12 a, 12 b, and 19 a, 19 b are formed, whereby the non-volatilealuminum interconnections semiconductor memory device 10 as shown in FIG. 1 is completed. - The forming-annealing process is performed at 400° C. for about 60 minutes.
- The method of manufacturing the MONOS type non-volatile semiconductor memory device shown in FIGS. 2A to 2I has disadvantages, however. Since the impurities are implanted into the channel region 11A before forming the
gate insulating layer 14, the impurity profile of the channel region may become distorted as shown in FIG. 3 due to the heat process for forming thegate insulating layer 14. - This disadvantage will be explained in more detail as follows. The
top oxide layer 143 of thegate insulating layer 14 is formed by thermal oxidation of thesilicon nitride layer 142. The thickness of thetop oxide layer 143 must be about 2 to 6 nm in a MONOS type non-volatile semiconductor memory device. The heat process to produce thetop oxide layer 143 should processing at 950° C. for 30 to 80 minutes. It is necessary to maintain the impurity profile in the channel region 11A in the case of a semiconductor device having fine dimensions, but the profile may become distorted when forming thetop oxide layer 143. This prevents the formation of a high density memory device. - A MONOS type in particular requires a depletion type transistor, so punch-through occurs easily and reduction of the cell size is harder than another type of memory device.
- Next, a preferred embodiment of method of manufacturing a MONOS type semiconductor memory device according to the present invention will be described with reference to FIGS. 4A to 4I.
- First, as shown in FIG. 4A, a
field oxide layer 20 is formed on thesubstrate 11 to a thickness of 400 nm by thermal oxidation of thesubstrate 11 at 950° C. for about 4 hours. - The oxide layer on the surface of the
substrate 11 between the field oxide layers 20 is removed, then atunnel oxide layer 141 is grown to a thickness of 2 nm by thermal oxidation at 7504° C. for about 1 minute. - As shown in FIG. 4B, a
silicon nitride layer 142 is deposited on thetunnel oxide layer 141 to a thickness of 5 to 20 nm by low pressure chemical vapor deposition. - Next, as shown in FIG. 4C, a
top oxide layer 143 is formed to a thickness of 4 nm by thermal oxidation for oxidizing the surface of thesilicon nitride layer 142 using for example pyrogenic oxide at 950° C. for 50 minutes. - Next, as shown in FIG. 4D, the
polycrystalline silicon layer 151 of thecontrol gate 15 is formed by CVD etc. The thickness of thepolycrystalline silicon layer 151 is not limited, but preferably is less than about 200 nm. - Next, an impurity such as phosphorus is implanted at a dosage of 3.0×10 12/cm2 at an energy of 35 keV in the
substrate 11 between the field oxide layers 20. - As shown in FIG. 4E, a
tungsten silicide layer 152 is formed on thepolycrystalline silicon layer 151 by CVD. - Next, as shown in FIG. 4F, a
mask 30 is formed on the area where the gate electrode is to be formed, then thecontrol gate 15 is patterned in the shape of a gate electrode as shown in FIG. 4G by etching thesilicide layer 152 and thepolycrystalline silicon layer 151 using for example RIE. - Next, as shown in FIG. 4H, n-type ions (n −) such as phosphorus (P) or arsenic (As) are implanted, whereby low
impurity concentration regions 13 a, 13 b serving as LDD are formed. Then, a silicon oxide layer is deposited by CVD and etched by anisotropic etching, wherebyside walls 16 a, 16 b are formed on each side of thegate insulating layer 14. - n + type ions such as phosphorus (P) or arsenic (As) are implanted at 25 keV at a dosage of 1×1015 to 5.0×1015/cm2, whereby high
12 a, 12 b serving as the source and drain are created.impurity concentration regions - Then, annealing is performed to activate the impurities.
- Next, as shown in FIG. 4I, an insulating
layer 17 is formed on the surface of the substrate, contact holes 18 a, 18 b are formed through the insulatinglayer 17 to reach the n+ diffusion regions 12 a, 12 b, and 19 a, 19 b are formed, thereby completing the non-volatilealuminum interconnections semiconductor memory device 10 as shown in FIG. 1. - A forming-annealing process is performed at 400° C. for about 60 minutes.
- The MONOS type non-volatile semiconductor memory device fabricated as described above maintains its impurity profile as shown in FIG. 5 and includes the impurity in its
gate insulating layer 14 at a concentration of 1×1017 to 1×1018/cm3 in contrast with the device of a related art shown in FIG. 3. - The MONOS type non-volatile semiconductor memory device fabricated by the process described in FIGS. 4A to 4I displays the same data retention as the MONOS type non-volatile semiconductor memory device fabricated by the process described in FIGS. 2A to 2I.
- As described above, according to the embodiment shown in FIGS. 4A to 4I, an impurity is implanted in the channel region 11A after forming the
gate insulating layer 14 and thepolycrystalline silicon layer 151 constituting thecontrol gate 15, so this MONOS type non-volatile semiconductor memory device has the advantages that the impurity profile in the channel region 11A can be maintained and the size of the memory cells can be reduced. - In addition, the impurity is introduced into the channel region 11A after forming the
polycrystalline silicon layer 151, so a hydrofluoric acid solution can be used for later cleaning and contamination with organic compounds and heavy metals can be avoided. - Further, there is the advantage that the
silicon nitride layer 142 sustains damage by the ion implantation etc., which increases the traps in thesilicon nitride layer 142. - In the above embodiment, the impurity implantation was conducted after forming the
gate insulating layer 14, but this can also be done after forming thepolycrystalline silicon layer 151 constituting thegate electrode 15. - Note that the present invention is not limited to the above embodiments and can be modified in various ways within the scope of the present invention.
Claims (12)
1. A method of manufacturing a non-volatile semiconductor memory device, including the steps of forming a gate insulating layer on a semiconductor substrate, forming a gate electrode on the gate insulating layer and introducing impurities into a channel region in a surface area of the semiconductor substrate beneath the gate insulating layer, characterized in that
in the step of forming the gate insulating layer, a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer are formed and stacked in that order,
after the step of forming the gate insulating layer, the step of introducing impurities is carried out.
2. A method according to , further comprising a step of forming a refractory metal silicide layer on the polycrystalline silicon layer to form a gate electrode.
claim 1
3. A method of forming a non-volatile semiconductor memory device, according to , wherein said second oxide layer is formed by a thermal oxidation process on a surface of the silicon nitride layer.
claim 1
4. A method of manufacturing a non-volatile semiconductor memory device, including the steps of forming a gate insulating layer on a semiconductor substrate, forming a polycrystalline silicon layer on the gate insulating layer and introducing impurities into a channel region in a surface area of the semiconductor substrate beneath the gate insulating layer, characterized in that
in the step of forming the gate insulating layer, a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer are formed and stacked in that order,
after the step of forming the polycrystalline silicon layer, the step of introducing impuritis is carried out.
5. A method according to , further comprising a step of forming a refractory metal silicide layer on the polycrystalline silicon layer to form a gate electrode.
claim 4
6. A method of forming a non-volatile semiconductor memory device, according to , wherein said second oxide layer is formed by a thermal oxidation process on a surface of the silicon nitride layer.
claim 4
7. A method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer including a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer, and a gate electrode, comprising the steps of
forming the gate insulating layer on a semiconductor substrate,
introducing an impurity into a channel region of the semiconductor substrate after forming the gate insulating layer, and
forming a gate electrode on the gate insulating layer.
8. A method according to , further comprising a step of forming a refractory metal silicide layer on the polycrystalline silicon layer to form a gate electrode.
claim 7
9. A method according to 7, wherein said second silicon oxide layer is formed by oxidizing the silicon nitride layer.
10. A method of manufacturing a non-volatile semiconductor memory device having a gate insulating layer including a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer, and a gate electrode, comprising the steps of
forming the gate insulating layer on a semiconductor substrate,
forming a polycrystalline silicon layer composed of the gate electrode on the gate insulating layer, and
introducing an impurity into a channel region of the semiconductor substrate after forming the polycrystalline silicon layer.
11. A method according to , further comprising a step of forming a refractory metal silicide layer on the polycrystalline silicon layer to form a gate electrode.
claim 10
12. A method according to , wherein said second silicon oxide layer is formed by oxidizing the silicon nitride layer.
claim 10
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP7-265834 | 1995-10-13 | ||
| JP26583495A JP3399186B2 (en) | 1995-10-13 | 1995-10-13 | Manufacturing method of nonvolatile semiconductor memory device |
| JPP07-265834 | 1995-10-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010041434A1 true US20010041434A1 (en) | 2001-11-15 |
| US6399466B2 US6399466B2 (en) | 2002-06-04 |
Family
ID=17422713
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/730,016 Expired - Fee Related US6399466B2 (en) | 1995-10-13 | 1996-10-11 | Method of manufacturing non-volatile semiconductor memory device storing charge in gate insulating layer therein |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6399466B2 (en) |
| JP (1) | JP3399186B2 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6593187B1 (en) * | 2001-08-27 | 2003-07-15 | Taiwan Semiconductor Manufacturing Company | Method to fabricate a square poly spacer in flash |
| US20040069990A1 (en) * | 2002-10-15 | 2004-04-15 | Matrix Semiconductor, Inc. | Thin film transistor with metal oxide layer and method of making same |
| US20050023644A1 (en) * | 2001-11-07 | 2005-02-03 | Denso Corporation | Stabilization in device characteristics of a bipolar transistor that is included in a semiconductor device with a CMOSFET |
| WO2006076625A1 (en) * | 2005-01-12 | 2006-07-20 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW488064B (en) * | 1999-03-08 | 2002-05-21 | Toshiba Corp | Nonvolatile semiconductor device and manufacturing method, nonvolatile semiconductor memory device and manufacturing method, and semiconductor memory device mixed with nonvolatile and volatile semiconductor memory devices and manufacturing method |
| JP3973819B2 (en) | 1999-03-08 | 2007-09-12 | 株式会社東芝 | Semiconductor memory device and manufacturing method thereof |
| JP4792620B2 (en) * | 2000-06-21 | 2011-10-12 | ソニー株式会社 | Nonvolatile semiconductor memory device and manufacturing method thereof |
| JP4058232B2 (en) * | 2000-11-29 | 2008-03-05 | 株式会社ルネサステクノロジ | Semiconductor device and IC card |
| US6458661B1 (en) * | 2001-06-18 | 2002-10-01 | Macronix International Co., Ltd. | Method of forming NROM |
| KR100395755B1 (en) * | 2001-06-28 | 2003-08-21 | 삼성전자주식회사 | Non-volatile memory device and method of fabricating the same |
| US6812491B2 (en) * | 2002-03-22 | 2004-11-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor memory cell and semiconductor memory device |
| KR100432888B1 (en) * | 2002-04-12 | 2004-05-22 | 삼성전자주식회사 | Non-volitile memory device and method thereof |
| JP2004039866A (en) | 2002-07-03 | 2004-02-05 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| KR100504691B1 (en) * | 2003-01-10 | 2005-08-03 | 삼성전자주식회사 | Non-volatile memory device having a charge strage insulator and method of fabricating the same |
| JP2006319082A (en) * | 2005-05-12 | 2006-11-24 | Sony Corp | Nonvolatile semiconductor memory device |
| JP2007103764A (en) * | 2005-10-06 | 2007-04-19 | Sharp Corp | Semiconductor memory device and manufacturing method thereof |
| JP5040676B2 (en) * | 2008-01-21 | 2012-10-03 | 富士通セミコンダクター株式会社 | Semiconductor memory device |
| US8441063B2 (en) * | 2010-12-30 | 2013-05-14 | Spansion Llc | Memory with extended charge trapping layer |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2926874A1 (en) * | 1979-07-03 | 1981-01-22 | Siemens Ag | METHOD FOR PRODUCING LOW-RESISTANT, DIFFUSED AREAS IN SILICON GATE TECHNOLOGY |
| US4313782A (en) * | 1979-11-14 | 1982-02-02 | Rca Corporation | Method of manufacturing submicron channel transistors |
| US4441247A (en) * | 1981-06-29 | 1984-04-10 | Intel Corporation | Method of making MOS device by forming self-aligned polysilicon and tungsten composite gate |
| DE3583472D1 (en) * | 1984-08-28 | 1991-08-22 | Toshiba Kawasaki Kk | METHOD FOR PRODUCING A SEMICONDUCTOR ARRANGEMENT WITH A GATE ELECTRODE. |
| US5168334A (en) * | 1987-07-31 | 1992-12-01 | Texas Instruments, Incorporated | Non-volatile semiconductor memory |
| US5399514A (en) * | 1990-04-24 | 1995-03-21 | Seiko Epson Corporation | Method for manufacturing improved lightly doped diffusion (LDD) semiconductor device |
| US5147813A (en) * | 1990-08-15 | 1992-09-15 | Intel Corporation | Erase performance improvement via dual floating gate processing |
| JP2976585B2 (en) * | 1991-05-10 | 1999-11-10 | ソニー株式会社 | Method for manufacturing semiconductor device |
| JP3277533B2 (en) * | 1992-01-08 | 2002-04-22 | ソニー株式会社 | Method for manufacturing semiconductor device |
| US5324675A (en) * | 1992-03-31 | 1994-06-28 | Kawasaki Steel Corporation | Method of producing semiconductor devices of a MONOS type |
| JPH05304277A (en) * | 1992-04-28 | 1993-11-16 | Rohm Co Ltd | Manufacture of semiconductor device |
| WO1993024959A1 (en) * | 1992-05-29 | 1993-12-09 | Citizen Watch Co., Ltd. | Semiconductor nonvolatile storage device, semiconductor device, and its manufacture method |
| US5436481A (en) * | 1993-01-21 | 1995-07-25 | Nippon Steel Corporation | MOS-type semiconductor device and method of making the same |
| JPH07335883A (en) * | 1994-06-15 | 1995-12-22 | Toshiba Corp | Method for manufacturing semiconductor device |
| US5661071A (en) * | 1996-04-01 | 1997-08-26 | Chartered Semiconductor Manufacturing Pte Ltd | Method of making an antifuse cell with tungsten silicide electrode |
| US5668065A (en) * | 1996-08-01 | 1997-09-16 | Winbond Electronics Corp. | Process for simultaneous formation of silicide-based self-aligned contacts and local interconnects |
-
1995
- 1995-10-13 JP JP26583495A patent/JP3399186B2/en not_active Expired - Fee Related
-
1996
- 1996-10-11 US US08/730,016 patent/US6399466B2/en not_active Expired - Fee Related
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6593187B1 (en) * | 2001-08-27 | 2003-07-15 | Taiwan Semiconductor Manufacturing Company | Method to fabricate a square poly spacer in flash |
| US20050023644A1 (en) * | 2001-11-07 | 2005-02-03 | Denso Corporation | Stabilization in device characteristics of a bipolar transistor that is included in a semiconductor device with a CMOSFET |
| US20040069990A1 (en) * | 2002-10-15 | 2004-04-15 | Matrix Semiconductor, Inc. | Thin film transistor with metal oxide layer and method of making same |
| US6858899B2 (en) | 2002-10-15 | 2005-02-22 | Matrix Semiconductor, Inc. | Thin film transistor with metal oxide layer and method of making same |
| WO2006076625A1 (en) * | 2005-01-12 | 2006-07-20 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
| GB2437447A (en) * | 2005-01-12 | 2007-10-24 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
| GB2437447B (en) * | 2005-01-12 | 2008-07-16 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
| US8125018B2 (en) | 2005-01-12 | 2012-02-28 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
| DE112006000208B4 (en) * | 2005-01-12 | 2014-04-03 | Spansion Llc | Memory device with trapezoidal bitlines and method of making the same, and array of memory elements |
| US8957472B2 (en) | 2005-01-12 | 2015-02-17 | Spansion Llc | Memory device having trapezoidal bitlines and method of fabricating same |
Also Published As
| Publication number | Publication date |
|---|---|
| US6399466B2 (en) | 2002-06-04 |
| JP3399186B2 (en) | 2003-04-21 |
| JPH09116032A (en) | 1997-05-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6177318B1 (en) | Integration method for sidewall split gate monos transistor | |
| US6486028B1 (en) | Method of fabricating a nitride read-only-memory cell vertical structure | |
| US6399466B2 (en) | Method of manufacturing non-volatile semiconductor memory device storing charge in gate insulating layer therein | |
| EP1399965B1 (en) | Isolation of sonos devices | |
| US7663176B2 (en) | Method of manufacturing a nonvolatile semiconductor memory device, and a nonvolatile semiconductor memory device | |
| US7390718B2 (en) | SONOS embedded memory with CVD dielectric | |
| KR100642898B1 (en) | Transistor of semiconductor device and manufacturing method thereof | |
| KR100349789B1 (en) | Semiconductor integrated circuit device and its manufacturing method | |
| KR100414562B1 (en) | Method of manufacturing a nonvolatile memory cell | |
| US7190021B2 (en) | Non-volatile memory device having improved programming and erasing characteristics and method of fabricating the same | |
| US5915178A (en) | Method for improving the endurance of split gate flash EEPROM devices via the addition of a shallow source side implanted region | |
| JPH10116926A (en) | Nonvolatile memory device having concave floating gate and method of manufacturing the same | |
| US20020022322A1 (en) | Triple self-aligned split-gate non-volatile memory device | |
| JPH07115143A (en) | Non-volatile memory manufacturing method | |
| US6806143B2 (en) | Self-aligned source pocket for flash memory cells | |
| US4735919A (en) | Method of making a floating gate memory cell | |
| US7741179B2 (en) | Method of manufacturing flash semiconductor device | |
| US20070200165A1 (en) | Floating gate, a nonvolatile memory device including the floating gate and method of fabricating the same | |
| US6025229A (en) | Method of fabricating split-gate source side injection flash memory array | |
| US7060627B2 (en) | Method of decreasing charging effects in oxide-nitride-oxide (ONO) memory arrays | |
| US20020000605A1 (en) | Method of fabricating high-coupling ratio split gate flash memory cell array | |
| US20030011018A1 (en) | Flash floating gate using epitaxial overgrowth | |
| KR100209338B1 (en) | Method for manufacturing non-voltile semiconductor memory device | |
| EP1338037A1 (en) | Planar structure and methods of fabricating non-volatile memory devices | |
| JPH09326446A (en) | Semiconductor memory device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NAKAMURA, AKIHIRO;REEL/FRAME:008357/0361 Effective date: 19970129 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060604 |