US20010036695A1 - Chip scale package - Google Patents
Chip scale package Download PDFInfo
- Publication number
- US20010036695A1 US20010036695A1 US09/840,439 US84043901A US2001036695A1 US 20010036695 A1 US20010036695 A1 US 20010036695A1 US 84043901 A US84043901 A US 84043901A US 2001036695 A1 US2001036695 A1 US 2001036695A1
- Authority
- US
- United States
- Prior art keywords
- die
- contact
- wafer
- metal
- slot
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W76/60—
-
- H10W76/138—
-
- H10W95/00—
Definitions
- This invention relates to semiconductor device packages and the method of making such packages and more specifically relates to a chip-scale package aid method of its manufacture.
- semiconductor device packages are well known for housing and protecting semiconductor die and for providing output connections to the die electrodes.
- the semiconductor die are diced from a large parent wafer in which the die diffusions and metallizing are made in conventional wafer processing equipment.
- Such die may be diodes, field effect transistors, thyristors and the like.
- the die are fragile and the die surfaces must be protected from external environment. Further, convenient leads must be connected to the die electrodes for connection of the die in electrical circuits.
- such die are singulated from the wafer, as by sawing, and the bottom of the die is mounted on and connected to a portion of a lead frame which has identical sections to receive respective die.
- the top electrodes of the die are then commonly wire bonded to other portions of the lead frame, and a molded insulation housing is then formed over each lead frame section enclosing the die, and permitting lead portions of the lead frame to penetrate through the molded housing to be available for external connection.
- packaged semiconductor devices be as small as possible to enable the mounting of many such devices on a support surface, such as a printed circuit board or an IMS (insulation-metal-substrate) support surface.
- a support surface such as a printed circuit board or an IMS (insulation-metal-substrate) support surface.
- Devices housed in the conventional manner occupy a much larger area than the area of the die which is housed. It would be very desirable to provide a semiconductor package which offers the same purposes of the conventional housing (of protecting the die and providing convenient external connection to the die electrodes), but which will occupy less surface area on a support surface.
- This invention provides a novel semiconductor die package of “chip-scale”. That is, the package of the present invention occupies very little more area than the actual area of the die. Thus, the invention reduces the package area (or “footprint”) to close to the irreducible area of the die itself.
- the invention also provides a novel process for forming such chip-scale packages.
- semiconductor die are first processed in conventional wafer form.
- the completed semiconductor wafer is then bonded to a bottom contact wafer which is preferably made of a metal having thermal expansion characteristics similar to those of silicon, and, typically may be of molybdenum or tungsten.
- the die bottom will have a bottom electrode of any suitable metal and is preferably overcoated with silver.
- the base contact plate or wafer preferably has a metallized (silver) surface.
- the bottom surface of the silicon wafer and top surface of the base contact can be connected by diffusion bonding, soldering, eutectic bonding or the like.
- the top contact wafer is similarly of a material having thermal expansion characteristics matched to that of silicon and its bottom surface can be metallized with silver, matching the metallized top surface of the electrode, or electrodes, on the die wafer surface.
- the top contact is further processed so that the contact sections for each die location are pre-cut to define separate contact portions when the devices are singulated.
- the separated cuts are filled in with a suitable plastic such as an epoxy or polyamide.
- a bottom groove in the top contact is filled with a plastic filler also encloses respective device areas and defines a thinned area.
- top metal wafer and base metal wafer are then bonded to the silicon die wafer in a common bonding or soldering operation, with the top electrode contacts aligning with and contacting the contact areas of the respective die.
- the bonded assembly is then saw-cut to singulate each die (in the conventional die streets) with its respective top and base contacts covering the full top and bottom die area.
- the die junctions are well protected and wire bond or pressure connections can be easily made to the top and bottom contacts.
- FIG. 1 is an exploded view of the top and bottom contacts and silicon die in wafer form.
- FIG. 2 is a bottom view of the top contact of FIG. 1 to show the pattern of machined cuts in the wafer for use with a MOSgated wafer die having source and gate electrodes on its top surface.
- FIG. 3 shows the wafers of FIGS. 1 and 2 brought together for bonding.
- FIG. 4 is an exploded view of one of the bonded die of FIGS. 1 and 3 after singulation.
- FIG. 5 is an exploded view of a die made in accordance with the invention, but having a different top electrode pattern.
- FIGS. 6 and 7 show the die of FIG. 5 in its assembled condition.
- FIG. 1 there is shown one die section taken from an assembly of three wafers 10 , 11 and 12 .
- the wafers will have a much larger extent than that shown, and typically can contain hundreds or even thousands of die identical to that detailed in FIG. 1.
- the die wafer 11 is a silicon wafer which has been conventionally processed to define a power MOSFET which may be that shown in U.S. Pat. No. 5,008,725.
- each of the die in the wafer 11 will have a bottom aluminum drain electrode 12 a , a top source electrode 13 and a gate electrode 14 .
- Each die will be separated from other die in wafer 11 by “streets” which provide a small area for saw cutting the die apart. Other devices could be used such as diode die, thyristor die and the like.
- Wafer 10 in FIG. 1 is a base contact wafer and is preferably of a metal having expansion characteristics matched to those of silicon and may be molybdenum or tungsten or the like.
- the top surface of wafer 10 may have a silver metallized surface layer 20 .
- the bottom surface of aluminum contact 12 a may also be metallized with silver. Metals other than silver can be used.
- Wafer 12 in FIGS. 1 and 2 is also of an expansion metal such as molybdenum, but has a surface configuration which matches the top electrodes of the die in wafer 11 .
- the gate contact portions 30 of wafer 12 are fully isolated from the source contact portions 31 (after the die are singulated).
- a series of intersecting grooves 32 are formed in the bottom of wafer 12 and define saw cut regions 33 (FIG. 3) for singulating the die.
- Thru-cut slots 34 shown shaded in FIG. 2 separate the gate contacts 30 from the source contacts 31 after singulation.
- thru-cut slots 34 and shallower slots 32 are preferably back-filled with plastic (epoxy or polyamide) as shown in FIG. 3.
- the bottom surface of wafer 12 will then have gate contact portions and source contact sections aligned with gate pad or electrode 14 and source electrode 13 respectively. These bottom surface portions may also be metallized with silver or the like.
- FIG. 3 shows the assembly process of the three wafers 10 , 11 and 12 of FIG. 1 in which the wafers 11 and 12 are carefully aligned with one another to match up the respective source and gate electrodes. Thereafter, wafers 10 , 11 and 12 are simultaneously bonded together as by soldering, diffusion bonding, eutectic bonding or any other desired bonding process.
- FIG. 4 shows a singulated die in exploded form.
- FIG. 5 shows a MOSFET die 40 with a different surface pattern in which a gate pad 41 has gate fingers 42 extending therefrom and insulated from a source electrode surface 43 , as in U.S. Pat. No. 5,130,767.
- the upper source expansion contact 50 will have suitable undercuts (not shown) which avoid contact with gate pad 41 and its extending fingers 42 .
- FIG. 7 shows a protective insulation filter 60 surrounding the edge of die 40 and insulating gate electrode 51 from source electrode 50 .
Landscapes
- Die Bonding (AREA)
- Thyristors (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
- This application is based on and claims priority to U.S. Provisional Patent Application No. 60/130,540, (Attorney Docket No. IR-1685(PROV) (2-2000), filed Apr. 22, 1999, the entire disclosure of which is hereby incorporated by reference.
- This invention relates to semiconductor device packages and the method of making such packages and more specifically relates to a chip-scale package aid method of its manufacture.
- Semiconductor device packages are well known for housing and protecting semiconductor die and for providing output connections to the die electrodes. Commonly, the semiconductor die are diced from a large parent wafer in which the die diffusions and metallizing are made in conventional wafer processing equipment. Such die may be diodes, field effect transistors, thyristors and the like. The die are fragile and the die surfaces must be protected from external environment. Further, convenient leads must be connected to the die electrodes for connection of the die in electrical circuits.
- Commonly, such die are singulated from the wafer, as by sawing, and the bottom of the die is mounted on and connected to a portion of a lead frame which has identical sections to receive respective die. The top electrodes of the die are then commonly wire bonded to other portions of the lead frame, and a molded insulation housing is then formed over each lead frame section enclosing the die, and permitting lead portions of the lead frame to penetrate through the molded housing to be available for external connection.
- It is desirable in many applications that packaged semiconductor devices be as small as possible to enable the mounting of many such devices on a support surface, such as a printed circuit board or an IMS (insulation-metal-substrate) support surface. Devices housed in the conventional manner occupy a much larger area than the area of the die which is housed. It would be very desirable to provide a semiconductor package which offers the same purposes of the conventional housing (of protecting the die and providing convenient external connection to the die electrodes), but which will occupy less surface area on a support surface.
- This invention provides a novel semiconductor die package of “chip-scale”. That is, the package of the present invention occupies very little more area than the actual area of the die. Thus, the invention reduces the package area (or “footprint”) to close to the irreducible area of the die itself. The invention also provides a novel process for forming such chip-scale packages.
- In accordance with the present invention semiconductor die are first processed in conventional wafer form. The completed semiconductor wafer is then bonded to a bottom contact wafer which is preferably made of a metal having thermal expansion characteristics similar to those of silicon, and, typically may be of molybdenum or tungsten. In this bonding process, the die bottom will have a bottom electrode of any suitable metal and is preferably overcoated with silver. Similarly, the base contact plate or wafer preferably has a metallized (silver) surface. Thus, the bottom surface of the silicon wafer and top surface of the base contact can be connected by diffusion bonding, soldering, eutectic bonding or the like.
- The top contact wafer is similarly of a material having thermal expansion characteristics matched to that of silicon and its bottom surface can be metallized with silver, matching the metallized top surface of the electrode, or electrodes, on the die wafer surface.
- The top contact is further processed so that the contact sections for each die location are pre-cut to define separate contact portions when the devices are singulated. The separated cuts are filled in with a suitable plastic such as an epoxy or polyamide. A bottom groove in the top contact is filled with a plastic filler also encloses respective device areas and defines a thinned area.
- The top metal wafer and base metal wafer are then bonded to the silicon die wafer in a common bonding or soldering operation, with the top electrode contacts aligning with and contacting the contact areas of the respective die.
- The bonded assembly is then saw-cut to singulate each die (in the conventional die streets) with its respective top and base contacts covering the full top and bottom die area. The die junctions are well protected and wire bond or pressure connections can be easily made to the top and bottom contacts.
- FIG. 1 is an exploded view of the top and bottom contacts and silicon die in wafer form.
- FIG. 2 is a bottom view of the top contact of FIG. 1 to show the pattern of machined cuts in the wafer for use with a MOSgated wafer die having source and gate electrodes on its top surface.
- FIG. 3 shows the wafers of FIGS. 1 and 2 brought together for bonding.
- FIG. 4 is an exploded view of one of the bonded die of FIGS. 1 and 3 after singulation.
- FIG. 5 is an exploded view of a die made in accordance with the invention, but having a different top electrode pattern.
- FIGS. 6 and 7 show the die of FIG. 5 in its assembled condition.
- Referring first to FIG. 1, there is shown one die section taken from an assembly of three
10, 11 and 12. The wafers will have a much larger extent than that shown, and typically can contain hundreds or even thousands of die identical to that detailed in FIG. 1.wafers - The die
wafer 11 is a silicon wafer which has been conventionally processed to define a power MOSFET which may be that shown in U.S. Pat. No. 5,008,725. Thus, each of the die in thewafer 11 will have a bottomaluminum drain electrode 12 a, atop source electrode 13 and agate electrode 14. Each die will be separated from other die inwafer 11 by “streets” which provide a small area for saw cutting the die apart. Other devices could be used such as diode die, thyristor die and the like. - Wafer 10 in FIG. 1 is a base contact wafer and is preferably of a metal having expansion characteristics matched to those of silicon and may be molybdenum or tungsten or the like. The top surface of
wafer 10 may have a silvermetallized surface layer 20. The bottom surface ofaluminum contact 12 a may also be metallized with silver. Metals other than silver can be used. - Wafer 12 in FIGS. 1 and 2 is also of an expansion metal such as molybdenum, but has a surface configuration which matches the top electrodes of the die in
wafer 11. Thus, thegate contact portions 30 ofwafer 12 are fully isolated from the source contact portions 31 (after the die are singulated). As best shown in FIG. 2, a series of intersectinggrooves 32 are formed in the bottom ofwafer 12 and define saw cut regions 33 (FIG. 3) for singulating the die. Thru-cut slots 34, shown shaded in FIG. 2 separate thegate contacts 30 from thesource contacts 31 after singulation. Note that thru-cut slots 34 andshallower slots 32 are preferably back-filled with plastic (epoxy or polyamide) as shown in FIG. 3. - The bottom surface of
wafer 12 will then have gate contact portions and source contact sections aligned with gate pad orelectrode 14 andsource electrode 13 respectively. These bottom surface portions may also be metallized with silver or the like. - FIG. 3 shows the assembly process of the three
10, 11 and 12 of FIG. 1 in which thewafers 11 and 12 are carefully aligned with one another to match up the respective source and gate electrodes. Thereafter,wafers 10, 11 and 12 are simultaneously bonded together as by soldering, diffusion bonding, eutectic bonding or any other desired bonding process.wafers - The bonded wafers are then diced to singulate the die, as by sawing through the centers of
grooves 32. In some cases, after sawing, the exposed edges of die 11 may need extra protection by a small insulation coating. FIG. 4 shows a singulated die in exploded form. - It will be apparent that the present invention is applicable to numerous types of device, including diodes, thyristors and FETs of all varieties. Suitable adjustments will be made in the contact wafers, depending on the shape of the electrodes in the die wafer. Thus, FIG. 5 shows a MOSFET die 40 with a different surface pattern in which a
gate pad 41 has gate fingers 42 extending therefrom and insulated from asource electrode surface 43, as in U.S. Pat. No. 5,130,767. In this case, the uppersource expansion contact 50 will have suitable undercuts (not shown) which avoid contact withgate pad 41 and its extending fingers 42. The top expansion contact wafer will then have separatedgate portion 51 andsource portion 50 which are otherwise the same as those of the embodiment of FIGS. 1 to 4. FIG. 7 shows aprotective insulation filter 60 surrounding the edge ofdie 40 and insulatinggate electrode 51 fromsource electrode 50. - While the upper and lower contact plates are shown as uniformly metallic, it should be noted that any conductive composition can be used either soldered or otherwise adhered to the die surfaces or otherwise deposited thereon.
- Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention not be limited by the specific disclosure herein.
Claims (17)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/840,439 US6396091B2 (en) | 1999-04-22 | 2001-04-23 | Chip scale package |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13054099P | 1999-04-22 | 1999-04-22 | |
| US09/556,213 US6281096B1 (en) | 1999-04-22 | 2000-04-21 | Chip scale packaging process |
| US09/840,439 US6396091B2 (en) | 1999-04-22 | 2001-04-23 | Chip scale package |
Related Parent Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/556,213 Division US6281096B1 (en) | 1999-04-22 | 2000-04-21 | Chip scale packaging process |
| US09566213 Division | 2000-05-05 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010036695A1 true US20010036695A1 (en) | 2001-11-01 |
| US6396091B2 US6396091B2 (en) | 2002-05-28 |
Family
ID=22445165
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/556,213 Expired - Lifetime US6281096B1 (en) | 1999-04-22 | 2000-04-21 | Chip scale packaging process |
| US09/840,439 Expired - Lifetime US6396091B2 (en) | 1999-04-22 | 2001-04-23 | Chip scale package |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/556,213 Expired - Lifetime US6281096B1 (en) | 1999-04-22 | 2000-04-21 | Chip scale packaging process |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US6281096B1 (en) |
| AU (1) | AU4974500A (en) |
| TW (1) | TW483093B (en) |
| WO (1) | WO2000065647A1 (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5858459A (en) * | 1996-02-22 | 1999-01-12 | Micron Technology, Inc. | Cassette invertor apparatus and method |
| TW504427B (en) * | 2001-09-25 | 2002-10-01 | Honeywell Int Inc | Composition, methods and devices for high temperature lead-free solder |
| US6917090B2 (en) * | 2003-04-07 | 2005-07-12 | Micron Technology, Inc. | Chip scale image sensor package |
| US7034385B2 (en) * | 2003-08-05 | 2006-04-25 | International Rectifier Corporation | Topless semiconductor package |
| DE102006034679A1 (en) * | 2006-07-24 | 2008-01-31 | Infineon Technologies Ag | Semiconductor module with power semiconductor chip and passive component and method for producing the same |
| JP2012195388A (en) * | 2011-03-15 | 2012-10-11 | Toshiba Corp | Semiconductor device manufacturing method and semiconductor device |
| US9728935B2 (en) * | 2015-06-05 | 2017-08-08 | Lumentum Operations Llc | Chip-scale package and semiconductor device assembly |
Family Cites Families (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4063272A (en) * | 1975-11-26 | 1977-12-13 | General Electric Company | Semiconductor device and method of manufacture thereof |
| US5008725C2 (en) * | 1979-05-14 | 2001-05-01 | Internat Rectifer Corp | Plural polygon source pattern for mosfet |
| US5130767C1 (en) * | 1979-05-14 | 2001-08-14 | Int Rectifier Corp | Plural polygon source pattern for mosfet |
| JPH07111940B2 (en) | 1987-09-11 | 1995-11-29 | 日産自動車株式会社 | Method for joining semiconductor substrates |
| US5216278A (en) | 1990-12-04 | 1993-06-01 | Motorola, Inc. | Semiconductor device having a pad array carrier package |
| US5241133A (en) | 1990-12-21 | 1993-08-31 | Motorola, Inc. | Leadless pad array chip carrier |
| US5151388A (en) * | 1991-05-07 | 1992-09-29 | Hughes Aircraft Company | Flip interconnect |
| US5273940A (en) * | 1992-06-15 | 1993-12-28 | Motorola, Inc. | Multiple chip package with thinned semiconductor chips |
| US5592025A (en) | 1992-08-06 | 1997-01-07 | Motorola, Inc. | Pad array semiconductor device |
| US5352926A (en) | 1993-01-04 | 1994-10-04 | Motorola, Inc. | Flip chip package and method of making |
| US5355283A (en) | 1993-04-14 | 1994-10-11 | Amkor Electronics, Inc. | Ball grid array with via interconnection |
| US5734201A (en) | 1993-11-09 | 1998-03-31 | Motorola, Inc. | Low profile semiconductor device with like-sized chip and mounting substrate |
| US5467253A (en) | 1994-06-30 | 1995-11-14 | Motorola, Inc. | Semiconductor chip package and method of forming |
| KR960015869A (en) | 1994-10-03 | 1996-05-22 | Semiconductor package integrated with semiconductor chip and manufacturing method thereof | |
| US5583376A (en) | 1995-01-03 | 1996-12-10 | Motorola, Inc. | High performance semiconductor device with resin substrate and method for making the same |
| JP2679681B2 (en) | 1995-04-28 | 1997-11-19 | 日本電気株式会社 | Semiconductor device, package for semiconductor device, and manufacturing method thereof |
| US5844168A (en) | 1995-08-01 | 1998-12-01 | Minnesota Mining And Manufacturing Company | Multi-layer interconnect sutructure for ball grid arrays |
| KR0157899B1 (en) | 1995-09-22 | 1998-12-01 | 문정환 | Coupling structure for bonding semiconductor device of subsrate |
| US5674785A (en) | 1995-11-27 | 1997-10-07 | Micron Technology, Inc. | Method of producing a single piece package for semiconductor die |
| JPH09213753A (en) | 1995-11-30 | 1997-08-15 | Ricoh Co Ltd | Connection structure between semiconductor device and printed circuit board |
| US5578841A (en) * | 1995-12-18 | 1996-11-26 | Motorola, Inc. | Vertical MOSFET device having frontside and backside contacts |
| US5866939A (en) | 1996-01-21 | 1999-02-02 | Anam Semiconductor Inc. | Lead end grid array semiconductor package |
| US5731709A (en) | 1996-01-26 | 1998-03-24 | Motorola, Inc. | Method for testing a ball grid array semiconductor device and a device for such testing |
| KR100231276B1 (en) | 1996-06-21 | 1999-11-15 | 황인길 | Semiconductor package structure and its manufacturing method |
| US5866949A (en) | 1996-12-02 | 1999-02-02 | Minnesota Mining And Manufacturing Company | Chip scale ball grid array for integrated circuit packaging |
| US5889332A (en) | 1997-02-21 | 1999-03-30 | Hewlett-Packard Company | Area matched package |
| JP3920399B2 (en) | 1997-04-25 | 2007-05-30 | 株式会社東芝 | Multi-chip semiconductor device chip alignment method, and multi-chip semiconductor device manufacturing method and manufacturing apparatus |
| JPH10335567A (en) | 1997-05-30 | 1998-12-18 | Mitsubishi Electric Corp | Semiconductor integrated circuit device |
| US5831832A (en) | 1997-08-11 | 1998-11-03 | Motorola, Inc. | Molded plastic ball grid array package |
-
2000
- 2000-04-21 WO PCT/US2000/010785 patent/WO2000065647A1/en not_active Ceased
- 2000-04-21 TW TW089107552A patent/TW483093B/en not_active IP Right Cessation
- 2000-04-21 AU AU49745/00A patent/AU4974500A/en not_active Abandoned
- 2000-04-21 US US09/556,213 patent/US6281096B1/en not_active Expired - Lifetime
-
2001
- 2001-04-23 US US09/840,439 patent/US6396091B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| TW483093B (en) | 2002-04-11 |
| AU4974500A (en) | 2000-11-10 |
| US6396091B2 (en) | 2002-05-28 |
| WO2000065647A1 (en) | 2000-11-02 |
| WO2000065647B1 (en) | 2000-12-21 |
| US6281096B1 (en) | 2001-08-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6271060B1 (en) | Process of fabricating a chip scale surface mount package for semiconductor device | |
| US6444499B1 (en) | Method for fabricating a snapable multi-package array substrate, snapable multi-package array and snapable packaged electronic components | |
| US7211471B1 (en) | Exposed lead QFP package fabricated through the use of a partial saw process | |
| US6975038B1 (en) | Chip scale pin array | |
| US7605451B2 (en) | RF power transistor having an encapsulated chip package | |
| US12087717B2 (en) | Semiconductor package and methods of manufacturing a semiconductor package | |
| US9337155B2 (en) | Semiconductor component with moisture barrier for sealing semiconductor body | |
| CN103426837B (en) | Semiconductor packages and the method for forming semiconductor packages | |
| US20250329545A1 (en) | Chip-substrate composite semiconductor device | |
| US8722462B2 (en) | Semiconductor package | |
| US11721654B2 (en) | Ultra-thin multichip power devices | |
| CN102468194A (en) | Semiconductor device packaging method and semiconductor device package | |
| US6281096B1 (en) | Chip scale packaging process | |
| US6576988B2 (en) | Semiconductor package | |
| US10916485B2 (en) | Molded wafer level packaging | |
| US6284570B1 (en) | Method of manufacturing a semiconductor component from a conductive substrate containing a plurality of vias | |
| KR100639556B1 (en) | Chip Scale Stacking Package and Manufacturing Method Thereof | |
| CN111244061B (en) | Packaging structure of GaN devices | |
| US8633581B2 (en) | Semiconductor device | |
| CN114765162A (en) | Semiconductor device with tapered metal coated sidewalls | |
| US20250069974A1 (en) | Wafer level packaging component having side wettable structure | |
| CN115020366A (en) | Molded semiconductor package including substrate having beveled edge |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: GLOBAL LED SOLUTIONS, LLC, VIRGINIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL RECTIFIER CORPORATION;REEL/FRAME:029034/0162 Effective date: 20120824 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: INTELLECTUAL DISCOVERY CO., LTD., KOREA, REPUBLIC Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBAL LED SOLUTIONS, LLC;REEL/FRAME:034292/0501 Effective date: 20141126 |