US20010036690A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20010036690A1 US20010036690A1 US09/886,031 US88603101A US2001036690A1 US 20010036690 A1 US20010036690 A1 US 20010036690A1 US 88603101 A US88603101 A US 88603101A US 2001036690 A1 US2001036690 A1 US 2001036690A1
- Authority
- US
- United States
- Prior art keywords
- layer
- region
- porous
- semiconductor region
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P10/00—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
- H10D30/0323—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6758—Thin-film transistors [TFT] characterised by the insulating substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
-
- H10P90/1906—
-
- H10W10/061—
-
- H10W10/181—
-
- H10P50/00—
-
- H10W10/014—
-
- H10W10/17—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/96—Porous semiconductor
Definitions
- the present invention relates to a semiconductor device and a method of manufacturing the same, and more particularly to a MOSFET structure and a method of manufacturing the same.
- FIG. 21 is a cross section showing a background-art MOSFET structure using a bulk substrate.
- a multi-layered structure consisting of a gate oxide film 102 and a gate electrode 103 layered in this order is selectively formed on an upper surface of a silicon substrate 101 .
- Sidewalls 104 are formed on side surfaces of the gate oxide film 102 and the gate electrode 103 .
- a source region 105 and a drain region 106 are selectively formed in the upper surface of the silicon substrate 101 .
- FIG. 22 is a cross section showing a background MOSFET using an SOI (Silicon On Insulator) substrate.
- the SOI substrate has a silicon substrate 110 , a buried oxide film 111 and a silicon layer 112 .
- the gate oxide film 102 , the gate electrode 103 and the sidewalls 104 are selectively formed on the upper surface of the silicon layer 112 .
- the source region 105 and the drain region 106 are selectively formed in the upper surface of the silicon layer 112 .
- a body region 113 is formed between the source region 105 and the drain region 106 .
- the MOSFET using a bulk substrate as compared with the MOSFET using an SOI substrate, disadvantageously operates more slowly and consumes larger power. Since the width W 100 of a depletion layer 120 created by a pn junction between the source and drain regions 105 an 106 and the silicon substrate 101 is narrow, the junction capacitance between the source and drain regions 105 and 106 and the silicon substrate 101 becomes larger. As a result, it is necessary to charge the larger junction capacitance when the potentials of the source region 105 and the drain region 106 are varied during the operation of the transistor.
- the MOSFET using an SOI substrate as compared with the MOSFET using a bulk substrate, disadvantageously performs more unstable operation.
- the body region 113 is in an electrical floating state. Therefore, the potential of the body region 113 varies with variation in potential of the gate electrode 103 , the source region 105 and the drain region 106 .
- Such a variation in potential of a body region is specifically described in IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 45, NO. 7, JULY 1998, pp 1479-1484, “Analysis of Delay Time Instability According to the Operating Frequency in Field Shield Isolated SOI Circuit” S. Maeda et al. (document 1).
- the potential of the body region transiently varies and with this variation of potential, the characteristics of the transistor transiently varies, causing an unstable circuit operation (see FIG. 7 of the document 1).
- the document 1 shows a structure to fix the potential of the body region in order to ensure a stable circuit operation (see FIGS. 1 and 2 of the document 1). Since the structure of the document 1, however, needs a field shield isolated structure to fix the potential of the body region, a manufacturing process therefor becomes more complicate and requires longer time. To form the field shield isolated structure, it is necessary to form a field shield isolation layer which is not formed in a usual MOSFET using a bulk substrate. That needs a change of layout pattern between this MOSFET of the document 1 and the usual MOSFET using a bulk substrate.
- the present invention is directed to a semiconductor device.
- the semiconductor device comprises: a substrate; a porous layer formed on the substrate; a semiconductor layer formed on the porous layer; and a semiconductor element formed in the semiconductor layer.
- the porous layer is a porous silicon layer.
- the semiconductor device comprises: a first semiconductor region of a first conductivity type; a first porous layer formed inside the first semiconductor region as a buried layer; and a source/drain region of a second conductivity type different from the first conductivity type, selectively formed in an upper surface of the first semiconductor region, and in the semiconductor device of the second aspect, a depletion layer created in a junction between the first semiconductor region and a bottom surface of the source/drain region can exist in the first porous layer.
- the first porous layer is a porous silicon layer.
- the first semiconductor region has an epitaxial layer in its upper portion.
- the bottom surface of the source/drain region is located adjacently above an upper surface of the first porous layer.
- the bottom surface of the source/drain region is located adjacently below an upper surface of the first porous layer.
- the first semiconductor region has a high-concentration impurity region of the first conductivity type which is located deeper than the first porous layer.
- the semiconductor device of the second aspect further comprises: a second semiconductor region of the second conductivity type formed adjacently to the first semiconductor region; a second porous layer formed inside the second semiconductor region as a buried layer, being connected to the first porous layer; and a trench-type isolation structure formed in an interface between the first semiconductor region and the second semiconductor region, extending deeper than bottom surfaces of the first and second porous layers from the upper surface of the first semiconductor region and an upper surface of the second semiconductor region.
- the present invention is also directed to a method of manufacturing a semiconductor device.
- the method comprises the steps of: (a) forming a first semiconductor region of a first conductivity type in which a first porous layer is formed as a buried layer; and (b) selectively forming a source/drain region of a second conductivity type different from the first conductivity type in an upper surface of the first semiconductor region, wherein a depletion layer created in a junction between the first semiconductor region and a bottom surface of the source/drain region can exist in the first porous layer.
- the first porous layer is a porous silicon layer.
- the porous silicon layer is formed by anodization.
- the step (a) has the steps of (a-1) forming the first porous layer; and (a-2) forming an epitaxial layer on an upper surface of the first porous layer.
- the step (b) has the steps of (b-1) introducing an impurity of the second conductivity type into the upper surface of the first semiconductor region; and (b-2) thermally diffusing the impurity introduced in the step (b-1), and in the method of the tenth aspect, a pn junction created in an interface between the first semiconductor region and the source/drain region at the completion of the step (b-1) is formed above the upper surface of the first porous layer.
- the bottom surface of the source/drain region is located adjacently above the upper surface of the first porous layer at the completion of the step (b-2).
- the bottom surface of the source/drain region is located adjacently below the upper surface of the first porous layer at the completion of the step (b-2).
- the method of the eighth aspect further comprises the step of: (c) forming a high-concentration impurity region of the first conductivity type at the depth deeper than the first porous layer in the first semiconductor region.
- a second semiconductor region of the second conductivity type is formed adjacently to the first semiconductor region in the step (a), and a second porous layer connected to the first porous layer is formed inside the second semiconductor region as a buried layer, and the method further comprises the step of: (d) forming a trench-type isolation structure in an interface between the first semiconductor region and the second semiconductor region, extending deeper than bottom surfaces of the first and second porous layers from the upper surface of the first semiconductor region and an upper surface of the second semiconductor region.
- the porous layer can be used as a stopper for polishing when the substrate is polished by CMP from its backside. Further, the porous layer can be used as a stopper for etching when the substrate is etched from its backside. Furthermore, the porous layer is used as a boundary to remove the semiconductor layer in which the semiconductor element is formed from the substrate.
- the semiconductor device of the second aspect since the width of the depletion layer becomes larger than that in the semiconductor device using a bulk substrate and the relative dielectric constant of the depletion layer existing in the porous layer is smaller than that in the bulk substrate, the junction capacitance can be reduced. Therefore, a faster operation and lower power consumption in the semiconductor device can be achieved. Since the potential of the first semiconductor region above the first porous layer can be fixed from the backside of the first semiconductor region with the first porous layer interposed, unlike the semiconductor device using an SOI substrate, a stable operation of the semiconductor device can be ensured.
- the source/drain region can be formed in the epitaxial layer.
- the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- the high-concentration impurity region has a low resistance, it is possible to suppress a latchup. Moreover, when the potential of the first semiconductor region above the first porous layer is fixed from the backside of the first semiconductor region with the first porous layer interposed, the high resistance of the first porous layer can be relieved by the low resistance of the high-concentration impurity region, to further enhance the stability in operation of the semiconductor device.
- the trench-type isolation structure is formed deeper than the bottom surfaces of the first and second porous layers, it is possible to avoid formation of the pn junction created in the interface between the first semiconductor region and the second semiconductor region in the first and second porous layers.
- the width of the depletion layer becomes larger than that in the semiconductor device using a bulk substrate and the relative dielectric constant of the depletion layer existing in the porous layer is smaller than that in the bulk substrate, the junction capacitance can be reduced. Therefore, a faster operation and lower power consumption in the semiconductor device can be achieved. Since the potential of the first semiconductor region above the first porous layer can be fixed from the backside of the first semiconductor region with the first porous layer interposed, unlike the semiconductor device using an SOI substrate, a stable operation of the semiconductor device can be ensured.
- the source/drain region can be formed in the epitaxial layer.
- the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- the high-concentration impurity region has a low resistance, it is possible to suppress a latchup. Moreover, when the potential of the first semiconductor region above the first porous layer is fixed from the backside of the first semiconductor region with the first porous layer interposed, the high resistance of the first porous layer can be relieved by the low resistance of the high-concentration impurity region, to further enhance the stability in operation of the semiconductor device.
- the trench-type isolation structure is formed deeper than the bottom surfaces of the first and second porous layers, it is possible to avoid formation of the pn junction created in the interface between the first semiconductor region and the second semiconductor region in the first and second porous layers.
- An object of the present invention is to provide a semiconductor device which allows a faster operation and lower power consumption while ensuring a stable operation of a MOSFET and a method of manufacturing the same.
- FIG. 1 is a cross section showing a structure of a semiconductor device in accordance with the present invention
- FIGS. 2 and 3 are cross sections for explanation of an effect of the semiconductor device shown in FIG. 1;
- FIGS. 4 and 5 are cross sections each showing a structure of a semiconductor device in accordance with a first preferred embodiment of the present invention
- FIGS. 6 to 19 are cross sections showing a method of manufacturing a semiconductor device in accordance with the first preferred embodiment of the present invention step by step in the order of process;
- FIG. 20 is a schematic view for explanation of an effect the semiconductor device in accordance with the first preferred embodiment of the present invention.
- FIG. 21 is a cross section showing a structure of a MOSFET using a bulk substrate in the background art.
- FIG. 1 is a cross section showing a structure of a semiconductor device in accordance with the present invention.
- the semiconductor device of FIG. 1 comprises a silicon substrate 100 , a porous silicon layer 2 formed inside the silicon substrate 100 , having a silicon portion 2 a and a porous portion 2 b , and a semiconductor element formed in the silicon substrate 100 above the porous silicon layer 2 .
- a MOSFET having a source region 3 , a drain region 4 , a gate oxide film 5 , a gate electrode 6 and sidewalls 7 is formed.
- the semiconductor device of FIG. 1 comprises an insulating film 50 formed on the semiconductor element.
- FIGS. 2 and 3 are cross sections for explanation of an effect of the semiconductor device shown in FIG. 1.
- the porous silicon layer 2 is formed inside the silicon substrate 1 . Therefore, when the silicon substrate 100 is polished from its backside by CMP (Chemical Mechanical Polishing), the porous layer 2 can be used as a stopper for the polishing. Further, when the silicon substrate 100 is etched from its backside, the porous silicon layer 2 can be used as a stopper for etching. Furthermore, the porous silicon layer 2 is used as a boundary to remove the semiconductor element and the insulating film 50 from the silicon substrate 100 below the porous silicon layer 2 (see FIG. 2).
- CMP Chemical Mechanical Polishing
- FIGS. 4 and 5 are cross sections each showing a structure of a semiconductor device in accordance with the first preferred embodiment of the present invention.
- the semiconductor devices of FIGS. 4 and 5 each comprise a silicon region 1 of a first conductivity type and the porous silicon layer 2 formed inside the silicon region 1 as a buried layer.
- the semiconductor device of FIG. 4 comprises a source region 3 a and a drain region 4 a and the semiconductor device of FIG. 5 comprises a source region 3 b and a drain region 4 b .
- the source regions 3 a and 3 b and the drain regions 4 a and 4 b are each of a second conductivity type different from the first conductivity type and selectively formed in an upper surface of the silicon region 1 .
- the porous silicon layer 2 has the silicon portion 2 a and the porous region 2 b.
- the semiconductor devices of FIGS. 4 and 5 each comprise a multi-layered structure consisting of the gate oxide film 5 and the gate electrode 6 layered in this order which is selectively formed on the upper surface of the silicon region 1 and the sidewalls 7 formed on side surfaces of the gate oxide film 5 and the gate electrode 6 .
- bottom surfaces of the source region 3 a and the drain region 4 a are located adjacently above an upper surface of the porous silicon layer 2 .
- the bottom surfaces of the source region 3 b and the drain region 4 b are located adjacently below the upper surface of the porous silicon layer 2 .
- a depletion layer 8 created in the pn junction between the silicon region 1 and the bottom surfaces of the source and drain regions 3 a , 3 b , 4 a and 4 b also exists in the porous silicon layer 2 .
- FIG. 8 is a cross section specifically showing a shape of the porous silicon layer 11 .
- the porous silicon layer 11 has a complicated shape as shown in FIG. 8, more specifically as shown in FIG. 4 of a later-discussed document 3, pp. 470 or FIG. 2 of a later-discussed document 4, pp. 379, a simplified shape of the porous silicon layer 11 is shown in this specification as shown in FIG. 7. Further, as shown in “SOI Structure Forming Technique, pp.
- the thickness of the porous silicon layer 11 can be controlled by the anodization time and the anodization current density and the density of the porous silicon layer 11 (corresponding to a ratio of the silicon portion 2 a and the porous portion 2 b ) can be controlled by the concentration of the HF solution 52 . All the disclosures of the document 2 are herein incorporated by reference in this specification.
- a preliminary oxidation is performed at a low temperature of about 400° C.
- a heat treatment is performed at a temperature of over 1000° C. for a few seconds in a hydrogen atmosphere. Then, the mobility of surface atoms is remarkably enhanced by minimization of surface energy of the porous silicon layer 11 , and surface holes (not shown) created by natural oxidation in the upper surface of the porous silicon layer 11 are removed by reduction. As a result, the upper surface of the porous silicon layer 11 is sufficiently smoothened, to form the porous silicon layer 2 (see FIG. 9).
- the upper surface of the porous silicon layer 2 maintains a single crystalline structure of the silicon substrate 10 and has the same crystal orientation as the silicon substrate 10 .
- the epitaxial layer 15 is formed to have a thickness of about 100 nm on the upper surface of the porous silicon layer 2 by epitaxial development method (see FIG. 10).
- the epitaxial development of silicon onto the porous silicon layer is specifically disclosed in “Science of Silicon”, pp. 467 to 475, supervised by Tadahiro Ohmi and others, published by REALIZE INC. (document 3), “IEICE TRANS. ELECTRON”, vol. E80-C, No. 3, Mar. 1997, K. SAKAGUCHI et al. pp.
- a trench-type isolation structure 16 is selectively formed to have a depth of about 0.3 to 0.4 ⁇ m from the upper surface of the epitaxial layer 15 (see FIG. 11). As shown in FIG. 11, the trench-type isolation structure 16 goes through the porous silicon layer 2 and reaches inside of the silicon substrate 10 . Next, a p well 17 and an n well 18 are formed by ion implantation and thermal diffusion (see FIG. 12). The p well 17 and the n well 18 correspond to the silicon region 1 shown in FIGS. 4 and 5.
- the ion implantation and the thermal diffusion are performed to form a p-type high-concentration impurity region 19 and an n-type high-concentration impurity region 20 in bottom portions of the p well 17 and the n well 18 , respectively (see FIG. 13).
- the gate structure consisting of the gate oxide film 5 , the gate electrode 6 and sidewalls 7 is selectively formed on upper surfaces of the p well 17 and the n well 18 (see FIG. 14).
- junction capacitance is as large as, or larger than the background-art MOSFET using a bulk substrate because the pn junction is formed deeper, and the operation speed of the MOSFET is deteriorated.
- the implantation energy can be controlled so that the pn junction immediately after ion implantation may be formed at the depth shallower than the upper surface of the porous silicon layer 2 as discussed above. This avoids the above problem.
- the impurity concentration profile after heat treatment is such as shown in FIG. 18.
- the pn junction is formed at the depth deeper than the upper surface of the porous silicon layer 2 .
- This heat treatment for a long time allows the source region 3 b and the drain region 4 b as shown in FIG. 5 to be formed (see FIG. 19). It is preferable to perform a heat treatment such that the pn junction may be formed immediately below the upper surface of the porous silicon layer 2 .
- CMOS complementary metal-oxide-semiconductor
- CMOS complementary metal-oxide-semiconductor
- present invention can be applied to a case where either of the PMOS and NMOS is formed.
- PMOS and NMOS may be replaced with each other.
- exemplary film thickness, process condition and the like are shown in the above discussion, and other numerals and condition may be adopted.
- the depletion layer 8 created in the pn junction between the silicon region 1 and the bottom surfaces of the source regions 3 a and 3 b and the drain regions 4 a and 4 b also exists in the porous silicon layer 2 . Therefore, the widths W 1 and W 2 of the depletion layers 8 become larger than the width W 100 of the depletion layer 120 in the background-art MOSFET using a bulk substrate (of FIG. 21). Moreover, the electric line of force is not terminated in the porous portion 2 b of the porous silicon layer 2 as shown in FIG. 20, which causes the depletion layer in the silicon portion 2 a to be further widened.
- the potentials of the channel regions between the source regions 3 a and 3 b and the drain regions 4 a and 4 b , respectively, can be fixed from the backside of the silicon region 1 with the silicon portion 2 a of the porous silicon layer 2 interposed. Therefore, the operation of the transistor can be stabilized unlike in the background-art MOSFET using an SOI substrate (of FIG. 22).
- the p-type high-concentration impurity region 19 and the n-type high-concentration impurity region 20 are formed in the bottom portions of the p well 17 and the n well 18 , respectively. Therefore, it is possible to suppress latchup since the high-concentration impurity regions 19 and 20 have low resistances. Moreover, when the potential of the channel region is fixed from the backside of the silicon substrate 10 with the porous silicon layer 2 interposed, the high resistance of the porous silicon layer 2 is relieved by the low resistances of the high-concentration impurity regions 19 and 20 , to further enhance the stability in the operation of the transistor.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Element Separation (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor device and a method of manufacturing the same, and more particularly to a MOSFET structure and a method of manufacturing the same.
- 2. Description of the Background Art
- FIG. 21 is a cross section showing a background-art MOSFET structure using a bulk substrate. A multi-layered structure consisting of a
gate oxide film 102 and agate electrode 103 layered in this order is selectively formed on an upper surface of asilicon substrate 101.Sidewalls 104 are formed on side surfaces of thegate oxide film 102 and thegate electrode 103. Asource region 105 and adrain region 106 are selectively formed in the upper surface of thesilicon substrate 101. - Applying a voltage to the
silicon substrate 101 from its backside makes a potential of thesilicon substrate 101 fixed and ensures a stable operation of a transistor and a circuit against variation in potential of thegate electrode 103 and the source and 105 and 106.drain regions - FIG. 22 is a cross section showing a background MOSFET using an SOI (Silicon On Insulator) substrate. The SOI substrate has a
silicon substrate 110, a buried oxide film 111 and asilicon layer 112. Further, like the structure of FIG. 21, thegate oxide film 102, thegate electrode 103 and thesidewalls 104 are selectively formed on the upper surface of thesilicon layer 112. Thesource region 105 and thedrain region 106 are selectively formed in the upper surface of thesilicon layer 112. Abody region 113 is formed between thesource region 105 and thedrain region 106. - An electric line of force from the
source region 105 and thedrain region 106 is terminated at thesilicon substrate 110 through the buried oxide film 111. Therefore, junction capacitance between the source and 105 and 106 and thedrain regions silicon substrate 110 becomes smaller and a current to charge this junction capacitance during an operation of a transistor is reduced, to ensure a faster operation and lower power consumption. - The background-art MOSFETs as above, however have the following problems.
- First, the MOSFET using a bulk substrate, as compared with the MOSFET using an SOI substrate, disadvantageously operates more slowly and consumes larger power. Since the width W 100 of a
depletion layer 120 created by a pn junction between the source anddrain regions 105 an 106 and thesilicon substrate 101 is narrow, the junction capacitance between the source and 105 and 106 and thedrain regions silicon substrate 101 becomes larger. As a result, it is necessary to charge the larger junction capacitance when the potentials of thesource region 105 and thedrain region 106 are varied during the operation of the transistor. - Next, the MOSFET using an SOI substrate, as compared with the MOSFET using a bulk substrate, disadvantageously performs more unstable operation. As shown in FIG. 22, the
body region 113 is in an electrical floating state. Therefore, the potential of thebody region 113 varies with variation in potential of thegate electrode 103, thesource region 105 and thedrain region 106. Such a variation in potential of a body region is specifically described in IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. 45, NO. 7, JULY 1998, pp 1479-1484, “Analysis of Delay Time Instability According to the Operating Frequency in Field Shield Isolated SOI Circuit” S. Maeda et al. (document 1). Specifically, the potential of the body region transiently varies and with this variation of potential, the characteristics of the transistor transiently varies, causing an unstable circuit operation (see FIG. 7 of the document 1). - Further, the
document 1 shows a structure to fix the potential of the body region in order to ensure a stable circuit operation (see FIGS. 1 and 2 of the document 1). Since the structure of thedocument 1, however, needs a field shield isolated structure to fix the potential of the body region, a manufacturing process therefor becomes more complicate and requires longer time. To form the field shield isolated structure, it is necessary to form a field shield isolation layer which is not formed in a usual MOSFET using a bulk substrate. That needs a change of layout pattern between this MOSFET of thedocument 1 and the usual MOSFET using a bulk substrate. - The present invention is directed to a semiconductor device. According to a first aspect of the present invention, the semiconductor device comprises: a substrate; a porous layer formed on the substrate; a semiconductor layer formed on the porous layer; and a semiconductor element formed in the semiconductor layer.
- Preferably the porous layer is a porous silicon layer.
- According to a second aspect of the present invention, the semiconductor device comprises: a first semiconductor region of a first conductivity type; a first porous layer formed inside the first semiconductor region as a buried layer; and a source/drain region of a second conductivity type different from the first conductivity type, selectively formed in an upper surface of the first semiconductor region, and in the semiconductor device of the second aspect, a depletion layer created in a junction between the first semiconductor region and a bottom surface of the source/drain region can exist in the first porous layer.
- Preferably, the first porous layer is a porous silicon layer.
- According to a third aspect of the present invention, in the semiconductor device of the second aspect, the first semiconductor region has an epitaxial layer in its upper portion.
- According to a fourth aspect of the present invention, in the semiconductor device of the second aspect, the bottom surface of the source/drain region is located adjacently above an upper surface of the first porous layer.
- According to a fifth aspect of the present invention, in the semiconductor device of the second aspect, the bottom surface of the source/drain region is located adjacently below an upper surface of the first porous layer.
- According to a sixth aspect of the present invention, in the semiconductor device of the second aspect, the first semiconductor region has a high-concentration impurity region of the first conductivity type which is located deeper than the first porous layer.
- According to a seventh aspect of the present invention, the semiconductor device of the second aspect further comprises: a second semiconductor region of the second conductivity type formed adjacently to the first semiconductor region; a second porous layer formed inside the second semiconductor region as a buried layer, being connected to the first porous layer; and a trench-type isolation structure formed in an interface between the first semiconductor region and the second semiconductor region, extending deeper than bottom surfaces of the first and second porous layers from the upper surface of the first semiconductor region and an upper surface of the second semiconductor region.
- The present invention is also directed to a method of manufacturing a semiconductor device. According to an eighth aspect of the present invention, the method comprises the steps of: (a) forming a first semiconductor region of a first conductivity type in which a first porous layer is formed as a buried layer; and (b) selectively forming a source/drain region of a second conductivity type different from the first conductivity type in an upper surface of the first semiconductor region, wherein a depletion layer created in a junction between the first semiconductor region and a bottom surface of the source/drain region can exist in the first porous layer.
- Preferably, the first porous layer is a porous silicon layer.
- Preferably, the porous silicon layer is formed by anodization.
- According to a ninth aspect of the present invention, in the method of the eighth aspect, the step (a) has the steps of (a-1) forming the first porous layer; and (a-2) forming an epitaxial layer on an upper surface of the first porous layer.
- According to a tenth aspect of the present invention, in the method of the eighth aspect, the step (b) has the steps of (b-1) introducing an impurity of the second conductivity type into the upper surface of the first semiconductor region; and (b-2) thermally diffusing the impurity introduced in the step (b-1), and in the method of the tenth aspect, a pn junction created in an interface between the first semiconductor region and the source/drain region at the completion of the step (b-1) is formed above the upper surface of the first porous layer.
- According to an eleventh aspect of the present invention, in the method of the tenth aspect, the bottom surface of the source/drain region is located adjacently above the upper surface of the first porous layer at the completion of the step (b-2).
- According to a twelfth aspect of the present invention, in the method of the tenth aspect, the bottom surface of the source/drain region is located adjacently below the upper surface of the first porous layer at the completion of the step (b-2).
- According to a thirteenth aspect of the present invention, the method of the eighth aspect further comprises the step of: (c) forming a high-concentration impurity region of the first conductivity type at the depth deeper than the first porous layer in the first semiconductor region.
- According to a fourteenth aspect of the present invention, in the method of the eighth aspect, a second semiconductor region of the second conductivity type is formed adjacently to the first semiconductor region in the step (a), and a second porous layer connected to the first porous layer is formed inside the second semiconductor region as a buried layer, and the method further comprises the step of: (d) forming a trench-type isolation structure in an interface between the first semiconductor region and the second semiconductor region, extending deeper than bottom surfaces of the first and second porous layers from the upper surface of the first semiconductor region and an upper surface of the second semiconductor region.
- In the semiconductor device of the first aspect, the porous layer can be used as a stopper for polishing when the substrate is polished by CMP from its backside. Further, the porous layer can be used as a stopper for etching when the substrate is etched from its backside. Furthermore, the porous layer is used as a boundary to remove the semiconductor layer in which the semiconductor element is formed from the substrate.
- In the semiconductor device of the second aspect, since the width of the depletion layer becomes larger than that in the semiconductor device using a bulk substrate and the relative dielectric constant of the depletion layer existing in the porous layer is smaller than that in the bulk substrate, the junction capacitance can be reduced. Therefore, a faster operation and lower power consumption in the semiconductor device can be achieved. Since the potential of the first semiconductor region above the first porous layer can be fixed from the backside of the first semiconductor region with the first porous layer interposed, unlike the semiconductor device using an SOI substrate, a stable operation of the semiconductor device can be ensured.
- In the semiconductor device of the third aspect, the source/drain region can be formed in the epitaxial layer.
- In the semiconductor device of the fourth aspect, since the bottom surface of the source/drain region is located adjacently above the upper surface of the first porous layer, the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- In the semiconductor device of the fifth aspect, since the bottom surface of the source/drain region is located adjacently below the upper surface of the first porous layer, the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- In the semiconductor device of the sixth aspect, since the high-concentration impurity region has a low resistance, it is possible to suppress a latchup. Moreover, when the potential of the first semiconductor region above the first porous layer is fixed from the backside of the first semiconductor region with the first porous layer interposed, the high resistance of the first porous layer can be relieved by the low resistance of the high-concentration impurity region, to further enhance the stability in operation of the semiconductor device.
- In the semiconductor device of the seventh aspect, since the trench-type isolation structure is formed deeper than the bottom surfaces of the first and second porous layers, it is possible to avoid formation of the pn junction created in the interface between the first semiconductor region and the second semiconductor region in the first and second porous layers.
- In the method of the eighth aspect, since the width of the depletion layer becomes larger than that in the semiconductor device using a bulk substrate and the relative dielectric constant of the depletion layer existing in the porous layer is smaller than that in the bulk substrate, the junction capacitance can be reduced. Therefore, a faster operation and lower power consumption in the semiconductor device can be achieved. Since the potential of the first semiconductor region above the first porous layer can be fixed from the backside of the first semiconductor region with the first porous layer interposed, unlike the semiconductor device using an SOI substrate, a stable operation of the semiconductor device can be ensured.
- In the method of the ninth aspect, the source/drain region can be formed in the epitaxial layer.
- In the method of the tenth aspect, it is possible to avoid the case where the impurity implanted into the porous portion of the first porous layer goes through the first porous layer to form the pn junction below the bottom surface of the first porous layer.
- In the method of the eleventh aspect, since the bottom surface of the source/drain region is located adjacently above the upper surface of the first porous layer, the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- In the method of the twelfth aspect, since the bottom surface of the source/drain region is located adjacently below the upper surface of the first porous layer, the depletion layer created in the junction between the first semiconductor region and the bottom surface of the source/drain region can exist in the first porous layer.
- In the method of the thirteenth aspect, since the high-concentration impurity region has a low resistance, it is possible to suppress a latchup. Moreover, when the potential of the first semiconductor region above the first porous layer is fixed from the backside of the first semiconductor region with the first porous layer interposed, the high resistance of the first porous layer can be relieved by the low resistance of the high-concentration impurity region, to further enhance the stability in operation of the semiconductor device.
- In the method of the fourteenth aspect, since the trench-type isolation structure is formed deeper than the bottom surfaces of the first and second porous layers, it is possible to avoid formation of the pn junction created in the interface between the first semiconductor region and the second semiconductor region in the first and second porous layers.
- An object of the present invention is to provide a semiconductor device which allows a faster operation and lower power consumption while ensuring a stable operation of a MOSFET and a method of manufacturing the same.
- These and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
- FIG. 1 is a cross section showing a structure of a semiconductor device in accordance with the present invention;
- FIGS. 2 and 3 are cross sections for explanation of an effect of the semiconductor device shown in FIG. 1;
- FIGS. 4 and 5 are cross sections each showing a structure of a semiconductor device in accordance with a first preferred embodiment of the present invention;
- FIGS. 6 to 19 are cross sections showing a method of manufacturing a semiconductor device in accordance with the first preferred embodiment of the present invention step by step in the order of process;
- FIG. 20 is a schematic view for explanation of an effect the semiconductor device in accordance with the first preferred embodiment of the present invention;
- FIG. 21 is a cross section showing a structure of a MOSFET using a bulk substrate in the background art; and
- FIG. 22 is a cross section showing a structure of a MOSFET using an SOI substrate in the background art.
- FIG. 1 is a cross section showing a structure of a semiconductor device in accordance with the present invention. The semiconductor device of FIG. 1 comprises a
silicon substrate 100, aporous silicon layer 2 formed inside thesilicon substrate 100, having asilicon portion 2 a and aporous portion 2 b, and a semiconductor element formed in thesilicon substrate 100 above theporous silicon layer 2. In the example of FIG. 1, as the semiconductor element, a MOSFET having asource region 3, adrain region 4, agate oxide film 5, agate electrode 6 andsidewalls 7 is formed. Further, the semiconductor device of FIG. 1 comprises an insulatingfilm 50 formed on the semiconductor element. - FIGS. 2 and 3 are cross sections for explanation of an effect of the semiconductor device shown in FIG. 1. As shown in FIG. 1, the
porous silicon layer 2 is formed inside thesilicon substrate 1. Therefore, when thesilicon substrate 100 is polished from its backside by CMP (Chemical Mechanical Polishing), theporous layer 2 can be used as a stopper for the polishing. Further, when thesilicon substrate 100 is etched from its backside, theporous silicon layer 2 can be used as a stopper for etching. Furthermore, theporous silicon layer 2 is used as a boundary to remove the semiconductor element and the insulatingfilm 50 from thesilicon substrate 100 below the porous silicon layer 2 (see FIG. 2). - Therefore, as shown in FIG. 3, it is possible to bond the semiconductor element the
silicon substrate 100 below theporous silicon layer 2 polished or etched or that removed from thesilicon substrate 100 below theporous silicon layer 2 orother support substrate 51 such as silicon, quartz and plastic with the insulatingfilm 50 interposed therebetween. - Hereafter, a specific preferred embodiment of the semiconductor device in accordance with the present invention will be discussed.
- The First Preferred Embodiment
- FIGS. 4 and 5 are cross sections each showing a structure of a semiconductor device in accordance with the first preferred embodiment of the present invention. The semiconductor devices of FIGS. 4 and 5 each comprise a
silicon region 1 of a first conductivity type and theporous silicon layer 2 formed inside thesilicon region 1 as a buried layer. The semiconductor device of FIG. 4 comprises asource region 3 a and adrain region 4 a and the semiconductor device of FIG. 5 comprises asource region 3 b and adrain region 4 b. The 3 a and 3 b and thesource regions 4 a and 4 b are each of a second conductivity type different from the first conductivity type and selectively formed in an upper surface of thedrain regions silicon region 1. Theporous silicon layer 2 has thesilicon portion 2 a and theporous region 2 b. - The semiconductor devices of FIGS. 4 and 5 each comprise a multi-layered structure consisting of the
gate oxide film 5 and thegate electrode 6 layered in this order which is selectively formed on the upper surface of thesilicon region 1 and thesidewalls 7 formed on side surfaces of thegate oxide film 5 and thegate electrode 6. - In the semiconductor device of FIG. 4, bottom surfaces of the
source region 3 a and thedrain region 4 a are located adjacently above an upper surface of theporous silicon layer 2. In the semiconductor device of FIG. 5, the bottom surfaces of thesource region 3 b and thedrain region 4 b are located adjacently below the upper surface of theporous silicon layer 2. As a result, in the semiconductor device of FIGS. 4 and 5, adepletion layer 8 created in the pn junction between thesilicon region 1 and the bottom surfaces of the source and 3 a, 3 b, 4 a and 4 b also exists in thedrain regions porous silicon layer 2. - Hereinafter, taking a case of manufacturing a CMOS as an example, a method of manufacturing the semiconductor device of FIG. 5 will be discussed step by step in the order of process. FIGS. 6 to 19 are cross sections showing a method of manufacturing a semiconductor device in accordance with the first preferred embodiment of the present invention step by step in the order of process. A
porous silicon layer 11 is formed by anodization in an upper surface of an n-type silicon substrate 10. Specifically, thesilicon substrate 10 is dipped intoHF solution 52 in ananodization cell 51 and a current is passed through thesilicon substrate 10 by using anupper platinum electrode 53 as cathode and a lower platinum electrode as anode (see FIG. 6) under a condition that an anodization time is 30 seconds and an anodization current density is 10 mA/cm2. This makes the upper surface of thesilicon substrate 10 porous and in the upper surface of thesilicon substrate 10, theporous silicon layer 11 having a thickness of about 0.2 μm is thereby formed (see. FIG. 7). - FIG. 8 is a cross section specifically showing a shape of the
porous silicon layer 11. Though theporous silicon layer 11 has a complicated shape as shown in FIG. 8, more specifically as shown in FIG. 4 of a later-discusseddocument 3, pp. 470 or FIG. 2 of a later-discusseddocument 4, pp. 379, a simplified shape of theporous silicon layer 11 is shown in this specification as shown in FIG. 7. Further, as shown in “SOI Structure Forming Technique, pp. 181 to 185, by Seijiro Furukawa, 1987, Sangyotosho” (document 2), the thickness of theporous silicon layer 11 can be controlled by the anodization time and the anodization current density and the density of the porous silicon layer 11 (corresponding to a ratio of thesilicon portion 2 a and theporous portion 2 b) can be controlled by the concentration of theHF solution 52. All the disclosures of thedocument 2 are herein incorporated by reference in this specification. - Next, to ensure stability in porous structure of the
porous silicon layer 11 against a heat treatment, a preliminary oxidation is performed at a low temperature of about 400° C. Subsequently, to reduce the amount of crystal defects of anepitaxial layer 15 formed in a later step, a heat treatment is performed at a temperature of over 1000° C. for a few seconds in a hydrogen atmosphere. Then, the mobility of surface atoms is remarkably enhanced by minimization of surface energy of theporous silicon layer 11, and surface holes (not shown) created by natural oxidation in the upper surface of theporous silicon layer 11 are removed by reduction. As a result, the upper surface of theporous silicon layer 11 is sufficiently smoothened, to form the porous silicon layer 2 (see FIG. 9). - The upper surface of the
porous silicon layer 2 maintains a single crystalline structure of thesilicon substrate 10 and has the same crystal orientation as thesilicon substrate 10. Next, theepitaxial layer 15 is formed to have a thickness of about 100 nm on the upper surface of theporous silicon layer 2 by epitaxial development method (see FIG. 10). The epitaxial development of silicon onto the porous silicon layer is specifically disclosed in “Science of Silicon”, pp. 467 to 475, supervised by Tadahiro Ohmi and others, published by REALIZE INC. (document 3), “IEICE TRANS. ELECTRON”, vol. E80-C, No. 3, Mar. 1997, K. SAKAGUCHI et al. pp. 378 to 387 (document 4), and “Extended Abstracts of the 1998 International Conference on Solid State Devices and Materials”, Hiroshima, 1998, pp. 302 to 303 (document 5). All the disclosures of thedocuments 3 to 5 are herein incorporated by reference in this specification. - A trench-
type isolation structure 16 is selectively formed to have a depth of about 0.3 to 0.4 μm from the upper surface of the epitaxial layer 15 (see FIG. 11). As shown in FIG. 11, the trench-type isolation structure 16 goes through theporous silicon layer 2 and reaches inside of thesilicon substrate 10. Next, a p well 17 and an n well 18 are formed by ion implantation and thermal diffusion (see FIG. 12). The p well 17 and the n well 18 correspond to thesilicon region 1 shown in FIGS. 4 and 5. Subsequently, the ion implantation and the thermal diffusion are performed to form a p-type high-concentration impurity region 19 and an n-type high-concentration impurity region 20 in bottom portions of the p well 17 and the n well 18, respectively (see FIG. 13). The gate structure consisting of thegate oxide film 5, thegate electrode 6 andsidewalls 7 is selectively formed on upper surfaces of the p well 17 and the n well 18 (see FIG. 14). - Next, an n +-type impurity and a p+-type impurity are introduced by the ion implantation into the upper surfaces of the p well 17 and the n well 18, respectively. FIG. 15 shows an impurity concentration profile immediately after the ion implantation. In FIG. 15, a curve A1 indicates a concentration distribution of the implanted n+-type or p+-type impurity, and a curve B indicates a concentration distribution of a p−-type impurity in the p well 17 or an n−1-type impurity in the n well 18. A pn junction is created at the depth where the curves A1 and B cross, and an implantation energy of the n+-type impurity and the p+-type impurity is controlled so that the pn junction may be created at the depth shallower than the upper surface of the
porous silicon layer 2. - When the implantation energy of the n +-type impurity and the p+-type impurity is too great for the thickness of the
epitaxial layer 15, the following ill effect rises. As shown in FIG. 16, animpurity 21 implanted into theporous portion 2 b of theporous silicon layer 2 reaches a lower portion of theporous silicon layer 2 without any resistance. In this case, an impurity concentration profile immediately after the ion implantation is such as shown in FIG. 17, and the pn junction is created at the depth deeper than the bottom surface of theporous silicon layer 2. Then, the width of a depletion layer created in the pn junction is as small as that of the background-art MOSFET using a bulk substrate. As a result, junction capacitance is as large as, or larger than the background-art MOSFET using a bulk substrate because the pn junction is formed deeper, and the operation speed of the MOSFET is deteriorated. By the method of manufacturing a semiconductor device of the first preferred embodiment, however, the implantation energy can be controlled so that the pn junction immediately after ion implantation may be formed at the depth shallower than the upper surface of theporous silicon layer 2 as discussed above. This avoids the above problem. - Next, a heat treatment is performed. When the heat treatment is performed for such a long time as the n +-type impurity and the p+-type impurity are thermally diffused into the inside of the
porous silicon layer 2, the impurity concentration profile after heat treatment is such as shown in FIG. 18. As shown in FIG. 18, the pn junction is formed at the depth deeper than the upper surface of theporous silicon layer 2. This heat treatment for a long time allows thesource region 3 b and thedrain region 4 b as shown in FIG. 5 to be formed (see FIG. 19). It is preferable to perform a heat treatment such that the pn junction may be formed immediately below the upper surface of theporous silicon layer 2. - On the other hand, a heat treatment may be performed for such a short time as the n +-type impurity and the p+-type impurity are not thermally diffused into the inside of the
porous silicon layer 2. In this case, thesource region 3 a and thedrain region 4 a as shown in FIG. 4 can be formed, though it is necessary to perform a heat treatment such that the bottom surfaces of thesource region 3 a and thedrain region 4 a may exist adjacently to the upper surface of theporous silicon layer 2 so that the depletion layer to be created in the pn junction may reach theporous silicon layer 2. - In the above discussion, a process of manufacturing a CMOS is taken as an example to show a case where both a PMOS and an NMOS are formed in the silicon substrate. Alternatively, the present invention can be applied to a case where either of the PMOS and NMOS is formed. Further, in the above case, it goes without saying that the PMOS and the NMOS may be replaced with each other. Furthermore, exemplary film thickness, process condition and the like are shown in the above discussion, and other numerals and condition may be adopted.
- Thus, in the semiconductor device and the method of manufacturing the same of the first preferred embodiment, as shown in FIGS. 4 and 5, the
depletion layer 8 created in the pn junction between thesilicon region 1 and the bottom surfaces of the 3 a and 3 b and thesource regions 4 a and 4 b also exists in thedrain regions porous silicon layer 2. Therefore, the widths W1 and W2 of thedepletion layers 8 become larger than the width W100 of thedepletion layer 120 in the background-art MOSFET using a bulk substrate (of FIG. 21). Moreover, the electric line of force is not terminated in theporous portion 2 b of theporous silicon layer 2 as shown in FIG. 20, which causes the depletion layer in thesilicon portion 2 a to be further widened. The relative dielectric constant of thedepletion layer 120 is about 11.7 while the effective relative dielectric constant of thedepletion layer 8 with thesilicon portion 2 a and theporous portion 2 b mixed at a ratio of one to one is about 5.85 which is almost half of that of thedepletion layer 120. For the above reasons, in the semiconductor device and the method of manufacturing the same of the first preferred embodiment, it is possible to reduce the junction capacitance and ensure a faster operation of the transistor and lower power consumption. This effect is prominent when thesource region 3 b and thedrain region 4 b are formed with their bottom surfaces existing immediately below the upper surface of theporous silicon layer 2 as shown in FIGS. 5 and 19, for the effect of reducing the junction capacitance is achieved with more reliability. - Further, as shown in FIGS. 4 and 5, the potentials of the channel regions between the
3 a and 3 b and thesource regions 4 a and 4 b, respectively, can be fixed from the backside of thedrain regions silicon region 1 with thesilicon portion 2 a of theporous silicon layer 2 interposed. Therefore, the operation of the transistor can be stabilized unlike in the background-art MOSFET using an SOI substrate (of FIG. 22). - Furthermore, when the potentials of the channel regions is fixed, it is not necessary to form a particular structure such as a field shield isolated structure. Therefore, this device needs no complicated process and not so many steps for manufacture, and further no change of layout pattern between this MOSFET and the usual MOSFET using a bulk substrate.
- As shown in FIG. 11, the trench-
type isolation structure 16 is formed at such a depth as to go through theporous silicon layer 2 and reach the inside of thesilicon substrate 10. Therefore, the pn junction later created in the interface between the p well 17 and the n well 18 is not formed in theporous silicon layer 2. Since the p well 17 and the n well 18 can be formed closely without necessity for increasing the width of isolation between these 17 and 18, no increase in chip area is caused. Moreover, no change of layout pattern between this MOSFET and the usual MOSFET using a bulk substrate is needed.wells - As shown in FIG. 13, the p-type high-
concentration impurity region 19 and the n-type high-concentration impurity region 20 are formed in the bottom portions of the p well 17 and the n well 18, respectively. Therefore, it is possible to suppress latchup since the high- 19 and 20 have low resistances. Moreover, when the potential of the channel region is fixed from the backside of theconcentration impurity regions silicon substrate 10 with theporous silicon layer 2 interposed, the high resistance of theporous silicon layer 2 is relieved by the low resistances of the high- 19 and 20, to further enhance the stability in the operation of the transistor.concentration impurity regions - While the invention has been shown and described in detail, the foregoing description is in all aspects illustrative and not restrictive. It is therefore understood that numerous modifications and variations can be devised without departing from the scope of the invention.
Claims (18)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/886,031 US6358815B2 (en) | 1999-04-26 | 2001-06-22 | Semiconductor device and method of manufacturing the same |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP11-117770 | 1999-04-26 | ||
| JP11-11770 | 1999-04-26 | ||
| JP11117770A JP2000307112A (en) | 1999-04-26 | 1999-04-26 | Semiconductor device and manufacturing method thereof |
| US09/396,358 US6285072B1 (en) | 1999-04-26 | 1999-09-15 | Semiconductor device containing a porous structure and method of manufacturing the same |
| US09/886,031 US6358815B2 (en) | 1999-04-26 | 2001-06-22 | Semiconductor device and method of manufacturing the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/396,358 Division US6285072B1 (en) | 1999-04-26 | 1999-09-15 | Semiconductor device containing a porous structure and method of manufacturing the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010036690A1 true US20010036690A1 (en) | 2001-11-01 |
| US6358815B2 US6358815B2 (en) | 2002-03-19 |
Family
ID=14719904
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/396,358 Expired - Fee Related US6285072B1 (en) | 1999-04-26 | 1999-09-15 | Semiconductor device containing a porous structure and method of manufacturing the same |
| US09/886,031 Expired - Lifetime US6358815B2 (en) | 1999-04-26 | 2001-06-22 | Semiconductor device and method of manufacturing the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/396,358 Expired - Fee Related US6285072B1 (en) | 1999-04-26 | 1999-09-15 | Semiconductor device containing a porous structure and method of manufacturing the same |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US6285072B1 (en) |
| JP (1) | JP2000307112A (en) |
| KR (1) | KR100383891B1 (en) |
| DE (1) | DE10019705A1 (en) |
| TW (1) | TW484206B (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130161757A1 (en) * | 2011-12-23 | 2013-06-27 | Ru Huang | CMOS Device for Reducing Charge Sharing Effect and Fabrication Method Thereof |
| EP4336545A1 (en) * | 2022-09-12 | 2024-03-13 | GlobalFoundries U.S. Inc. | Semiconductor device structures isolated by porous semiconductor material |
| US20240282847A1 (en) * | 2023-02-21 | 2024-08-22 | Globalfoundries U.S. Inc. | High performance silicon controlled rectifier devices |
| US12543379B2 (en) | 2023-02-23 | 2026-02-03 | Globalfoundries U.S. Inc. | Integrated circuit structure in porous semiconductor region and method to form same |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000353797A (en) * | 1999-06-11 | 2000-12-19 | Mitsubishi Electric Corp | Semiconductor wafer and method of manufacturing the same |
| US6573565B2 (en) * | 1999-07-28 | 2003-06-03 | International Business Machines Corporation | Method and structure for providing improved thermal conduction for silicon semiconductor devices |
| US6414333B1 (en) * | 2000-03-10 | 2002-07-02 | Samsung Electronics Co., Ltd. | Single electron transistor using porous silicon |
| US6717212B2 (en) * | 2001-06-12 | 2004-04-06 | Advanced Micro Devices, Inc. | Leaky, thermally conductive insulator material (LTCIM) in semiconductor-on-insulator (SOI) structure |
| JP5073136B2 (en) | 2001-08-24 | 2012-11-14 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| JP5000055B2 (en) | 2001-09-19 | 2012-08-15 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| KR100489526B1 (en) * | 2002-04-16 | 2005-05-16 | 동부아남반도체 주식회사 | Method for preventing short channel by using trench formation |
| US6989897B2 (en) * | 2002-06-12 | 2006-01-24 | Intel Corporation | Metal coated nanocrystalline silicon as an active surface enhanced Raman spectroscopy (SERS) substrate |
| US6970239B2 (en) * | 2002-06-12 | 2005-11-29 | Intel Corporation | Metal coated nanocrystalline silicon as an active surface enhanced Raman spectroscopy (SERS) substrate |
| US7361313B2 (en) * | 2003-02-18 | 2008-04-22 | Intel Corporation | Methods for uniform metal impregnation into a nanoporous material |
| JP4371710B2 (en) * | 2003-06-09 | 2009-11-25 | キヤノン株式会社 | Semiconductor substrate, semiconductor device and manufacturing method thereof |
| KR101116993B1 (en) * | 2006-03-14 | 2012-03-15 | 인스티투트 퓌어 미크로엘렉트로닉 슈투트가르트 | Method for producing an integrated circuit |
| DE102006047244B4 (en) * | 2006-10-04 | 2018-01-18 | Infineon Technologies Austria Ag | Semiconductor device with a monocrystalline semiconductor body and method for producing the same |
| US9793182B2 (en) * | 2014-09-12 | 2017-10-17 | Infineon Technologies Ag | Semiconductor device arrangement and a method for forming a semiconductor device arrangement |
| US10833175B2 (en) * | 2015-06-04 | 2020-11-10 | International Business Machines Corporation | Formation of dislocation-free SiGe finFET using porous silicon |
| US10720494B2 (en) * | 2018-01-22 | 2020-07-21 | Globalfoundries Inc. | Field-effect transistors with airgaps |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5559736A (en) | 1978-10-27 | 1980-05-06 | Nippon Telegr & Teleph Corp <Ntt> | Substrate body for semiconductor integrated circuit and its preparation |
| JPS6194367A (en) | 1984-10-16 | 1986-05-13 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device and manufacture thereof |
| JPS61141181A (en) | 1984-12-14 | 1986-06-28 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device and manufacture thereof |
| JPS63232350A (en) | 1988-02-18 | 1988-09-28 | Nippon Telegr & Teleph Corp <Ntt> | Semiconductor device |
| JP3416163B2 (en) * | 1992-01-31 | 2003-06-16 | キヤノン株式会社 | Semiconductor substrate and manufacturing method thereof |
| JP3289455B2 (en) | 1993-12-27 | 2002-06-04 | 日産自動車株式会社 | Bipolar semiconductor device |
| JP3378135B2 (en) * | 1996-02-02 | 2003-02-17 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
| KR100239414B1 (en) * | 1996-11-07 | 2000-01-15 | 김영환 | Fabricating method of semiconductor device |
| US5998822A (en) * | 1996-11-28 | 1999-12-07 | Nippon Steel Semiconductor Corp. | Semiconductor integrated circuit and a method of manufacturing the same |
| US5767561A (en) | 1997-05-09 | 1998-06-16 | Lucent Technologies Inc. | Integrated circuit device with isolated circuit elements |
| JP3958404B2 (en) * | 1997-06-06 | 2007-08-15 | 三菱電機株式会社 | Semiconductor device having lateral high voltage element |
| KR100273220B1 (en) * | 1997-07-31 | 2000-12-15 | 김영환 | Manufacturing method of semiconductor device |
| US6180497B1 (en) * | 1998-07-23 | 2001-01-30 | Canon Kabushiki Kaisha | Method for producing semiconductor base members |
| US6130151A (en) * | 1999-05-07 | 2000-10-10 | Taiwan Semiconductor Manufacturing Company | Method of manufacturing air gap in multilevel interconnection |
| US6228691B1 (en) * | 1999-06-30 | 2001-05-08 | Intel Corp. | Silicon-on-insulator devices and method for producing the same |
-
1999
- 1999-04-26 JP JP11117770A patent/JP2000307112A/en active Pending
- 1999-09-15 US US09/396,358 patent/US6285072B1/en not_active Expired - Fee Related
-
2000
- 2000-04-19 TW TW089107331A patent/TW484206B/en not_active IP Right Cessation
- 2000-04-20 DE DE10019705A patent/DE10019705A1/en not_active Ceased
- 2000-04-25 KR KR10-2000-0021840A patent/KR100383891B1/en not_active Expired - Fee Related
-
2001
- 2001-06-22 US US09/886,031 patent/US6358815B2/en not_active Expired - Lifetime
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130161757A1 (en) * | 2011-12-23 | 2013-06-27 | Ru Huang | CMOS Device for Reducing Charge Sharing Effect and Fabrication Method Thereof |
| US8652929B2 (en) * | 2011-12-23 | 2014-02-18 | Peking University | CMOS device for reducing charge sharing effect and fabrication method thereof |
| EP4336545A1 (en) * | 2022-09-12 | 2024-03-13 | GlobalFoundries U.S. Inc. | Semiconductor device structures isolated by porous semiconductor material |
| US20240088157A1 (en) * | 2022-09-12 | 2024-03-14 | Globalfoundries U.S. Inc. | Semiconductor device structures isolated by porous semiconductor material |
| KR20240036458A (en) * | 2022-09-12 | 2024-03-20 | 글로벌파운드리즈 유.에스. 인크. | Semiconductor device structures isolated by porous semiconductor material |
| KR102841392B1 (en) | 2022-09-12 | 2025-08-01 | 글로벌파운드리즈 유.에스. 인크. | Semiconductor device structures isolated by porous semiconductor material |
| TWI901989B (en) * | 2022-09-12 | 2025-10-21 | 美商格芯(美國)集成電路科技有限公司 | Semiconductor device structures isolated by porous semiconductor material and methods of forming the same |
| US20240282847A1 (en) * | 2023-02-21 | 2024-08-22 | Globalfoundries U.S. Inc. | High performance silicon controlled rectifier devices |
| US12543379B2 (en) | 2023-02-23 | 2026-02-03 | Globalfoundries U.S. Inc. | Integrated circuit structure in porous semiconductor region and method to form same |
Also Published As
| Publication number | Publication date |
|---|---|
| KR100383891B1 (en) | 2003-05-16 |
| US6285072B1 (en) | 2001-09-04 |
| KR20010014819A (en) | 2001-02-26 |
| TW484206B (en) | 2002-04-21 |
| JP2000307112A (en) | 2000-11-02 |
| US6358815B2 (en) | 2002-03-19 |
| DE10019705A1 (en) | 2001-05-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6358815B2 (en) | Semiconductor device and method of manufacturing the same | |
| US4951102A (en) | Trench gate VCMOS | |
| US6437405B2 (en) | Silicon-on-insulator (SOI) substrate, method for fabricating SOI substrate and SOI MOSFET using the SOI substrate | |
| JP5073136B2 (en) | Semiconductor device | |
| JP3544833B2 (en) | Semiconductor device and manufacturing method thereof | |
| US6084271A (en) | Transistor with local insulator structure | |
| US6713779B2 (en) | Semiconductor device and method of manufacturing the same | |
| US5032529A (en) | Trench gate VCMOS method of manufacture | |
| US6392277B1 (en) | Semiconductor device | |
| US7977167B2 (en) | Method of producing a field effect transistor arrangement | |
| US6506638B1 (en) | Vertical double gate transistor structure | |
| JPH11340465A (en) | SOI semiconductor device and manufacturing method thereof | |
| US7867866B2 (en) | SOI FET with source-side body doping | |
| US6812074B2 (en) | SOI field effect transistor element having a recombination region and method of forming same | |
| CN100477271C (en) | Silicon-on-insulator field effect transistor element having a recombination region and method of forming same | |
| US7187000B2 (en) | High performance tunneling-biased MOSFET and a process for its manufacture | |
| CN121335171A (en) | Junction-free transistor | |
| JP2007123519A (en) | Semiconductor device manufacturing method and semiconductor device | |
| JPH09116144A (en) | Insulation gate type electrostatic induction transistor | |
| JP2001053284A (en) | Method for manufacturing SOI semiconductor device | |
| KR19980048203A (en) | Most transistor with double gate structure and manufacturing method | |
| KR19990073422A (en) | A MOSFET with advantages of SOI MOSFET and its fabrication method | |
| HK1010604B (en) | Short channel fermi-threshold field effect transistors |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:025980/0219 Effective date: 20110307 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:RENESAS ELECTRONICS CORPORATION;REEL/FRAME:044928/0001 Effective date: 20150806 |