US20010019143A1 - Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices - Google Patents
Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices Download PDFInfo
- Publication number
- US20010019143A1 US20010019143A1 US09/771,448 US77144801A US2001019143A1 US 20010019143 A1 US20010019143 A1 US 20010019143A1 US 77144801 A US77144801 A US 77144801A US 2001019143 A1 US2001019143 A1 US 2001019143A1
- Authority
- US
- United States
- Prior art keywords
- conductive
- insulating layer
- capacitors
- interconnection
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10D64/011—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/40—Vertical BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H10W20/031—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/682—Capacitors having no potential barriers having dielectrics comprising perovskite structures
Definitions
- This invention relates to integrated circuit devices and fabrication methods therefor and more particularly to conductive interconnections for integrated circuit devices and fabrication methods therefor.
- Integrated circuits are widely used in consumer and commercial products. As the integration density of integrated circuit devices continues to increase, it may become desirable to increase the integration density of the conductive interconnections that are formed on an integrated circuit substrate. Moreover, it also may be desirable to provide more efficient processes for forming the high-density interconnections.
- High-density interconnections are particularly desirable for integrated circuit memory devices such as integrated circuit Dynamic Random Access Memory (DRAM) devices.
- DRAM integrated circuit Dynamic Random Access Memory
- an integrated circuit memory device generally includes a cell array region wherein an array of memory cells is provided, and a peripheral region that provides control and other circuits for the cell array region.
- data is stored by storing charge on integrated circuit capacitors. Accordingly, it may be desirable to integrate these capacitors with the high-density conductive interconnections for the integrated circuit memory device.
- DRAM devices may use silicon dioxide, silicon nitride and/or other insulators as the dielectric film for the memory cell capacitors. It also is known to use a ferroelectric film, comprising for example barium titanate and/or other materials, instead of a conventional dielectric film. When a ferroelectric material is used for the dielectric film, a non-volatile memory device may be produced. Thus, the ferroelectric film allows a remnant polarization to be stored in the ferroelectric material so that the memory cell can repeatedly switch between two stable polarization states by means of voltage pulses, thereby providing a non-volatile memory device.
- ferroelectric memory devices it is known to use refractory metal such as platinum for the capacitor electrodes. Interconnections may be provided using a single level or double level interconnection process using different materials from those of the electrodes. See, for example, the publication entitled Highly Reliable Ferroelectric Memory Technology with Bismuth Layer Structure Thin Film ( Y -1 Family ) to Fuji et al., IEDM, Vol. 97, pp. 597-600, 1997, wherein a double level metal process is disclosed.
- first conductive layer, a capacitor dielectric film and a second conductive layer on a first insulating layer on an integrated circuit substrate.
- the second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, and to define a plurality of first insulating layer patterns that are free of the capacitor dielectric film and the second conductive layer thereon.
- a second insulating layer is formed on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns.
- the second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns.
- a first level interconnection is formed in the plurality of first contact holes and on the second insulating layer to electrically contact the plurality of first conductive patterns.
- a third insulating layer is formed on the second insulating layer and on the first level interconnection.
- the third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors.
- a second level interconnection is formed in the plurality of second contact holes and on the third insulating layer to selectively electrically contact the plurality of capacitors and to selectively electrically contact the first level interconnection.
- the first conductive layer, the second conductive layer, the first level interconnection and the second level interconnection preferably comprise the same material, and the capacitor dielectric film preferably comprises a ferroelectric film.
- a multilevel interconnection may be fabricated of the same material as the ferroelectric capacitor electrodes. Moreover, formation of the ferroelectric capacitor and formation of the interconnections may be implemented in the same process chamber to thereby provide an in-situ process that can be efficient.
- a plurality of conductive plugs are formed in a first insulating layer on an integrated circuit substrate.
- a first conductive layer, a capacitor dielectric film and a second conductive layer are formed on the first insulating layer including on the conductive plugs.
- the second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, and to define a plurality of first conductive layer patterns that are free of the capacitor dielectric film and the second conductive layer thereon.
- At least a first of the plurality of capacitors is electrically connected to a conductive plug and at least a second of the plurality of capacitors is not electrically connected to a conductive plug.
- a second insulating layer is formed on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns.
- the second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns.
- a first level interconnection is formed in the plurality of first contact holes and on the second insulating layer to electrically contact the plurality of first conductive patterns and to selectively electrically interconnect selected ones of the first conductive patterns to one another on the second insulating layer.
- a third insulating layer is formed on the second insulating layer and on the first level interconnection.
- the third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors.
- a second level interconnection is formed in the plurality of second contact holes and on the third insulating layer to selectively electrically interconnect the at least one of the first capacitors, to selectively electrically contact the first level interconnection and to selectively electrically interconnect selective ones of the at least a second of the plurality of capacitors to one another and to the first level interconnection. Accordingly, by providing the second capacitors that are not electrically connected to a conductive plug, the top electrode of the capacitors may be used in a multilevel interconnection, and the capacitors also can reduce topography differences in an integrated circuit.
- conductive interconnections for an integrated circuit memory device are fabricated by forming a plurality of first conductive plugs in a first insulating layer on an integrated circuit substrate and forming a first conductive layer, a capacitor dielectric film and a second conductive layer on the first insulating layer including on the first conductive plugs.
- the second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, such that at least a first of the plurality of capacitors is electrically connected to a first conductive plug and at least a second of the plurality of capacitors is not electrically connected to a first conductive plug.
- a second insulating layer is formed on the first insulating layer and on the plurality of capacitors.
- the second insulating layer includes therein a plurality of contact holes that expose the at least a first and second of the plurality of capacitors.
- a plurality of second conductive plugs is formed in the plurality of contact holes. Accordingly, by providing the second capacitors that are not electrically connected to a first conductive plug, the top electrode of the capacitors may be used in an interconnection, and the capacitors also can reduce topography differences in an integrated circuit.
- the plurality of capacitors preferably is defined in the cell array region and in the peripheral region, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon.
- the plurality of first conductive layer patterns preferably is defined in the peripheral region, that are free of the capacitor dielectric film and the second conductive layer thereon.
- at least a first of the plurality of capacitors in the cell array region is electrically connected to a conductive plug and at least a second of the plurality of capacitors in the peripheral region is not electrically connected to a conductive plug.
- the capacitors in the peripheral region may be used as part of the multilevel conductive interconnections and also may be used to reduce topography differences between the cell array region and the peripheral region of an integrated circuit memory device.
- Conductive interconnections for integrated circuit devices comprise a first insulating layer on an integrated circuit substrate, the first insulating layer including therein a plurality of conductive plugs.
- a plurality of capacitors is provided on the first insulating layer. Each capacitor comprises a first portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon. At least a first of the plurality of capacitors is electrically connected to a conductive plug and at least a second of the plurality of capacitors is not electrically connected to a conductive plug.
- a plurality of first conductive layer patterns is provided on the first insulating layer. The first conductive layer patterns comprise a second portion of the first conductive layer that is free of the capacitor dielectric film and the second conductive layer thereon.
- a second insulating layer is provided on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns.
- the second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns.
- a first level interconnection is provided in the plurality of first contact holes and on the second insulating layer, that electrically contacts the plurality of first conductive patterns and that selectively electrically interconnects selected ones of the first conductive patterns to one another on the second insulating layer.
- a third insulating layer is provided on the second insulating layer and on the first level interconnection.
- the third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors.
- a second level interconnection is provided in the plurality of second contact holes and on the third insulating layer, that selectively electrically contacts the at least one of the first capacitors, that selectively electrically contacts the first level interconnection and selectively electrically interconnects selected ones of the at least the second of the plurality of capacitors to one another and to the first level interconnection.
- a plurality of third contact holes also may be provided in the second insulating layer that underlies selected ones of the second contact holes and that selectively expose the first and second capacitors therein.
- the first conductive layer, the second conductive layer, the first level interconnection and the second level interconnection preferably all comprise the same material, and the capacitor dielectric film preferably is a ferroelectric film.
- the integrated circuit is an integrated circuit memory device including a cell array region and a peripheral region
- the at least a first of the plurality of capacitors preferably is located in the cell array region and the at least a second of the plurality of capacitors preferably is located in the peripheral region.
- the plurality of first conductive layer patterns preferably is located in the peripheral region.
- ferroelectric capacitors are formed that are electrically connected to the underlying contact plugs.
- lower electrode patterns that are electrically connected to the contact plugs may be formed.
- Pseudo-ferroelectric capacitors which are not electrically connected to the underlying contact plugs and are made of the same components as the ferroelectric capacitors in the cell array region, may be formed in the peripheral region.
- These electrode patterns and pseudo-ferroelectric capacitors may be used as conductive pads for a multilevel conductive interconnection. Since the pseudo-capacitors may be tall, step differences between the cell array region and the peripheral region may be reduced and the aspect ratio of later formed contact openings that reach thereto may be reduced.
- FIGS. 1 - 4 are cross-sectional views of integrated circuit substrates including conductive interconnections according to an embodiment of the present invention during intermediate fabrication steps.
- FIG. 1 schematically shows a cross-section of an integrated circuit substrate such as a semiconductor substrate 10 that already has undergone several process steps according to the present invention.
- a cell array region and a peripheral region are defined on the semiconductor substrate 10 .
- a first insulating layer 12 for example, comprising an oxide layer, is formed on the semiconductor substrate 10 , for example by deposition.
- a conventional CMOS transistor process may be performed in the substrate 10 prior to the formation of the first insulating layer 12 .
- Selected portions of the first insulating layer 12 are etched to form a plurality of contact holes that expose the substrate, preferably at source/drain regions of the CMOS transistors.
- a conductive material is formed in the contact holes and on the first insulating layer 12 , for example using a well-known Chemical Vapor Deposition (CVD) technique.
- the conductive material is planarized to form a plurality of contact plugs, for example, contact plugs 14 a in the cell array region and contact plugs 14 b to 14 e on the peripheral region.
- the conductive material may be polysilicon, tungsten and/or copper. Other suitable conductive materials also may be used.
- a lower electrode layer (first conductive layer) 16 , a capacitor dielectric film 17 and an upper electrode layer (second conductive layer) 18 are sequentially formed on the substrate 10 .
- the lower and upper electrode layers 16 and 18 may comprise material selected from the group consisting of a refractory metal, conductive oxide and a combination thereof.
- the refractory metal may include Pt (platinum), Ir (iridium), Ru (ruthenium), Au (gold) and/or Pd (palladium).
- the conductive oxide may include IrO 2 (iridium dioxide) and RuO 2 (ruthenium dioxide).
- the dielectric film 17 preferably comprises a ferroelectric material such as PZT, PLZT, SBT and/or BST. Other conventional materials also may be used for the lower and upper electrode layers and the capacitor dielectric films.
- a ferroelectric capacitor 20 is formed from lower electrode pattern 16 a , ferroelectric film pattern 17 a and upper electrode pattern 18 a .
- the ferroelectric capacitor in the cell array region is electrically connected to the contact plug 14 a.
- lower electrode patterns 16 b , 16 c , 16 d , 16 e and 16 g and pseudo-capacitors 21 , 22 and 23 are formed.
- the pseudo-capacitors 21 , 22 and 23 also are formed at the peripheral region, they are not electrically connected to an underlying contact plug. Therefore, these capacitor patterns 21 , 22 and 23 do not serve as capacitors.
- upper electrode patterns 18 b , 18 c and 18 d of the pseudo-capacitors 21 , 22 and 23 can serve as conductive pads for later-formed interconnections.
- Some of the lower electrode patterns may be selectively electrically connected to the contact plugs as shown by dashed contact plugs 14 b , 14 c , and 14 d and by the solid contact plug 14 e . These lower electrode patterns also can serve as conductive pads.
- a second insulating layer 30 is formed on the substrate 10 , for example by deposition. Selected portions of the second insulating layer 30 are patterned to form first openings that expose the lower electrode patterns 16 b , 16 c , 16 d , 16 e and 16 g in the peripheral region. Patterning may take place by etching, for example using chemical-mechanical polishing.
- a first level interconnection 32 a to 32 d is completed by forming a conducive material in the first openings and on the second insulating layer 30 and then patterning thereof into a predetermined configuration. The first level interconnection preferably is made of the same material that was already used as the lower and upper electrode layers 16 and 18 , respectively.
- a third insulating layer 34 is formed on the first level interconnection and on the second insulating layer 30 . Selected portions of the third insulating layer 34 and the second insulating layer 30 thereunder are etched to form second openings that expose the upper electrode pattern 18 a of the ferroelectric capacitor 20 in the cell array region and expose some 32 c and 32 d of the first level interconnections 32 a to 32 d and the upper electrode patterns 18 b to 18 d of the capacitor patterns 21 to 23 in the peripheral region.
- a second level interconnection 36 a to 36 d is completed by forming conductive material in the second openings and on the third insulating layer 34 and then patterning thereof into a predetermined configuration. Patterning may take place by etching, for example using chemical-mechanical polishing.
- the second level interconnection preferably is made of the same material that was already used as the lower and upper electrode layers 16 and 18 respectively.
- the resulting interconnection structure in the peripheral region is as follows:
- the lower electrode pattern 16 b is electrically connected to the first level interconnection 32 a .
- the lower electrode pattern 16 b may be electrically connected to a source/drain region of a CMOS transistor through the contact plug 14 b .
- the lower electrode patterns 16 c and 16 d are electrically connected to each other through the first level interconnection 32 b .
- One of the lower electrode patterns 16 a and 16 c may be electrically connected to the source/drain region of a CMOS transistor.
- the lower electrode pattern 16 e is electrically connected to the upper electrode pattern 18 b of the pseudo-capacitor 21 .
- the lower electrode pattern 16 e is connected to the first level interconnection 32 c and the first level interconnection 32 c is electrically connected to the upper electrode pattern 18 b through the second level interconnection 36 b .
- the lower electrode pattern 16 e may be electrically connected to the source/drain region of a CMOS transistor.
- the lower electrode pattern 16 g is electrically connected to a source/drain region of a CMOS transistor through the contact plug 14 e , and also is electrically connected to the second level interconnection 36 c through the first level interconnection 32 d.
- Adjacent pseudo-capacitors 22 and 23 are electrically connected to each other through the second level interconnection 36 d . However, since these pseudo-capacitors 22 and 23 are not electrically connected to the source/drain regions of CMOS transistors, they do not function as a capacitor. In particular, adjacent upper electrode patterns 18 c and 18 d are electrically connected to each other through the second level interconnection 36 d.
- the aspect ratio of the contact openings can be reduced due to the presence of the pseudo-capacitors, thereby allowing improved step coverage of the interconnection.
- the multi-level interconnection can be implemented using the same material as the capacitor electrodes, to thereby allow simplified fabrication.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This invention relates to integrated circuit devices and fabrication methods therefor and more particularly to conductive interconnections for integrated circuit devices and fabrication methods therefor.
- Integrated circuits are widely used in consumer and commercial products. As the integration density of integrated circuit devices continues to increase, it may become desirable to increase the integration density of the conductive interconnections that are formed on an integrated circuit substrate. Moreover, it also may be desirable to provide more efficient processes for forming the high-density interconnections.
- High-density interconnections are particularly desirable for integrated circuit memory devices such as integrated circuit Dynamic Random Access Memory (DRAM) devices. As is well known to those having skill in the art, an integrated circuit memory device generally includes a cell array region wherein an array of memory cells is provided, and a peripheral region that provides control and other circuits for the cell array region. In DRAM devices, data is stored by storing charge on integrated circuit capacitors. Accordingly, it may be desirable to integrate these capacitors with the high-density conductive interconnections for the integrated circuit memory device.
- As also is well known to those having skill in the art, DRAM devices may use silicon dioxide, silicon nitride and/or other insulators as the dielectric film for the memory cell capacitors. It also is known to use a ferroelectric film, comprising for example barium titanate and/or other materials, instead of a conventional dielectric film. When a ferroelectric material is used for the dielectric film, a non-volatile memory device may be produced. Thus, the ferroelectric film allows a remnant polarization to be stored in the ferroelectric material so that the memory cell can repeatedly switch between two stable polarization states by means of voltage pulses, thereby providing a non-volatile memory device.
- In ferroelectric memory devices, it is known to use refractory metal such as platinum for the capacitor electrodes. Interconnections may be provided using a single level or double level interconnection process using different materials from those of the electrodes. See, for example, the publication entitled Highly Reliable Ferroelectric Memory Technology with Bismuth Layer Structure Thin Film (Y-1 Family) to Fuji et al., IEDM, Vol. 97, pp. 597-600, 1997, wherein a double level metal process is disclosed.
- Notwithstanding these and other advances, it continues to be desirable to provide high-density, multilevel conductive interconnections for integrated circuit devices and efficient methods of fabricating the same. It is particularly desirable to provide high-density interconnections for integrated circuit memory devices such as integrated circuit memory devices that use ferroelectric capacitors, and efficient methods of fabricating the same.
- It therefore is an object of the present invention to provide improved methods of forming conductive interconnections for integrated circuit devices, and interconnections so formed.
- It is another object of the present invention to provide conductive interconnections for integrated circuit memory devices that can integrate capacitors therein, and methods of forming the same.
- It is still another object of the present invention to provide conductive interconnections for integrated circuit memory devices that can integrate ferroelectric capacitors therein, and methods of forming the same.
- These and other objects are provided, according to an embodiment of the present invention, by forming a first conductive layer, a capacitor dielectric film and a second conductive layer on a first insulating layer on an integrated circuit substrate. The second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, and to define a plurality of first insulating layer patterns that are free of the capacitor dielectric film and the second conductive layer thereon. A second insulating layer is formed on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns. The second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns.
- A first level interconnection is formed in the plurality of first contact holes and on the second insulating layer to electrically contact the plurality of first conductive patterns. A third insulating layer is formed on the second insulating layer and on the first level interconnection. The third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors. A second level interconnection is formed in the plurality of second contact holes and on the third insulating layer to selectively electrically contact the plurality of capacitors and to selectively electrically contact the first level interconnection. The first conductive layer, the second conductive layer, the first level interconnection and the second level interconnection preferably comprise the same material, and the capacitor dielectric film preferably comprises a ferroelectric film.
- Accordingly, a multilevel interconnection may be fabricated of the same material as the ferroelectric capacitor electrodes. Moreover, formation of the ferroelectric capacitor and formation of the interconnections may be implemented in the same process chamber to thereby provide an in-situ process that can be efficient.
- In preferred embodiments of methods according to the present invention, a plurality of conductive plugs are formed in a first insulating layer on an integrated circuit substrate. A first conductive layer, a capacitor dielectric film and a second conductive layer are formed on the first insulating layer including on the conductive plugs. The second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, and to define a plurality of first conductive layer patterns that are free of the capacitor dielectric film and the second conductive layer thereon. At least a first of the plurality of capacitors is electrically connected to a conductive plug and at least a second of the plurality of capacitors is not electrically connected to a conductive plug.
- A second insulating layer is formed on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns. The second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns. A first level interconnection is formed in the plurality of first contact holes and on the second insulating layer to electrically contact the plurality of first conductive patterns and to selectively electrically interconnect selected ones of the first conductive patterns to one another on the second insulating layer.
- A third insulating layer is formed on the second insulating layer and on the first level interconnection. The third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors. A second level interconnection is formed in the plurality of second contact holes and on the third insulating layer to selectively electrically interconnect the at least one of the first capacitors, to selectively electrically contact the first level interconnection and to selectively electrically interconnect selective ones of the at least a second of the plurality of capacitors to one another and to the first level interconnection. Accordingly, by providing the second capacitors that are not electrically connected to a conductive plug, the top electrode of the capacitors may be used in a multilevel interconnection, and the capacitors also can reduce topography differences in an integrated circuit.
- According to another aspect of the invention, conductive interconnections for an integrated circuit memory device are fabricated by forming a plurality of first conductive plugs in a first insulating layer on an integrated circuit substrate and forming a first conductive layer, a capacitor dielectric film and a second conductive layer on the first insulating layer including on the first conductive plugs. The second conductive layer, the capacitor dielectric film and the first conductive layer are patterned to define a plurality of capacitors, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon, such that at least a first of the plurality of capacitors is electrically connected to a first conductive plug and at least a second of the plurality of capacitors is not electrically connected to a first conductive plug. A second insulating layer is formed on the first insulating layer and on the plurality of capacitors. The second insulating layer includes therein a plurality of contact holes that expose the at least a first and second of the plurality of capacitors. A plurality of second conductive plugs is formed in the plurality of contact holes. Accordingly, by providing the second capacitors that are not electrically connected to a first conductive plug, the top electrode of the capacitors may be used in an interconnection, and the capacitors also can reduce topography differences in an integrated circuit.
- When the integrated circuit devices are integrated circuit memory devices that include a cell array region and a peripheral region, the plurality of capacitors preferably is defined in the cell array region and in the peripheral region, each comprising a portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon. The plurality of first conductive layer patterns preferably is defined in the peripheral region, that are free of the capacitor dielectric film and the second conductive layer thereon. Thus, at least a first of the plurality of capacitors in the cell array region is electrically connected to a conductive plug and at least a second of the plurality of capacitors in the peripheral region is not electrically connected to a conductive plug. The capacitors in the peripheral region may be used as part of the multilevel conductive interconnections and also may be used to reduce topography differences between the cell array region and the peripheral region of an integrated circuit memory device.
- Conductive interconnections for integrated circuit devices according to embodiments of the invention comprise a first insulating layer on an integrated circuit substrate, the first insulating layer including therein a plurality of conductive plugs. A plurality of capacitors is provided on the first insulating layer. Each capacitor comprises a first portion of the first conductive layer, a portion of the capacitor dielectric film thereon and a portion of the second conductive layer thereon. At least a first of the plurality of capacitors is electrically connected to a conductive plug and at least a second of the plurality of capacitors is not electrically connected to a conductive plug. A plurality of first conductive layer patterns is provided on the first insulating layer. The first conductive layer patterns comprise a second portion of the first conductive layer that is free of the capacitor dielectric film and the second conductive layer thereon.
- A second insulating layer is provided on the first insulating layer, on the plurality of capacitors and on the plurality of first conductive patterns. The second insulating layer includes therein a plurality of first contact holes that selectively expose the plurality of first conductive layer patterns. A first level interconnection is provided in the plurality of first contact holes and on the second insulating layer, that electrically contacts the plurality of first conductive patterns and that selectively electrically interconnects selected ones of the first conductive patterns to one another on the second insulating layer.
- A third insulating layer is provided on the second insulating layer and on the first level interconnection. The third insulating layer includes therein a plurality of second contact holes that selectively expose the first level interconnection and selected ones of the plurality of capacitors. A second level interconnection is provided in the plurality of second contact holes and on the third insulating layer, that selectively electrically contacts the at least one of the first capacitors, that selectively electrically contacts the first level interconnection and selectively electrically interconnects selected ones of the at least the second of the plurality of capacitors to one another and to the first level interconnection. A plurality of third contact holes also may be provided in the second insulating layer that underlies selected ones of the second contact holes and that selectively expose the first and second capacitors therein.
- The first conductive layer, the second conductive layer, the first level interconnection and the second level interconnection preferably all comprise the same material, and the capacitor dielectric film preferably is a ferroelectric film. When the integrated circuit is an integrated circuit memory device including a cell array region and a peripheral region, the at least a first of the plurality of capacitors preferably is located in the cell array region and the at least a second of the plurality of capacitors preferably is located in the peripheral region. The plurality of first conductive layer patterns preferably is located in the peripheral region.
- Accordingly, in the cell array region, ferroelectric capacitors are formed that are electrically connected to the underlying contact plugs. In the peripheral region, lower electrode patterns that are electrically connected to the contact plugs may be formed. Pseudo-ferroelectric capacitors, which are not electrically connected to the underlying contact plugs and are made of the same components as the ferroelectric capacitors in the cell array region, may be formed in the peripheral region. These electrode patterns and pseudo-ferroelectric capacitors may be used as conductive pads for a multilevel conductive interconnection. Since the pseudo-capacitors may be tall, step differences between the cell array region and the peripheral region may be reduced and the aspect ratio of later formed contact openings that reach thereto may be reduced.
- FIGS. 1-4 are cross-sectional views of integrated circuit substrates including conductive interconnections according to an embodiment of the present invention during intermediate fabrication steps.
- The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. Like numbers refer to like elements throughout. It will be understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.
- FIG. 1 schematically shows a cross-section of an integrated circuit substrate such as a
semiconductor substrate 10 that already has undergone several process steps according to the present invention. A cell array region and a peripheral region are defined on thesemiconductor substrate 10. A first insulatinglayer 12, for example, comprising an oxide layer, is formed on thesemiconductor substrate 10, for example by deposition. Although not shown for clarity, a conventional CMOS transistor process may be performed in thesubstrate 10 prior to the formation of the first insulatinglayer 12. - Selected portions of the first insulating
layer 12 are etched to form a plurality of contact holes that expose the substrate, preferably at source/drain regions of the CMOS transistors. A conductive material is formed in the contact holes and on the first insulatinglayer 12, for example using a well-known Chemical Vapor Deposition (CVD) technique. The conductive material is planarized to form a plurality of contact plugs, for example, contact plugs 14 a in the cell array region and contact plugs 14 b to 14 e on the peripheral region. The conductive material may be polysilicon, tungsten and/or copper. Other suitable conductive materials also may be used. - A lower electrode layer (first conductive layer) 16, a
capacitor dielectric film 17 and an upper electrode layer (second conductive layer) 18 are sequentially formed on thesubstrate 10. The lower and upper electrode layers 16 and 18 may comprise material selected from the group consisting of a refractory metal, conductive oxide and a combination thereof. The refractory metal may include Pt (platinum), Ir (iridium), Ru (ruthenium), Au (gold) and/or Pd (palladium). The conductive oxide may include IrO2(iridium dioxide) and RuO2(ruthenium dioxide). Thedielectric film 17 preferably comprises a ferroelectric material such as PZT, PLZT, SBT and/or BST. Other conventional materials also may be used for the lower and upper electrode layers and the capacitor dielectric films. - Referring now to FIG. 2, selected portions of the
16, 17 and 18 are patterned to form predetermined patterns at the cell array region and peripheral region. More specifically, in the cell array region, a ferroelectric capacitor 20 is formed fromstacked layers lower electrode pattern 16 a, ferroelectric film pattern 17 a andupper electrode pattern 18 a. The ferroelectric capacitor in the cell array region is electrically connected to the contact plug 14 a. - On the other hand, in the peripheral region,
16 b, 16 c, 16 d, 16 e and 16 g and pseudo-capacitors 21, 22 and 23 are formed. Although the pseudo-capacitors 21, 22 and 23 also are formed at the peripheral region, they are not electrically connected to an underlying contact plug. Therefore, theselower electrode patterns 21, 22 and 23 do not serve as capacitors. However,capacitor patterns upper electrode patterns 18 b, 18 c and 18 d of the pseudo-capacitors 21, 22 and 23, respectively, can serve as conductive pads for later-formed interconnections. Some of the lower electrode patterns may be selectively electrically connected to the contact plugs as shown by dashed contact plugs 14 b, 14 c, and 14 d and by thesolid contact plug 14 e. These lower electrode patterns also can serve as conductive pads. - Referring now to FIG. 3, a second insulating
layer 30 is formed on thesubstrate 10, for example by deposition. Selected portions of the second insulatinglayer 30 are patterned to form first openings that expose the 16 b, 16 c, 16 d, 16 e and 16 g in the peripheral region. Patterning may take place by etching, for example using chemical-mechanical polishing. Alower electrode patterns first level interconnection 32 a to 32 d is completed by forming a conducive material in the first openings and on the second insulatinglayer 30 and then patterning thereof into a predetermined configuration. The first level interconnection preferably is made of the same material that was already used as the lower and upper electrode layers 16 and 18, respectively. - Referring now to FIG. 4, a third insulating
layer 34 is formed on the first level interconnection and on the second insulatinglayer 30. Selected portions of the third insulatinglayer 34 and the second insulatinglayer 30 thereunder are etched to form second openings that expose theupper electrode pattern 18 a of the ferroelectric capacitor 20 in the cell array region and expose some 32 c and 32 d of thefirst level interconnections 32 a to 32 d and the upper electrode patterns 18 b to 18 d of thecapacitor patterns 21 to 23 in the peripheral region. Asecond level interconnection 36 a to 36 d is completed by forming conductive material in the second openings and on the third insulatinglayer 34 and then patterning thereof into a predetermined configuration. Patterning may take place by etching, for example using chemical-mechanical polishing. The second level interconnection preferably is made of the same material that was already used as the lower and upper electrode layers 16 and 18 respectively. - The resulting interconnection structure in the peripheral region is as follows: The
lower electrode pattern 16 b is electrically connected to thefirst level interconnection 32 a. Thelower electrode pattern 16 b may be electrically connected to a source/drain region of a CMOS transistor through thecontact plug 14 b. The 16 c and 16 d are electrically connected to each other through thelower electrode patterns first level interconnection 32 b. One of the 16 a and 16 c may be electrically connected to the source/drain region of a CMOS transistor.lower electrode patterns - The
lower electrode pattern 16 e is electrically connected to the upper electrode pattern 18 b of the pseudo-capacitor 21. In particular, thelower electrode pattern 16 e is connected to thefirst level interconnection 32 c and thefirst level interconnection 32 c is electrically connected to the upper electrode pattern 18 b through thesecond level interconnection 36 b. Thelower electrode pattern 16 e may be electrically connected to the source/drain region of a CMOS transistor. - The
lower electrode pattern 16 g is electrically connected to a source/drain region of a CMOS transistor through thecontact plug 14 e, and also is electrically connected to thesecond level interconnection 36 c through thefirst level interconnection 32 d. -
22 and 23 are electrically connected to each other through theAdjacent pseudo-capacitors second level interconnection 36 d. However, since these 22 and 23 are not electrically connected to the source/drain regions of CMOS transistors, they do not function as a capacitor. In particular, adjacentpseudo-capacitors upper electrode patterns 18 c and 18 d are electrically connected to each other through thesecond level interconnection 36 d. - Accordingly, the aspect ratio of the contact openings can be reduced due to the presence of the pseudo-capacitors, thereby allowing improved step coverage of the interconnection. Also, the multi-level interconnection can be implemented using the same material as the capacitor electrodes, to thereby allow simplified fabrication.
- In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
Claims (21)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/771,448 US6404001B2 (en) | 1998-08-07 | 2001-01-26 | Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR98-32234 | 1998-08-07 | ||
| KR1019980032234A KR100268424B1 (en) | 1998-08-07 | 1998-08-07 | A method of fabricating interconnect of semiconductor device |
| US09/369,991 US6262446B1 (en) | 1998-08-07 | 1999-08-06 | Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
| US09/771,448 US6404001B2 (en) | 1998-08-07 | 2001-01-26 | Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/369,991 Division US6262446B1 (en) | 1998-08-07 | 1999-08-06 | Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010019143A1 true US20010019143A1 (en) | 2001-09-06 |
| US6404001B2 US6404001B2 (en) | 2002-06-11 |
Family
ID=19546724
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/369,991 Expired - Lifetime US6262446B1 (en) | 1998-08-07 | 1999-08-06 | Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
| US09/771,448 Expired - Fee Related US6404001B2 (en) | 1998-08-07 | 2001-01-26 | Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/369,991 Expired - Lifetime US6262446B1 (en) | 1998-08-07 | 1999-08-06 | Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US6262446B1 (en) |
| JP (1) | JP4043654B2 (en) |
| KR (1) | KR100268424B1 (en) |
| DE (1) | DE19935947B4 (en) |
| GB (1) | GB2341000B (en) |
| TW (1) | TW488020B (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020185668A1 (en) * | 2001-04-25 | 2002-12-12 | Fujitsu Limited | Semiconductor device having a ferroelectric capacitor and fabrication process thereof |
| US20030094639A1 (en) * | 2000-03-27 | 2003-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device having ferroelectric memory cells and method of manufacturing the same |
| US20090321803A1 (en) * | 2008-06-30 | 2009-12-31 | Jai-Hyun Kim | Semiconductor device and method of manufacturing the same |
Families Citing this family (39)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE19926106C1 (en) | 1999-06-08 | 2001-02-01 | Siemens Ag | Semiconductor memory component with memory cells, logic areas and fill structures |
| US6504202B1 (en) * | 2000-02-02 | 2003-01-07 | Lsi Logic Corporation | Interconnect-embedded metal-insulator-metal capacitor |
| JP3800294B2 (en) * | 1999-10-25 | 2006-07-26 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
| JP2001196558A (en) | 2000-01-13 | 2001-07-19 | Seiko Epson Corp | Semiconductor device manufacturing method and semiconductor device |
| JP2001196559A (en) * | 2000-01-13 | 2001-07-19 | Seiko Epson Corp | Semiconductor device and manufacturing method thereof |
| JP2001196561A (en) * | 2000-01-14 | 2001-07-19 | Seiko Epson Corp | Semiconductor device and manufacturing method thereof |
| JP2001196560A (en) * | 2000-01-14 | 2001-07-19 | Seiko Epson Corp | Semiconductor device and manufacturing method thereof |
| JP4068781B2 (en) * | 2000-02-28 | 2008-03-26 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit device and method for manufacturing semiconductor integrated circuit device |
| US6426249B1 (en) * | 2000-03-16 | 2002-07-30 | International Business Machines Corporation | Buried metal dual damascene plate capacitor |
| WO2001099160A2 (en) * | 2000-06-20 | 2001-12-27 | Infineon Technologies North America Corp. | Reduction of topography between support regions and array regions of memory devices |
| JP4671497B2 (en) * | 2000-12-15 | 2011-04-20 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
| US6532143B2 (en) * | 2000-12-29 | 2003-03-11 | Intel Corporation | Multiple tier array capacitor |
| JP2002231721A (en) * | 2001-02-06 | 2002-08-16 | Mitsubishi Electric Corp | Semiconductor device |
| KR100386455B1 (en) * | 2001-06-30 | 2003-06-02 | 주식회사 하이닉스반도체 | Method for fabricating a merged semiconductor memory device |
| FR2828766B1 (en) | 2001-08-16 | 2004-01-16 | St Microelectronics Sa | INTEGRATED CIRCUIT COMPRISING ACTIVE ELEMENTS AND AT LEAST ONE PASSIVE ELEMENT, IN PARTICULAR DRAM MEMORY CELLS AND MANUFACTURING METHOD |
| US7042092B1 (en) | 2001-12-05 | 2006-05-09 | National Semiconductor Corporation | Multilevel metal interconnect and method of forming the interconnect with capacitive structures that adjust the capacitance of the interconnect |
| JP2003188264A (en) * | 2001-12-18 | 2003-07-04 | Seiko Epson Corp | Semiconductor device and manufacturing method thereof |
| US6606237B1 (en) | 2002-06-27 | 2003-08-12 | Murata Manufacturing Co., Ltd. | Multilayer capacitor, wiring board, decoupling circuit, and high frequency circuit incorporating the same |
| JP2004241632A (en) * | 2003-02-06 | 2004-08-26 | Seiko Epson Corp | Ferroelectric memory and method of manufacturing the same |
| US6969902B2 (en) * | 2003-03-21 | 2005-11-29 | Texas Instruments Incorporated | Integrated circuit having antenna proximity lines coupled to the semiconductor substrate contacts |
| US7038259B2 (en) * | 2003-10-22 | 2006-05-02 | Micron Technology, Inc. | Dual capacitor structure for imagers and method of formation |
| KR100549002B1 (en) * | 2004-02-04 | 2006-02-02 | 삼성전자주식회사 | Semiconductor device having multilayer M capacitor and method of manufacturing same |
| JP4284228B2 (en) | 2004-04-19 | 2009-06-24 | 株式会社東芝 | Manufacturing method of semiconductor device |
| JP2007149827A (en) | 2005-11-25 | 2007-06-14 | Fujitsu Ltd | Electronic component manufacturing method and electronic component |
| US8901704B2 (en) | 2006-04-21 | 2014-12-02 | SK Hynix Inc. | Integrated circuit and manufacturing method thereof |
| KR100876838B1 (en) * | 2006-04-21 | 2009-01-07 | 주식회사 하이닉스반도체 | Integrated circuit |
| JP2008251763A (en) | 2007-03-30 | 2008-10-16 | Elpida Memory Inc | Semiconductor device and manufacturing method thereof |
| US7719114B2 (en) * | 2007-10-17 | 2010-05-18 | National Semiconductor Corporation | Edit structure that allows the input of a logic gate to be changed by modifying any one of the metal or via masks used to form the metal interconnect structure |
| US8107254B2 (en) * | 2008-11-20 | 2012-01-31 | International Business Machines Corporation | Integrating capacitors into vias of printed circuit boards |
| KR20100067966A (en) * | 2008-12-12 | 2010-06-22 | 주식회사 동부하이텍 | Semiconductor device and method of manufacturing same |
| US8242384B2 (en) * | 2009-09-30 | 2012-08-14 | International Business Machines Corporation | Through hole-vias in multi-layer printed circuit boards |
| US8432027B2 (en) * | 2009-11-11 | 2013-04-30 | International Business Machines Corporation | Integrated circuit die stacks with rotationally symmetric vias |
| US8258619B2 (en) | 2009-11-12 | 2012-09-04 | International Business Machines Corporation | Integrated circuit die stacks with translationally compatible vias |
| US8310841B2 (en) | 2009-11-12 | 2012-11-13 | International Business Machines Corporation | Integrated circuit die stacks having initially identical dies personalized with switches and methods of making the same |
| US8315068B2 (en) | 2009-11-12 | 2012-11-20 | International Business Machines Corporation | Integrated circuit die stacks having initially identical dies personalized with fuses and methods of manufacturing the same |
| US9646947B2 (en) * | 2009-12-22 | 2017-05-09 | Lenovo Enterprise Solutions (Singapore) Pte. Ltd. | Integrated circuit with inductive bond wires |
| JP2015095587A (en) * | 2013-11-13 | 2015-05-18 | 日本特殊陶業株式会社 | Multilayer wiring board |
| JP7242210B2 (en) * | 2018-08-01 | 2023-03-20 | ローム株式会社 | semiconductor equipment |
| KR102149230B1 (en) | 2019-07-05 | 2020-08-28 | 한미순 | Kitchen hood control apparatus |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0508760A1 (en) * | 1991-04-08 | 1992-10-14 | STMicroelectronics, Inc. | Dynamic random access memory cell |
| JP2827675B2 (en) | 1992-03-26 | 1998-11-25 | 日本電気株式会社 | Semiconductor storage device |
| US5358889A (en) * | 1993-04-29 | 1994-10-25 | Northern Telecom Limited | Formation of ruthenium oxide for integrated circuits |
| JP2682455B2 (en) * | 1994-07-07 | 1997-11-26 | 日本電気株式会社 | Semiconductor memory device and method of manufacturing the same |
| JPH1022466A (en) * | 1996-03-01 | 1998-01-23 | Motorola Inc | Ferroelectric nonvolatile memory cell and method of forming memory cell |
| DE19646369B4 (en) * | 1996-11-09 | 2008-07-31 | Robert Bosch Gmbh | Ceramic multilayer circuit and method for its production |
| KR100219507B1 (en) * | 1996-12-17 | 1999-09-01 | 윤종용 | Wiring structure for semiconductor device having local interconnection formed of lower electrode matal layer for ferroelectric capacitor |
-
1998
- 1998-08-07 KR KR1019980032234A patent/KR100268424B1/en not_active Expired - Fee Related
-
1999
- 1999-05-17 GB GB9911446A patent/GB2341000B/en not_active Expired - Fee Related
- 1999-07-30 DE DE19935947A patent/DE19935947B4/en not_active Expired - Fee Related
- 1999-08-06 JP JP22468499A patent/JP4043654B2/en not_active Expired - Fee Related
- 1999-08-06 US US09/369,991 patent/US6262446B1/en not_active Expired - Lifetime
-
2000
- 2000-05-05 TW TW089108606A patent/TW488020B/en not_active IP Right Cessation
-
2001
- 2001-01-26 US US09/771,448 patent/US6404001B2/en not_active Expired - Fee Related
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030094639A1 (en) * | 2000-03-27 | 2003-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device having ferroelectric memory cells and method of manufacturing the same |
| US6759251B2 (en) * | 2000-03-27 | 2004-07-06 | Kabushiki Kaisha Toshiba | Semiconductor device having ferroelectic memory cells and method of manufacturing the same |
| US20020185668A1 (en) * | 2001-04-25 | 2002-12-12 | Fujitsu Limited | Semiconductor device having a ferroelectric capacitor and fabrication process thereof |
| US6624458B2 (en) * | 2001-04-25 | 2003-09-23 | Fujitsu Limited | Semiconductor device having a ferroelectric capacitor and fabrication process thereof |
| US20030213986A1 (en) * | 2001-04-25 | 2003-11-20 | Fujitsu Limited | Semiconductor device having a ferroelectric capacitor and fabrication process thereof |
| US6740533B2 (en) | 2001-04-25 | 2004-05-25 | Fujitsu Limited | Semiconductor device having a ferroelectric capacitor and fabrication process thereof |
| US20090321803A1 (en) * | 2008-06-30 | 2009-12-31 | Jai-Hyun Kim | Semiconductor device and method of manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| US6262446B1 (en) | 2001-07-17 |
| GB2341000B (en) | 2000-10-25 |
| TW488020B (en) | 2002-05-21 |
| DE19935947B4 (en) | 2006-03-23 |
| GB2341000A (en) | 2000-03-01 |
| JP2000058771A (en) | 2000-02-25 |
| KR100268424B1 (en) | 2000-10-16 |
| US6404001B2 (en) | 2002-06-11 |
| KR20000013393A (en) | 2000-03-06 |
| GB9911446D0 (en) | 1999-07-14 |
| JP4043654B2 (en) | 2008-02-06 |
| DE19935947A1 (en) | 2000-02-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6404001B2 (en) | Multilevel conductive interconnections including capacitor electrodes for integrated circuit devices | |
| US5604145A (en) | Method of manufacturing DRAM capable of randomly inputting/outputting memory information at random | |
| US6635918B1 (en) | Semiconductor integrated circuit device and method for manufacturing the same | |
| US6753193B2 (en) | Method of fabricating ferroelectric memory device | |
| US7064365B2 (en) | Ferroelectric capacitors including a seed conductive film | |
| US7208367B2 (en) | Methods of fabricating ferroelectric memory devices having expanded plate lines | |
| KR100219507B1 (en) | Wiring structure for semiconductor device having local interconnection formed of lower electrode matal layer for ferroelectric capacitor | |
| US6359295B2 (en) | Ferroelectric memory devices including patterned conductive layers | |
| US20080108203A1 (en) | Multi-Layer Electrode and Method of Forming the Same | |
| US6927437B2 (en) | Ferroelectric memory device | |
| KR100399072B1 (en) | Method for fabricating ferroelectric memory device | |
| US7344940B2 (en) | Methods of fabricating integrated circuit ferroelectric memory devices including plate lines directly on ferroelectric capacitors | |
| US7173301B2 (en) | Ferroelectric memory device with merged-top-plate structure and method for fabricating the same | |
| US6476433B1 (en) | Semiconductor interconnection structure and method | |
| US6911362B2 (en) | Methods for forming electronic devices including capacitor structures | |
| US6724026B2 (en) | Memory architecture with memory cell groups | |
| US20090321803A1 (en) | Semiconductor device and method of manufacturing the same | |
| US20010019140A1 (en) | Semiconductor memory device and method for the manufacture thereof | |
| KR100200709B1 (en) | Ferroelectric capacitor of semiconductor device and method of manufacturing the same | |
| US6919212B2 (en) | Method for fabricating ferroelectric random access memory device with merged-top electrode-plateline capacitor | |
| KR100427031B1 (en) | Method for fabricating capacitor in ferroelectric semiconductor memory device | |
| KR20030057644A (en) | Method for fabricating top electrode in Ferroelectric capacitor | |
| KR20030057678A (en) | Method for fabricating top electrode in Ferroelectric capacitor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140611 |