US20010013628A1 - Asymmetric mosfet devices - Google Patents
Asymmetric mosfet devices Download PDFInfo
- Publication number
- US20010013628A1 US20010013628A1 US09/304,601 US30460199A US2001013628A1 US 20010013628 A1 US20010013628 A1 US 20010013628A1 US 30460199 A US30460199 A US 30460199A US 2001013628 A1 US2001013628 A1 US 2001013628A1
- Authority
- US
- United States
- Prior art keywords
- region
- source
- mosfet
- drain
- well
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/605—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having significant overlap between the lightly-doped extensions and the gate electrode
Definitions
- the present invention relates to fabrication of semiconductor devices. More specifically, the present invention relates to fabrication of Metal Oxide Semiconductor Field Effect Transistors (MOSFET).
- MOSFET Metal Oxide Semiconductor Field Effect Transistors
- Short-channel effects become a dominant part of MOSFETs' behavior when the channel's length decreases below 2 micrometers. For example, it is known that when the channel's length of a MOSFET is on the order of a submicron or less, the short-channel effect influences the threshold voltage towards 0. As a result, the short-channel effect causes an increase in the leakage current when the transistor is in the cutoff condition.
- MOSFET Metal Oxide Semiconductor Field Effect Transistor
- the MOSFET includes, a substrate having a well of a first conductivity type.
- the MOSFET also includes source and drain regions, of a second conductivity type, formed in the well apart from each other.
- the MOSFET includes a first region, of a second conductivity type, formed in the well near the drain region.
- the first region has a low doping.
- the MOSFET includes a second region of a second conductivity type, formed near the source region. The second region has a doping substantially higher than the doping of the first region.
- a second embodiment of the present invention includes a Metal Oxide Semiconductor Field Effect Transistor (MOSFET).
- the MOSFET includes a substrate having a well of a first conductivity type.
- the MOSFET also includes source and drain regions, of a second conductivity type, formed in the well apart from each other.
- the MOSFET includes a drain extension region, of the second conductivity type, formed in the well near the drain region.
- the MOSFET includes a source extension region, of the second conductivity type, formed in the well near the source region.
- the source extension region is doped more heavily than the drain extension region.
- the source extension region extends deeper in the well than the drain extension region.
- FIG. 1 illustrates a cross-sectional view through a semiconductor substrate with isolation trenches according to one embodiment of the present invention
- FIG. 2 illustrates a cross-sectional view through the semiconductor substrate into which impurities are implanted according to one embodiment of the present invention
- FIG. 3 illustrates a cross-sectional view through a semiconductor substrate with a gate-oxide insulation film formed on the surface of the semiconductor substrate according to one embodiment of the present invention
- FIG. 4 illustrates a cross-sectional view through a semiconductor substrate with a polysilicon layer formed over the gate-oxide insulation film according to one embodiment of the present invention
- FIG. 5 illustrates a cross-sectional view through the semiconductor substrate with an etched gate according to one embodiment of the present invention
- FIG. 6 illustrates a cross-sectional view through the structure of FIG. 5 into which ions are implanted according to one embodiment of the present invention
- FIG. 7 illustrates a cross-sectional view through the structure of FIG. 6 with a blocking mask placed thereon;
- FIG. 8 illustrates a cross-sectional view through the structure of FIG. 7 subjected to a rotational tilted angle implantation according to one embodiment of the present invention
- FIG. 9 illustrates a cross-sectional view through the structure of FIG. 8 where this structure is subjected to a process of impurity implantation according to one embodiment of the present invention
- FIG. 10 illustrates a cross-sectional view through a fabricated Metal Oxide Semiconductor Field Effect Transistor (MOSFET) according to one embodiment of a process of the present invention
- FIG. 11 illustrates a cross-sectional view through a MOSFET transistor according to a second embodiment of the present invention
- FIG. 12 illustrates the structure of FIG. 6 subjected to a tilted angle implantation process
- FIG. 13 illustrates a cross-sectional view through the structure of FIG. 12 where part of the structure's surface is covered with a blocking mask and the structure is implanted with ions.
- One embodiment of the present invention includes an asymmetric-well Metal Oxide Semiconductor Field Effect Transistor (MOSFET) device and a method for fabricating this device.
- the asymmetric well MOSFET device has an improved ON/OFF current ratio as the source-side region has a doping substantially higher than a doping of the drain-side region and the drain-side region typically is lightly doped.
- the mechanisms for generating current for OFF and ON states in a MOSFET are different. It has been found that the OFF state current of a MOSFET device results from a diffusion mechanism and is set by the well doping at the source-side of the channel.
- the diffusion current depends on availability of minority carriers at the source-side of the channel, higher doping of the well, close to the source side causes a reduction in the OFF state current.
- the higher doping at the source-side of the well increases the potential barrier for minority carriers reducing the number of minority carriers that may diffuse at the source side. This results in a reduction of the OFF-state current.
- minority carriers are swept out due to the reverse bias junction at the drain side, similar to the collection of minority carriers at the collector side of a bipolar transistor.
- the diffusion current is negligibly or not at all influenced by the availability of minority carriers at the drain side. Drain side well doping may be reduced with almost no impact on the OFF current.
- the ON current is provided in large part by drift of inversion charge.
- the density of the inversion charge is increased by a reduction in the well doping that causes a decline in the channel's resistance.
- the decline in the channel's resistance leads to a higher drive.
- the reduction of the drain-side well doping leads to a lower channel resistance and a higher ON current almost without making an impact on the OFF current.
- the embodiment of the MOSFET of the present invention is implemented with high source-side doping and lower drain-side doping.
- FIG. 1 illustrates a cross-sectional view through a semiconductor substrate 100 with isolation trenches 102 formed therein. Isolation trenches 102 define therebetween an active region 104 . Fabrication of isolation trenches 102 is a process well-known in the art. Also, in one embodiment of the present invention, semiconductor substrate 100 is a p-type silicon substrate that includes well region 101 . Also, in one embodiment of the present invention, the concentration of P-type impurities in the well region 101 may be in a range of 10 16 -10 17 /cm 3 , but the present invention is not limited in scope to this range.
- FIG. 2 illustrates a cross sectional view through the substrate 100 where p-type impurities 105 are implanted through the surface 140 of substrate 100 which may be a silicon substrate in one embodiment of the present invention.
- the p-type impurities are implanted approximately perpendicularly to top surface 140 to adjust the threshold voltage of the surface of the active region 104 .
- the ion type of the p-type impurities may be boron for example, but the present invention is not limited in scope to this type of ion for the p-type impurities.
- the acceleration energy of the boron is in an approximate range of 10-40 kiloelectron volt (KeV) and the doses are in an approximate range of approximately 10 11 -10 13 ions/cm 2 .
- a gate insulation film 106 is formed on the surface of substrate 101 as illustrated in FIG. 3.
- the gate insulation film 106 may be made of oxide.
- the gate oxide insulation film 106 is formed by a process of thermal growth, which is well known in the art.
- the gate oxide insulation film 106 may have a thickness in an approximate range of 2 to 10 nanometers.
- FIG. 4 illustrates a cross-sectional view through the structure of FIG. 3 after a layer 122 is formed over oxide oxide insulation film 106 by way of a well-known process of chemical vapor deposition (CVD).
- Layer 122 may be made of a material suitable for a gate electrode of the MOSFET transistor to be built.
- layer 122 includes polysilicon.
- the polysilicon layer 122 is processed by way of a well-known photolithography process and etched by way of a well-known etching process to form a gate electrode 108 that has specified dimensions, as illustrated in FIG. 5.
- FIG. 6 illustrates a cross-sectional view through the structure of FIG. 5 where ions of a n-type impurity are implanted through the surface 140 of the substrate 100 , approximately perpendicularly to this surface 140 , with gate electrode 108 used as a mask.
- the ions of the n-type impurity may be arsenic for instance, the acceleration energy may be in an approximate range of 1-10 KeV, and the dose of the ions may be in a range of approximately 10 14 -10 15 ions/cm 2 .
- the implanted n-type impurities form n-type lightly doped extension regions (tips) 112 and 114 which are part of the source and drain regions respectively.
- a blocking mask 117 is formed on top of gate 108 and on top of a portion of the gate oxide insulation film 106 that overlies the drain region.
- the mask 117 may be made of a photosensitive material.
- Mask 117 covers the drain-side region to prevent ions from being implanted therein, but allows ions to be implanted into the source region thereby leading to the formation of an asymmetrically doped well. This mask leaves the source-side region exposed when a tilted angle asymmetric rotational ion implantation is performed as illustrated in FIG. 8.
- ions of P-type impurities 119 are implanted through the surface of silicon substrate 100 at a tilted angle (tilted-angle rotational ion implantation) with respect to top surface 140 .
- the tilted-angle rotational ion implantation also known as HALO implantation, is a method well known in the art.
- Mask 117 is used to block regions other than the source region of the MOSFET to be fabricated.
- the angle of implantation may be set in a range of approximately 15 to 45 degrees with respect to a line (not shown) normal to the surface 140 of substrate 100 but the present invention is not limited in scope to this range.
- the substrate 100 is then rotated at specified angles around the normal to surface 140 .
- the P-type impurity ions include boron
- the acceleration energy of the impurities may be in a range of approximately 30 to 100 KeV
- the dose of impurities may be in a range of approximately 10 12 to 10 13 ion/cm 2 .
- the implanted P-type impurities form an un-even highly doped junction region 121 that extends about 1 ⁇ 3 the width of gate electrode 108 below gate electrode 108 . Region 121 also extends below tip 112 . Note that the process of forming the heavily doped region 121 may be performed before forming the tip 112 .
- sidewalls 107 , 109 made of SiO 2 , for example, are formed on both sides of gate electrode 108 by a technique well known in the art.
- the gate electrode 108 and the sidewalls 107 and 109 are used as a mask.
- impurities (ions of n-type) 113 are implanted into portions of the well, on both sides of the sidewalls 107 and 109 , approximately perpendicularly to the surface 140 of the substrate.
- This process is a deep source-drain implantation as the implanted n-type impurities form the n-type heavily doped regions 174 and 172 respectively outside the n-type lightly doped extension implant regions 112 and 114 , respectively.
- the ion chosen for the n-type impurities may be arsenic, for example, the acceleration energy may be 30-50 KeV and the dose may be in a range of approximately 10 14 -10 16 ion/cm 2 .
- the n-type lightly doped extension region 112 and the n-type heavily doped regions 121 and 174 , at the left end of the channel 175 form the source region.
- the channel forms under certain bias conditions. Therefore, the structure demarcated by dotted line 173 and the bottom surface of gate oxide 140 is a best representation of the channel.
- the channel has a length in a range of approximately 0.02-0.15 micrometers.
- the substrate with the ions implanted therein is annealed at a temperature in a range of 900° C. to 1100° C. for a time in an approximate range of 60 seconds to 10 minutes.
- the annealing process “activates” the dopants allowing them to provide electrons or holes that may participate in the conduction process.
- the structure shown in FIG. 10 is obtained.
- FIG. 10 illustrates a cross sectional view through a MOSFET 100 made according to one embodiment of the process of the present invention described above.
- MOSFET 100 includes polysilicon gate 108 , sidewall spacers 107 and 109 formed on both sides of gate 108 , and gate oxide insulation layer 106 on which gate 108 is formed.
- Transistor 100 further includes source 160 and drain 162 regions that have substantially the same doping concentration.
- transistor 101 includes source and drain extension regions 112 and 114 , respectively, that have substantially the same doping concentration.
- the well 101 includes a first region 164 , near the drain region 162 , that includes drain extension 114 .
- Well 101 also includes a second region 166 , near the source region 160 , that includes the source extension 112 and region 121 created by way of the tilted angle rotational implantation described above.
- the well is doped at an ion concentration in a range of 10 16 -10 17 ions/cm 3 .
- the first region is doped in a range of approximately 10 17 -10 18 ion/cm 3
- the second region is doped in a range of approximately 10 18 -10 19 ions/cm 3 .
- the drain side well doping in the first region 1164 is low to reduce the channel's resistance.
- the second region 166 is doped higher than the first region 1164 , to provide a higher potential energy barrier at the source-side thereby reducing the diffusion limited OFF current (leakage current).
- This barrier may be best characterized as a PN junction barrier to minority carrier injection into the channel region when the device is off.
- the potential energy barrier prevents minority carriers, i.e. electrons/holes from going to the source/drain regions respectively.
- a difference between a depth of the first and second regions is in a range of approximately 0.02 to 0.4 micrometers.
- the asymmetric-well MOSFET device 100 may also be produced by selectively growing doped epitaxial regions at the two ends of the channel without having to perform asymmetrical tilted angle rotational implantation.
- Transistor 1100 has a well region 1102 , of a first conductivity type, formed in substrate 1104 .
- Transistor 1100 also has a source region 1108 and a drain region 1106 of a second conductivity type. The source and drain regions 1108 and 1106 , respectively, are spaced apart from each other in the well 1102 .
- Transistor 1100 further includes a drain extension 1110 , of the second conductivity type, formed in well 1102 in the vicinity of drain region 1106 .
- Transistor 1100 also has a source extension 1114 , of the second conductivity type, formed in the vicinity of the source region 1108 .
- the source extension 1114 is doped more heavily than the drain extension 1110 .
- the source extension 1108 extends deeper into the well 1102 than the drain extension 1110 .
- the asymmetric dopings of the extensions near the source and drain regions increase the performance of MOSFET 1100 .
- the source extension 1114 which is highly doped, forms a deep junction with an abrupt lateral profile to reduce series resistance of the channel 1113 .
- the drain extension is shallow and has a lateral abruptness lower than the lateral abruptness of the source extension to reduce short channel effects.
- the series resistance in MOSFETs and in particular in MOSFET 1100 is attributed mainly to the spreading of current from the channel into the source extension region.
- the source extension region By allowing the source extension region to be deeper, the cross sectional area for current flow is increased and thus the resistance is reduced.
- Debiasing is important mostly at the source-side as it determines the gate-channel bias. Most of transistor's de-biasing occurs during the transport of carriers through the source extension region. A deeper extension on the drain side may not reduce effective de-biasing, but may degrade the short-channel performance.
- Transistor 1100 is made by way of a second embodiment of a process according to the present invention that is explained in the following description.
- the second embodiment of the process according to the present invention utilizes the initial processing stages described in connection with FIGS. 1 - 6 .
- the description in connection with FIGS. 1 - 6 is herein incorporated by reference.
- tilted angle rotational implantation is performed as shown in FIG. 12.
- the tilted angle rotational implantation is a symmetric process, i.e., the tilted ions are implanted both in the source region and in the drain region of the substrate.
- gate oxide insulation film 1106 is covered with a photosensitive material such as a photoresist which is then patterned to open on top of the source region of the MOSFET device as shown in FIG. 13. The areas overlaying the drain region and the gate are covered by mask 1117 .
- the structure of FIG. 13 is then subjected to ion implantation to cause an increase in the source extension 1114 .
- the ion implantation of the source region is performed to form a highly doped source extension which reduces the series resistance.
- the highly doped source extension is obtained by augmenting the dose of symmetric low doped source extension formed during the step described in connection with FIG. 6.
- the implant may be done at zero degrees angle relative to the normal to gate oxide insulation film 1106 or at any other tilt angle established by device design.
- the implant dose and energy depends upon species (Arsenic, Phosphorus, or Boron) and device architecture.
- the regular process then follows including forming spacers, deeply implanting the source and drain regions and then diffusing and activating the implants to obtain the MOSFET of FIG. 11.
- the final device's performance is improved due to reduced source side series resistance obtained as a result of the highly doped deep extension region at the source side.
- the performance is also improved by maintaining good short channel effects using a shallow drain side extension region.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Metal Oxide Semiconductor Field Effect Transistors (MOSFET) are disclosed. One MOSFET includes, a substrate having a well of a first conductivity type. The MOSFET also includes source and drain regions, of a second conductivity type, formed in the well arranged apart from each other. Moreover, the MOSFET includes a first region, of a second conductivity type, formed in the well near the drain region. The first region has a low doping. Furthermore, the MOSFET includes a second region of a second conductivity type, formed near the source region. The second region has a doping substantially higher than the doping of the first region. A second MOSFET includes a substrate having a well of a first conductivity type and source and drain regions, of a second conductivity type, formed in the well apart from each other. Moreover, the MOSFET includes a drain extension region of the second conductivity type, formed in the well near the drain region. Furthermore, the MOSFET includes a source extension region, of the second conductivity type, formed in the well near the source region. The source extension region is doped more heavily than the drain extension region. The source extension region extends deeper in the well than the drain extension region.
Description
- (1) Field of the Invention
- The present invention relates to fabrication of semiconductor devices. More specifically, the present invention relates to fabrication of Metal Oxide Semiconductor Field Effect Transistors (MOSFET).
- (2) Background Information
- In MOSFETs with shorter channels there are effects, such as the short-channel effect, that cause significant deviations from the expected behavior of MOSFETs with long-channel. Short-channel effects become a dominant part of MOSFETs' behavior when the channel's length decreases below 2 micrometers. For example, it is known that when the channel's length of a MOSFET is on the order of a submicron or less, the short-channel effect influences the threshold voltage towards 0. As a result, the short-channel effect causes an increase in the leakage current when the transistor is in the cutoff condition.
- Currently, the well doping profile with respect to the source and the drain of a MOSFET is symmetric, i.e. the dopings of the source and drain are substantially equal. In ultra large scale integrated (USLI) devices scaling regime, there is an intrinsic trade-off between the saturated drive current and the off-state current (leakage current) that depends on diffusion. To reduce the off-state current, higher well/channel doping is needed. This high doping increases the channel's resistance of the MOSFET causing reduction of the saturated drive current. There is a problem with the reduction of the off-state current when such reduction is at the expense of the saturated drive current.
- One embodiment of the present invention includes a Metal Oxide Semiconductor Field Effect Transistor (MOSFET). The MOSFET includes, a substrate having a well of a first conductivity type. The MOSFET also includes source and drain regions, of a second conductivity type, formed in the well apart from each other. Moreover, the MOSFET includes a first region, of a second conductivity type, formed in the well near the drain region. The first region has a low doping. Furthermore, the MOSFET includes a second region of a second conductivity type, formed near the source region. The second region has a doping substantially higher than the doping of the first region.
- A second embodiment of the present invention includes a Metal Oxide Semiconductor Field Effect Transistor (MOSFET). The MOSFET includes a substrate having a well of a first conductivity type. The MOSFET also includes source and drain regions, of a second conductivity type, formed in the well apart from each other. Moreover, the MOSFET includes a drain extension region, of the second conductivity type, formed in the well near the drain region. Furthermore, the MOSFET includes a source extension region, of the second conductivity type, formed in the well near the source region. The source extension region is doped more heavily than the drain extension region. The source extension region extends deeper in the well than the drain extension region.
- The features, aspects, and advantages of the present invention will become more fully apparent from the following Detailed Description, appended claims, and accompanying drawings in which:
- FIG. 1 illustrates a cross-sectional view through a semiconductor substrate with isolation trenches according to one embodiment of the present invention;
- FIG. 2 illustrates a cross-sectional view through the semiconductor substrate into which impurities are implanted according to one embodiment of the present invention;
- FIG. 3 illustrates a cross-sectional view through a semiconductor substrate with a gate-oxide insulation film formed on the surface of the semiconductor substrate according to one embodiment of the present invention;
- FIG. 4 illustrates a cross-sectional view through a semiconductor substrate with a polysilicon layer formed over the gate-oxide insulation film according to one embodiment of the present invention;
- FIG. 5 illustrates a cross-sectional view through the semiconductor substrate with an etched gate according to one embodiment of the present invention;
- FIG. 6 illustrates a cross-sectional view through the structure of FIG. 5 into which ions are implanted according to one embodiment of the present invention;
- FIG. 7 illustrates a cross-sectional view through the structure of FIG. 6 with a blocking mask placed thereon;
- FIG. 8 illustrates a cross-sectional view through the structure of FIG. 7 subjected to a rotational tilted angle implantation according to one embodiment of the present invention;
- FIG. 9 illustrates a cross-sectional view through the structure of FIG. 8 where this structure is subjected to a process of impurity implantation according to one embodiment of the present invention;
- FIG. 10 illustrates a cross-sectional view through a fabricated Metal Oxide Semiconductor Field Effect Transistor (MOSFET) according to one embodiment of a process of the present invention;
- FIG. 11 illustrates a cross-sectional view through a MOSFET transistor according to a second embodiment of the present invention;
- FIG. 12 illustrates the structure of FIG. 6 subjected to a tilted angle implantation process; and
- FIG. 13 illustrates a cross-sectional view through the structure of FIG. 12 where part of the structure's surface is covered with a blocking mask and the structure is implanted with ions.
- In the following description, numerous specific details are set forth to provide a thorough understanding of the present invention. However, one having ordinary skill in the art should recognize that the invention may be practiced without these specific details. In some instances, well-known circuits, structures, and techniques have not been shown in detail to avoid obscuring the present invention.
- One embodiment of the present invention includes an asymmetric-well Metal Oxide Semiconductor Field Effect Transistor (MOSFET) device and a method for fabricating this device. The asymmetric well MOSFET device has an improved ON/OFF current ratio as the source-side region has a doping substantially higher than a doping of the drain-side region and the drain-side region typically is lightly doped. The mechanisms for generating current for OFF and ON states in a MOSFET are different. It has been found that the OFF state current of a MOSFET device results from a diffusion mechanism and is set by the well doping at the source-side of the channel. As the diffusion current depends on availability of minority carriers at the source-side of the channel, higher doping of the well, close to the source side causes a reduction in the OFF state current. The higher doping at the source-side of the well increases the potential barrier for minority carriers reducing the number of minority carriers that may diffuse at the source side. This results in a reduction of the OFF-state current. At the drain side, minority carriers are swept out due to the reverse bias junction at the drain side, similar to the collection of minority carriers at the collector side of a bipolar transistor. The diffusion current is negligibly or not at all influenced by the availability of minority carriers at the drain side. Drain side well doping may be reduced with almost no impact on the OFF current.
- The ON current is provided in large part by drift of inversion charge. The density of the inversion charge is increased by a reduction in the well doping that causes a decline in the channel's resistance. The decline in the channel's resistance leads to a higher drive. The reduction of the drain-side well doping leads to a lower channel resistance and a higher ON current almost without making an impact on the OFF current. To obtain low OFF current the embodiment of the MOSFET of the present invention is implemented with high source-side doping and lower drain-side doping.
- Fabrication of an asymmetric-well in a MOSFET device according to one embodiment of the process of the present invention, starts with a uniform low doped channel and goes on with addition of dopants. FIG. 1 illustrates a cross-sectional view through a
semiconductor substrate 100 withisolation trenches 102 formed therein.Isolation trenches 102 define therebetween anactive region 104. Fabrication ofisolation trenches 102 is a process well-known in the art. Also, in one embodiment of the present invention,semiconductor substrate 100 is a p-type silicon substrate that includeswell region 101. Also, in one embodiment of the present invention, the concentration of P-type impurities in thewell region 101 may be in a range of 1016-1017/cm3, but the present invention is not limited in scope to this range. - FIG. 2 illustrates a cross sectional view through the
substrate 100 where p-type impurities 105 are implanted through thesurface 140 ofsubstrate 100 which may be a silicon substrate in one embodiment of the present invention. The p-type impurities are implanted approximately perpendicularly totop surface 140 to adjust the threshold voltage of the surface of theactive region 104. The ion type of the p-type impurities may be boron for example, but the present invention is not limited in scope to this type of ion for the p-type impurities. Also, in one embodiment of the present invention, the acceleration energy of the boron is in an approximate range of 10-40 kiloelectron volt (KeV) and the doses are in an approximate range of approximately 1011-1013 ions/cm2. - A
gate insulation film 106 is formed on the surface ofsubstrate 101 as illustrated in FIG. 3. Thegate insulation film 106 may be made of oxide. In one embodiment, the gateoxide insulation film 106 is formed by a process of thermal growth, which is well known in the art. The gateoxide insulation film 106 may have a thickness in an approximate range of 2 to 10 nanometers. - FIG. 4 illustrates a cross-sectional view through the structure of FIG. 3 after a
layer 122 is formed over oxideoxide insulation film 106 by way of a well-known process of chemical vapor deposition (CVD).Layer 122 may be made of a material suitable for a gate electrode of the MOSFET transistor to be built. In the embodiment of the present invention described herein,layer 122 includes polysilicon. Thepolysilicon layer 122 is processed by way of a well-known photolithography process and etched by way of a well-known etching process to form agate electrode 108 that has specified dimensions, as illustrated in FIG. 5. - FIG. 6 illustrates a cross-sectional view through the structure of FIG. 5 where ions of a n-type impurity are implanted through the
surface 140 of thesubstrate 100, approximately perpendicularly to thissurface 140, withgate electrode 108 used as a mask. In one embodiment of the present invention, the ions of the n-type impurity may be arsenic for instance, the acceleration energy may be in an approximate range of 1-10 KeV, and the dose of the ions may be in a range of approximately 1014-1015 ions/cm2. The implanted n-type impurities form n-type lightly doped extension regions (tips) 112 and 114 which are part of the source and drain regions respectively. - Next, as shown in FIG. 7, a blocking
mask 117 is formed on top ofgate 108 and on top of a portion of the gateoxide insulation film 106 that overlies the drain region. Themask 117 may be made of a photosensitive material.Mask 117 covers the drain-side region to prevent ions from being implanted therein, but allows ions to be implanted into the source region thereby leading to the formation of an asymmetrically doped well. This mask leaves the source-side region exposed when a tilted angle asymmetric rotational ion implantation is performed as illustrated in FIG. 8. - Next, in a manner as shown in FIG. 8, ions of P-
type impurities 119 are implanted through the surface ofsilicon substrate 100 at a tilted angle (tilted-angle rotational ion implantation) with respect totop surface 140. The tilted-angle rotational ion implantation, also known as HALO implantation, is a method well known in the art.Mask 117 is used to block regions other than the source region of the MOSFET to be fabricated. The angle of implantation may be set in a range of approximately 15 to 45 degrees with respect to a line (not shown) normal to thesurface 140 ofsubstrate 100 but the present invention is not limited in scope to this range. Thesubstrate 100 is then rotated at specified angles around the normal tosurface 140. In one embodiment of the present invention, the P-type impurity ions include boron, the acceleration energy of the impurities may be in a range of approximately 30 to 100 KeV, and the dose of impurities may be in a range of approximately 1012 to 1013 ion/cm2. The implanted P-type impurities form an un-even highly dopedjunction region 121 that extends about ⅓ the width ofgate electrode 108 belowgate electrode 108.Region 121 also extends belowtip 112. Note that the process of forming the heavily dopedregion 121 may be performed before forming thetip 112. - Next, in a manner as illustrated in FIG. 9,
107, 109, made of SiO2, for example, are formed on both sides ofsidewalls gate electrode 108 by a technique well known in the art. Thegate electrode 108 and the 107 and 109 are used as a mask. Then, impurities (ions of n-type) 113 are implanted into portions of the well, on both sides of thesidewalls 107 and 109, approximately perpendicularly to thesidewalls surface 140 of the substrate. This process is a deep source-drain implantation as the implanted n-type impurities form the n-type heavily doped 174 and 172 respectively outside the n-type lightly dopedregions 112 and 114, respectively. In one embodiment of the present invention, the ion chosen for the n-type impurities may be arsenic, for example, the acceleration energy may be 30-50 KeV and the dose may be in a range of approximately 1014-1016 ion/cm2. The n-type lightly dopedextension implant regions extension region 112 and the n-type heavily doped 121 and 174, at the left end of the channel 175, form the source region. The n-type lightly dopedregions extension region 114 and the n-type heavily dopedregion 172, at the right end ofchannel 173, form the drain region. In principle, the channel forms under certain bias conditions. Therefore, the structure demarcated bydotted line 173 and the bottom surface ofgate oxide 140 is a best representation of the channel. In one embodiment, the channel has a length in a range of approximately 0.02-0.15 micrometers. Next, the structure of FIG. 9 is subjected to an activation and diffusion process. Typically, ions are bunched together and are not electrically active when implanted. To diffuse the ions and electrically activate them at some point during the process, the substrate with the ions implanted therein is annealed at a temperature in a range of 900° C. to 1100° C. for a time in an approximate range of 60 seconds to 10 minutes. The annealing process “activates” the dopants allowing them to provide electrons or holes that may participate in the conduction process. At the end of this process, the structure shown in FIG. 10 is obtained. - FIG. 10 illustrates a cross sectional view through a
MOSFET 100 made according to one embodiment of the process of the present invention described above.MOSFET 100 includespolysilicon gate 108, 107 and 109 formed on both sides ofsidewall spacers gate 108, and gateoxide insulation layer 106 on whichgate 108 is formed.Transistor 100 further includessource 160 and drain 162 regions that have substantially the same doping concentration. Furthermore,transistor 101 includes source and 112 and 114, respectively, that have substantially the same doping concentration.drain extension regions - The
well 101 includes afirst region 164, near thedrain region 162, that includesdrain extension 114. Well 101 also includes asecond region 166, near thesource region 160, that includes thesource extension 112 andregion 121 created by way of the tilted angle rotational implantation described above. In one embodiment, the well is doped at an ion concentration in a range of 1016-1017 ions/cm3. The first region is doped in a range of approximately 1017-1018 ion/cm3, while the second region is doped in a range of approximately 1018-1019 ions/cm3. The drain side well doping in the first region 1164 is low to reduce the channel's resistance. Thesecond region 166 is doped higher than the first region 1164, to provide a higher potential energy barrier at the source-side thereby reducing the diffusion limited OFF current (leakage current). This barrier may be best characterized as a PN junction barrier to minority carrier injection into the channel region when the device is off. The potential energy barrier prevents minority carriers, i.e. electrons/holes from going to the source/drain regions respectively. In one embodiment a difference between a depth of the first and second regions is in a range of approximately 0.02 to 0.4 micrometers. The asymmetric-well MOSFET device 100 may also be produced by selectively growing doped epitaxial regions at the two ends of the channel without having to perform asymmetrical tilted angle rotational implantation. - In a second embodiment of the present invention, a MOSFET 1100 as illustrated in FIG. 11 is provided. Transistor 1100 has a
well region 1102, of a first conductivity type, formed insubstrate 1104. Transistor 1100 also has asource region 1108 and adrain region 1106 of a second conductivity type. The source and 1108 and 1106, respectively, are spaced apart from each other in thedrain regions well 1102. Transistor 1100 further includes adrain extension 1110, of the second conductivity type, formed in well 1102 in the vicinity ofdrain region 1106. Transistor 1100 also has asource extension 1114, of the second conductivity type, formed in the vicinity of thesource region 1108. Thesource extension 1114 is doped more heavily than thedrain extension 1110. Also, thesource extension 1108 extends deeper into the well 1102 than thedrain extension 1110. - The asymmetric dopings of the extensions near the source and drain regions increase the performance of MOSFET 1100. The
source extension 1114, which is highly doped, forms a deep junction with an abrupt lateral profile to reduce series resistance of the channel 1113. The drain extension is shallow and has a lateral abruptness lower than the lateral abruptness of the source extension to reduce short channel effects. - The series resistance in MOSFETs and in particular in MOSFET 1100 is attributed mainly to the spreading of current from the channel into the source extension region. By allowing the source extension region to be deeper, the cross sectional area for current flow is increased and thus the resistance is reduced. Debiasing is important mostly at the source-side as it determines the gate-channel bias. Most of transistor's de-biasing occurs during the transport of carriers through the source extension region. A deeper extension on the drain side may not reduce effective de-biasing, but may degrade the short-channel performance.
- Transistor 1100 is made by way of a second embodiment of a process according to the present invention that is explained in the following description. The second embodiment of the process according to the present invention utilizes the initial processing stages described in connection with FIGS. 1-6. In this respect, the description in connection with FIGS. 1-6 is herein incorporated by reference. After the source and drain extensions are obtained by the steps described in connection with FIGS. 1-6, tilted angle rotational implantation is performed as shown in FIG. 12. In one embodiment, the tilted angle rotational implantation is a symmetric process, i.e., the tilted ions are implanted both in the source region and in the drain region of the substrate.
- The surface of gate
oxide insulation film 1106 is covered with a photosensitive material such as a photoresist which is then patterned to open on top of the source region of the MOSFET device as shown in FIG. 13. The areas overlaying the drain region and the gate are covered bymask 1117. The structure of FIG. 13 is then subjected to ion implantation to cause an increase in thesource extension 1114. The ion implantation of the source region is performed to form a highly doped source extension which reduces the series resistance. The highly doped source extension is obtained by augmenting the dose of symmetric low doped source extension formed during the step described in connection with FIG. 6. The implant may be done at zero degrees angle relative to the normal to gateoxide insulation film 1106 or at any other tilt angle established by device design. The implant dose and energy depends upon species (Arsenic, Phosphorus, or Boron) and device architecture. The regular process then follows including forming spacers, deeply implanting the source and drain regions and then diffusing and activating the implants to obtain the MOSFET of FIG. 11. The final device's performance is improved due to reduced source side series resistance obtained as a result of the highly doped deep extension region at the source side. The performance is also improved by maintaining good short channel effects using a shallow drain side extension region. - In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will however be evident that various modifications and changes can be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. Therefore, the scope of the invention should be limited by the appended claims.
Claims (26)
1. A Metal Oxide Semiconductor Field Effect Transistor (MOSFET) comprising:
a substrate having a well of a first conductivity type;
source and drain regions, of a second conductivity type, formed in said well apart from each other;
a first region, of a second conductivity type, formed in said well near said drain region, said first region having low doping; and
a second region of a second conductivity type, formed near said source region, said second region having a doping substantially higher than said doping of said first region.
2. The MOSFET of wherein said well is doped at an ion concentration in a range of approximately 1016-1017 ions/cm3.
claim 1
3. The MOSFET of wherein said first region is doped at an ion concentration in a range of approximately 1017-1018 ions/cm3.
claim 1
4. The MOSFET of wherein said second region is doped at an ion concentration in a range of approximately 1018-1019 ions/cm3.
claim 1
5. The MOSFET of wherein said source and drain regions are doped at a ion concentration in a range of approximately 1020-1021 ions/cm3.
claim 1
6. The MOSFET of wherein said source region includes a lightly doped source extension.
claim 1
7. The MOSFET of wherein said drain region includes a lightly doped drain extension.
claim 1
8. The MOSFET of further including a channel region formed between said source and said drain regions.
claim 1
9. The MOSFET of further including a gate overlying said channel region.
claim 8
10. The MOSFET of wherein said first region is doped more heavily than said well.
claim 1
11. The MOSFET of wherein said channel has a length in a range of approximately 0.02-0.15 micrometers.
claim 8
12. The MOSFET of wherein a difference between a depth of said first region and of said second region is in a range of approximately 0.02 to 0.4 micrometers.
claim 1
13. A method of fabricating a Metal Oxide Semiconductor Field Effect Transistor (MOSFET), the method comprising:
forming a gate on a semiconductor substrate, said gate defined by first and second lateral sides;
forming a source and a drain in a well of said substrate, said source laterally spaced from said first side by a first space; and
implanting tilted ions in said well through said first space.
14. The method of wherein implanting ions is performed at a first angle relative to a vertical direction.
claim 13
15. The method of wherein implanting tilted ions is performed according to a tilted angle rotational implantation process.
claim 13
16. The method of further including forming spacers at said first and second sides of said gate.
claim 13
17. The method of further including performing deep source and drain implantation.
claim 13
18. The method of , said forming of a source includes forming a source extension.
claim 13
19. The method of , said forming of a drain includes forming of a drain extension.
claim 13
20. A Metal Oxide Semiconductor Field Effect Transistor (MOSFET) comprising:
a substrate having a well of a first conductivity type;
source and drain regions, of a second conductivity type, formed in said well apart from each other;
a drain extension region, of said second conductivity type, formed in said well near said drain region; and
a source extension region, of said second conductivity type, formed in said well near said source region, said source extension region is doped more heavily than said drain extension region, said source extension region extends deeper into said well than said drain extension region.
21. The MOSFET of drain 20, a difference between a depth of said source extension region and of said drain extension region is in a range of approximately 0.02-0.4 micrometers.
22. The MOSFET of further including a channel region formed between said source and drain regions.
claim 20
23. The MOSFET of wherein said channel has a length in a range of approximately 0.02-0.15 micrometers.
claim 20
24. A method of fabricating a Metal Oxide Semiconductor Field Effect Transistor (MOSFET), the method comprising:
forming a gate on a semiconductor substrate, said gate defined by first and second lateral sides;
forming source and drain extension regions in a well of said substrate, said source extension region adjacent said first lateral side, said drain extension region adjacent said second lateral side;
implanting tilted ions into said source extension region; and
implanting ions deeply into said source extension region.
25. The method of , implanting tilted ions is performed according to a tilted angle rotational implantation process.
claim 24
26. The method of , implanting titled ions is also performed into said drain extension region.
claim 24
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/304,601 US6384457B2 (en) | 1999-05-03 | 1999-05-03 | Asymmetric MOSFET devices |
| US09/496,833 US6297104B1 (en) | 1999-05-03 | 2000-02-02 | Methods to produce asymmetric MOSFET devices |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/304,601 US6384457B2 (en) | 1999-05-03 | 1999-05-03 | Asymmetric MOSFET devices |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/496,833 Division US6297104B1 (en) | 1999-05-03 | 2000-02-02 | Methods to produce asymmetric MOSFET devices |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010013628A1 true US20010013628A1 (en) | 2001-08-16 |
| US6384457B2 US6384457B2 (en) | 2002-05-07 |
Family
ID=23177185
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/304,601 Expired - Lifetime US6384457B2 (en) | 1999-05-03 | 1999-05-03 | Asymmetric MOSFET devices |
| US09/496,833 Expired - Lifetime US6297104B1 (en) | 1999-05-03 | 2000-02-02 | Methods to produce asymmetric MOSFET devices |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/496,833 Expired - Lifetime US6297104B1 (en) | 1999-05-03 | 2000-02-02 | Methods to produce asymmetric MOSFET devices |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US6384457B2 (en) |
Cited By (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100464431C (en) * | 2005-09-02 | 2009-02-25 | 中华映管股份有限公司 | thin film transistor |
| US20110121862A1 (en) * | 2009-11-25 | 2011-05-26 | International Business Machines Corporation | Circuit with stacked structure and use thereof |
| US20120146158A1 (en) * | 2010-12-08 | 2012-06-14 | International Business Machines Corporation | Semiconductor device including asymmetric lightly doped drain (ldd) region, related method and design structure |
| US20140284677A1 (en) * | 2013-03-19 | 2014-09-25 | Floadia Corporation | Non-volatile semiconductor memory device |
| US20150035067A1 (en) * | 2013-08-05 | 2015-02-05 | Globalfoundries Singapore Pte. Ltd. | Low rdson device and method of manufacturing the same |
| CN104810291A (en) * | 2014-01-28 | 2015-07-29 | 中芯国际集成电路制造(上海)有限公司 | Mos transistor and forming method thereof |
| CN106601618A (en) * | 2015-10-15 | 2017-04-26 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and manufacturing method thereof and electronic device |
| WO2017213649A1 (en) * | 2016-06-09 | 2017-12-14 | Intel Corporation | Quantum dot devices with double quantum well structures |
| WO2017213640A1 (en) * | 2016-06-08 | 2017-12-14 | Intel Corporation | Quantum dot devices |
| WO2017213658A1 (en) * | 2016-06-10 | 2017-12-14 | Intel Corporation | Gate patterning for quantum dot devices |
| WO2017213638A1 (en) * | 2016-06-08 | 2017-12-14 | Intel Corporation | Quantum dot devices with doped regions |
| WO2018031006A1 (en) * | 2016-08-10 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| WO2018031007A1 (en) * | 2016-08-10 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| WO2018031027A1 (en) * | 2016-08-12 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| WO2018044267A1 (en) * | 2016-08-30 | 2018-03-08 | Intel Corporation | Quantum dot devices |
| WO2018057027A1 (en) * | 2016-09-26 | 2018-03-29 | Intel Corporation | Quantum dot devices with strained gates |
| CN110660852A (en) * | 2018-06-29 | 2020-01-07 | 立锜科技股份有限公司 | Metal oxide semiconductor element and manufacturing method thereof |
| CN111613533A (en) * | 2019-02-26 | 2020-09-01 | 上海先进半导体制造股份有限公司 | Method for making asymmetric low and medium voltage device and asymmetric low and medium voltage device |
| US10770545B2 (en) | 2016-08-30 | 2020-09-08 | Intel Corporation | Quantum dot devices |
| US10804399B2 (en) | 2016-09-24 | 2020-10-13 | Intel Corporation | Double-sided quantum dot devices |
| US11183564B2 (en) | 2018-06-21 | 2021-11-23 | Intel Corporation | Quantum dot devices with strain control |
| US20220406935A1 (en) * | 2021-06-21 | 2022-12-22 | Samsung Electronics Co., Ltd. | Asymmetric semiconductor device including ldd region and manufacturing method thereof |
| US11616126B2 (en) | 2018-09-27 | 2023-03-28 | Intel Corporation | Quantum dot devices with passive barrier elements in a quantum well stack between metal gates |
Families Citing this family (33)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6458666B2 (en) * | 2000-06-09 | 2002-10-01 | Texas Instruments Incorporated | Spot-implant method for MOS transistor applications |
| US7217977B2 (en) * | 2004-04-19 | 2007-05-15 | Hrl Laboratories, Llc | Covert transformation of transistor properties as a circuit protection method |
| US6514829B1 (en) | 2001-03-12 | 2003-02-04 | Advanced Micro Devices, Inc. | Method of fabricating abrupt source/drain junctions |
| US6534373B1 (en) * | 2001-03-26 | 2003-03-18 | Advanced Micro Devices, Inc. | MOS transistor with reduced floating body effect |
| US6501139B1 (en) * | 2001-03-30 | 2002-12-31 | Matrix Semiconductor, Inc. | High-voltage transistor and fabrication process |
| US6466489B1 (en) * | 2001-05-18 | 2002-10-15 | International Business Machines Corporation | Use of source/drain asymmetry MOSFET devices in dynamic and analog circuits |
| US7049667B2 (en) | 2002-09-27 | 2006-05-23 | Hrl Laboratories, Llc | Conductive channel pseudo block process and circuit to inhibit reverse engineering |
| US6713812B1 (en) | 2002-10-09 | 2004-03-30 | Motorola, Inc. | Non-volatile memory device having an anti-punch through (APT) region |
| US6887758B2 (en) * | 2002-10-09 | 2005-05-03 | Freescale Semiconductor, Inc. | Non-volatile memory device and method for forming |
| WO2004055868A2 (en) * | 2002-12-13 | 2004-07-01 | Hrl Laboratories, Llc | Integrated circuit modification using well implants |
| DE102004059636A1 (en) * | 2003-12-12 | 2005-07-14 | Infineon Technologies Ag | MOS transistor drain/source path manufacturing method for use in nitride ROM, involves etching spacer made of tetra ethyl ortho silicate to create spacing between gate contact and source region and between contact and drain region |
| US7242063B1 (en) | 2004-06-29 | 2007-07-10 | Hrl Laboratories, Llc | Symmetric non-intrusive and covert technique to render a transistor permanently non-operable |
| US6979622B1 (en) * | 2004-08-24 | 2005-12-27 | Freescale Semiconductor, Inc. | Semiconductor transistor having structural elements of differing materials and method of formation |
| US7294882B2 (en) * | 2004-09-28 | 2007-11-13 | Sandisk Corporation | Non-volatile memory with asymmetrical doping profile |
| WO2006137223A1 (en) * | 2005-06-22 | 2006-12-28 | Nec Corporation | Debug system, debug method, and program |
| US20070278557A1 (en) * | 2006-05-31 | 2007-12-06 | Texas Instruments Incorporated | Novel method to form memory cells to improve programming performance of embedded memory technology |
| KR100724577B1 (en) * | 2006-07-28 | 2007-06-04 | 삼성전자주식회사 | Semiconductor device having high output resistance and forming method |
| US8168487B2 (en) * | 2006-09-28 | 2012-05-01 | Hrl Laboratories, Llc | Programmable connection and isolation of active regions in an integrated circuit using ambiguous features to confuse a reverse engineer |
| US7705387B2 (en) * | 2006-09-28 | 2010-04-27 | Sandisk Corporation | Non-volatile memory with local boosting control implant |
| US7977186B2 (en) * | 2006-09-28 | 2011-07-12 | Sandisk Corporation | Providing local boosting control implant for non-volatile memory |
| US8258035B2 (en) * | 2007-05-04 | 2012-09-04 | Freescale Semiconductor, Inc. | Method to improve source/drain parasitics in vertical devices |
| US8502594B2 (en) * | 2008-12-31 | 2013-08-06 | Linear Technology Corporation | Bootstrap transistor circuit |
| US8643107B2 (en) * | 2010-01-07 | 2014-02-04 | International Business Machines Corporation | Body-tied asymmetric N-type field effect transistor |
| US8426917B2 (en) * | 2010-01-07 | 2013-04-23 | International Business Machines Corporation | Body-tied asymmetric P-type field effect transistor |
| US8237197B2 (en) | 2010-07-07 | 2012-08-07 | International Business Machines Corporation | Asymmetric channel MOSFET |
| US8928094B2 (en) | 2010-09-03 | 2015-01-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained asymmetric source/drain |
| US8193099B1 (en) | 2011-03-17 | 2012-06-05 | International Business Machines Corporation | Protecting exposed metal gate structures from etching processes in integrated circuit manufacturing |
| US8877593B2 (en) | 2011-07-31 | 2014-11-04 | International Business Machines Corporation | Semiconductor device including an asymmetric feature, and method of making the same |
| US8822278B2 (en) | 2012-03-29 | 2014-09-02 | International Business Machines Corporation | Asymmetric FET formed through use of variable pitch gate for use as logic device and test structure |
| US9553166B1 (en) | 2015-08-31 | 2017-01-24 | International Business Machines Corporation | Asymmetric III-V MOSFET on silicon substrate |
| US10115720B2 (en) | 2016-04-15 | 2018-10-30 | Magnachip Semiconductor, Ltd. | Integrated semiconductor device and method for manufacturing the same |
| US20180138307A1 (en) * | 2016-11-17 | 2018-05-17 | Globalfoundries Inc. | Tunnel finfet with self-aligned gate |
| US10283642B1 (en) | 2018-04-19 | 2019-05-07 | Globalfoundries Inc. | Thin body field effect transistor including a counter-doped channel area and a method of forming the same |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2707977B2 (en) * | 1994-09-01 | 1998-02-04 | 日本電気株式会社 | MOS type semiconductor device and method of manufacturing the same |
| KR0161398B1 (en) * | 1995-03-13 | 1998-12-01 | 김광호 | High breakdown voltage transistor and manufacturing method thereof |
| US5759901A (en) * | 1995-04-06 | 1998-06-02 | Vlsi Technology, Inc. | Fabrication method for sub-half micron CMOS transistor |
| US5811338A (en) * | 1996-08-09 | 1998-09-22 | Micron Technology, Inc. | Method of making an asymmetric transistor |
| US5877050A (en) * | 1996-09-03 | 1999-03-02 | Advanced Micro Devices, Inc. | Method of making N-channel and P-channel devices using two tube anneals and two rapid thermal anneals |
| US5648286A (en) * | 1996-09-03 | 1997-07-15 | Advanced Micro Devices, Inc. | Method of making asymmetrical transistor with lightly doped drain region, heavily doped source and drain regions, and ultra-heavily doped source region |
| US5789298A (en) * | 1996-11-04 | 1998-08-04 | Advanced Micro Devices, Inc. | High performance mosfet structure having asymmetrical spacer formation and method of making the same |
| US5763311A (en) * | 1996-11-04 | 1998-06-09 | Advanced Micro Devices, Inc. | High performance asymmetrical MOSFET structure and method of making the same |
| US6015991A (en) * | 1997-03-12 | 2000-01-18 | International Business Machines Corporation | Asymmetrical field effect transistor |
| JPH10284723A (en) * | 1997-04-01 | 1998-10-23 | Mitsubishi Electric Corp | Semiconductor device and manufacturing method thereof |
| EP0922302A2 (en) * | 1997-05-23 | 1999-06-16 | Koninklijke Philips Electronics N.V. | Lateral mos transistor device |
| US5920103A (en) * | 1997-06-20 | 1999-07-06 | Advanced Micro Devices, Inc. | Asymmetrical transistor having a gate dielectric which is substantially resistant to hot carrier injection |
| US5970347A (en) * | 1997-07-18 | 1999-10-19 | Advanced Micro Devices, Inc. | High performance mosfet transistor fabrication technique |
| US5960291A (en) * | 1997-08-08 | 1999-09-28 | Advanced Micro Devices, Inc. | Asymmetric channel transistor and method for making same |
| KR100244282B1 (en) * | 1997-08-25 | 2000-02-01 | 김영환 | Structure and manufacturing method of high voltage transistor |
| KR100236098B1 (en) * | 1997-09-06 | 1999-12-15 | 김영환 | Semiconductor device and method of manufacturing the same |
| US5990532A (en) * | 1997-12-18 | 1999-11-23 | Advanced Micro Devices | Semiconductor arrangement with lightly doped regions under a gate structure |
| US5998835A (en) * | 1998-02-17 | 1999-12-07 | International Business Machines Corporation | High performance MOSFET device with raised source and drain |
| US5998267A (en) * | 1998-09-18 | 1999-12-07 | National Semiconductor Corporation | Process to manufacture high density ULSI ROM array |
-
1999
- 1999-05-03 US US09/304,601 patent/US6384457B2/en not_active Expired - Lifetime
-
2000
- 2000-02-02 US US09/496,833 patent/US6297104B1/en not_active Expired - Lifetime
Cited By (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100464431C (en) * | 2005-09-02 | 2009-02-25 | 中华映管股份有限公司 | thin film transistor |
| US8791721B2 (en) * | 2009-11-25 | 2014-07-29 | International Business Machines Corporation | Circuit with stacked structure and use thereof |
| US20110121862A1 (en) * | 2009-11-25 | 2011-05-26 | International Business Machines Corporation | Circuit with stacked structure and use thereof |
| US20120188008A1 (en) * | 2009-11-25 | 2012-07-26 | International Business Machines Corporation | Circuit with stacked structure and use thereof |
| US8237471B2 (en) * | 2009-11-25 | 2012-08-07 | International Business Machines Corporation | Circuit with stacked structure and use thereof |
| US8912597B2 (en) | 2010-12-08 | 2014-12-16 | International Business Machines Corporation | Semiconductor device including asymmetric lightly doped drain (LDD) region, related method and design structure |
| US8518782B2 (en) * | 2010-12-08 | 2013-08-27 | International Business Machines Corporation | Semiconductor device including asymmetric lightly doped drain (LDD) region, related method and design structure |
| US20120146158A1 (en) * | 2010-12-08 | 2012-06-14 | International Business Machines Corporation | Semiconductor device including asymmetric lightly doped drain (ldd) region, related method and design structure |
| US20140284677A1 (en) * | 2013-03-19 | 2014-09-25 | Floadia Corporation | Non-volatile semiconductor memory device |
| US9437736B2 (en) * | 2013-03-19 | 2016-09-06 | Floadia Corporation | Non-volatile semiconductor memory device |
| US20150035067A1 (en) * | 2013-08-05 | 2015-02-05 | Globalfoundries Singapore Pte. Ltd. | Low rdson device and method of manufacturing the same |
| CN104810291A (en) * | 2014-01-28 | 2015-07-29 | 中芯国际集成电路制造(上海)有限公司 | Mos transistor and forming method thereof |
| CN106601618A (en) * | 2015-10-15 | 2017-04-26 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and manufacturing method thereof and electronic device |
| WO2017213640A1 (en) * | 2016-06-08 | 2017-12-14 | Intel Corporation | Quantum dot devices |
| WO2017213638A1 (en) * | 2016-06-08 | 2017-12-14 | Intel Corporation | Quantum dot devices with doped regions |
| US10734482B2 (en) | 2016-06-08 | 2020-08-04 | Intel Corporation | Quantum dot devices |
| WO2017213649A1 (en) * | 2016-06-09 | 2017-12-14 | Intel Corporation | Quantum dot devices with double quantum well structures |
| WO2017213658A1 (en) * | 2016-06-10 | 2017-12-14 | Intel Corporation | Gate patterning for quantum dot devices |
| US10978582B2 (en) | 2016-06-10 | 2021-04-13 | Intel Corporation | Gate patterning for quantum dot devices |
| WO2018031007A1 (en) * | 2016-08-10 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| US11594599B2 (en) | 2016-08-10 | 2023-02-28 | Intel Corporation | Quantum dot array devices |
| WO2018031006A1 (en) * | 2016-08-10 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| US10644113B2 (en) | 2016-08-10 | 2020-05-05 | Intel Corporation | Quantum dot array devices |
| US10593756B2 (en) | 2016-08-12 | 2020-03-17 | Intel Corporation | Quantum dot array devices |
| WO2018031027A1 (en) * | 2016-08-12 | 2018-02-15 | Intel Corporation | Quantum dot array devices |
| US11664421B2 (en) | 2016-08-30 | 2023-05-30 | Intel Corporation | Quantum dot devices |
| WO2018044267A1 (en) * | 2016-08-30 | 2018-03-08 | Intel Corporation | Quantum dot devices |
| US10770545B2 (en) | 2016-08-30 | 2020-09-08 | Intel Corporation | Quantum dot devices |
| US10804399B2 (en) | 2016-09-24 | 2020-10-13 | Intel Corporation | Double-sided quantum dot devices |
| WO2018057027A1 (en) * | 2016-09-26 | 2018-03-29 | Intel Corporation | Quantum dot devices with strained gates |
| US11183564B2 (en) | 2018-06-21 | 2021-11-23 | Intel Corporation | Quantum dot devices with strain control |
| CN110660852A (en) * | 2018-06-29 | 2020-01-07 | 立锜科技股份有限公司 | Metal oxide semiconductor element and manufacturing method thereof |
| US11616126B2 (en) | 2018-09-27 | 2023-03-28 | Intel Corporation | Quantum dot devices with passive barrier elements in a quantum well stack between metal gates |
| CN111613533A (en) * | 2019-02-26 | 2020-09-01 | 上海先进半导体制造股份有限公司 | Method for making asymmetric low and medium voltage device and asymmetric low and medium voltage device |
| US20220406935A1 (en) * | 2021-06-21 | 2022-12-22 | Samsung Electronics Co., Ltd. | Asymmetric semiconductor device including ldd region and manufacturing method thereof |
| US12125909B2 (en) * | 2021-06-21 | 2024-10-22 | Samsung Electronics Co., Ltd. | Asymmetric semiconductor device including LDD region and manufacturing method thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| US6297104B1 (en) | 2001-10-02 |
| US6384457B2 (en) | 2002-05-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6297104B1 (en) | Methods to produce asymmetric MOSFET devices | |
| US5885886A (en) | Method for manufacturing semiconductor device | |
| US4599118A (en) | Method of making MOSFET by multiple implantations followed by a diffusion step | |
| JP5547361B2 (en) | Metal oxide semiconductor devices with buried lightly doped drain regions | |
| US5972783A (en) | Method for fabricating a semiconductor device having a nitrogen diffusion layer | |
| KR100215163B1 (en) | Mos field effect transistor with improved pocket regions for supressing any short channel effects and method for manufacturing the same | |
| US6391723B1 (en) | Fabrication of VDMOS structure with reduced parasitic effects | |
| USRE32800E (en) | Method of making mosfet by multiple implantations followed by a diffusion step | |
| KR100237117B1 (en) | Semiconductor device having ldd structure with pocket on drain side and method for fabricating the same | |
| US5960291A (en) | Asymmetric channel transistor and method for making same | |
| JP2932434B2 (en) | Semiconductor device structure and method of manufacturing the same | |
| US4859620A (en) | Graded extended drain concept for reduced hot electron effect | |
| EP0083447B1 (en) | Triple diffused short channel device structure | |
| EP0493520B1 (en) | Hot-carrier suppressed sub-micron misfet device | |
| US6605845B1 (en) | Asymmetric MOSFET using spacer gate technique | |
| US7056797B2 (en) | Semiconductor device and method of manufacturing the same | |
| US6180502B1 (en) | Self-aligned process for making asymmetric MOSFET using spacer gate technique | |
| US6297111B1 (en) | Self-aligned channel transistor and method for making same | |
| JPH1074945A (en) | Semiconductor device and manufacturing method thereof | |
| JP2933796B2 (en) | Method for manufacturing semiconductor device | |
| US5834810A (en) | Asymmetrical vertical lightly doped drain transistor and method of forming the same | |
| US5814861A (en) | Symmetrical vertical lightly doped drain transistor and method of forming the same | |
| EP0514602B1 (en) | MOSFET channel structure and method of fabrication | |
| US6483157B1 (en) | Asymmetrical transistor having a barrier-incorporated gate oxide and a graded implant only in the drain-side junction area | |
| JP3307972B2 (en) | Method for manufacturing field effect transistor and field effect transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TYAGI, SUNIT;AHMED, SHAHRIAR S.;REEL/FRAME:010069/0820;SIGNING DATES FROM 19990614 TO 19990621 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |