US20010009786A1 - Contact in semiconductor memory device and method of forming the same - Google Patents
Contact in semiconductor memory device and method of forming the same Download PDFInfo
- Publication number
- US20010009786A1 US20010009786A1 US09/814,768 US81476801A US2001009786A1 US 20010009786 A1 US20010009786 A1 US 20010009786A1 US 81476801 A US81476801 A US 81476801A US 2001009786 A1 US2001009786 A1 US 2001009786A1
- Authority
- US
- United States
- Prior art keywords
- contact
- semiconductor memory
- memory device
- plate electrode
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 31
- 238000000034 method Methods 0.000 title claims description 14
- 238000005530 etching Methods 0.000 claims abstract description 15
- 238000003860 storage Methods 0.000 claims description 17
- 239000003990 capacitor Substances 0.000 claims description 12
- 239000000463 material Substances 0.000 claims description 6
- 230000015654 memory Effects 0.000 claims description 5
- 230000002093 peripheral effect Effects 0.000 claims description 4
- 238000000059 patterning Methods 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 37
- 239000011229 interlayer Substances 0.000 description 7
- 239000002184 metal Substances 0.000 description 5
- 150000004767 nitrides Chemical class 0.000 description 5
- 239000004020 conductor Substances 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 239000000758 substrate Substances 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 230000008021 deposition Effects 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- -1 e.g. Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/905—Plural dram cells share common contact or common trench
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/906—Dram with capacitor electrodes used for accessing, e.g. bit line is capacitor plate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/908—Dram configuration with transistors and capacitors of pairs of cells along a straight line between adjacent bit lines
Definitions
- the present invention is directed to a semiconductor memory device, and in particular, to a contact in a semiconductor memory device and a method of forming the same, such a contact preferably contributing to realization of packing cells in a chip at a high density.
- metal contacts are formed over a silicon substrate, polysilicon layers for a word line and a bit line, and a plate electrode being the upper electrode of a capacitor, respectively.
- steps are produced between a cell array region and a peripheral region, for example, a core region. These steps arise due to the difference between their deposition heights resulting from deposition of many material layers.
- insulating layers at different heights are etched to different depths. That is, a thin portion of an insulating layer is subjected to overetching and a thick portion thereof to underetching, so that it is highly likely to form an incomplete contact.
- a solution to overcome the above problems included extending a plate electrode across a cell array region to a peripheral region, for example, a core region. A metal contact is then formed over this extended plate electrode.
- a problem with this solution is that the slope between the cell array region having cells and the core region free of cells impedes even formation of the contact. Also, this solution requires that the cell array region be extended to the core region by an area needed for forming the contact therein, eventually decreasing the integration level of the entire semiconductor memory device.
- the present invention is therefore directed to a contact in a semiconductor memory device and a method of forming the same, which substantially overcomes one or more of the problems due to the limitations and disadvantages of the related art.
- a semiconductor memory device having a cell array region divided into an active region and a field region, and a peripheral region.
- the semiconductor memory device includes an access transistor, a capacitor stacked with a storage electrode connected to the active region for the access transistor, a dielectric layer of a high dielectric constant, and a plate electrode in this order, and a plate electrode contact formed over the active region of the cell array region.
- the semiconductor memory device may include an insulating layer formed on the capacitor and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole.
- the plate electrode contact may be formed over the storage electrode.
- a semiconductor memory device including a first area including a memory cell, a second area free of a memory cell, adjacent to the first area, and a plate electrode contact formed in the first area.
- the first area may be a cell array region and the second area is a core region.
- the semiconductor memory device may include an insulating layer formed on the first area and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole.
- the semiconductor memory device may include a storage electrode in the first area and wherein the plate electrode contact is formed over the storage electrode.
- a method of forming a contact for a plate electrode in a semiconductor memory device In the method for use in a semiconductor memory device having a capacitor stacked with a storage electrode, a dielectric layer of a high dielectric constant, and a plate electrode in this order, and an interlayer insulating layer formed on the plate electrode, a contact hole is formed into the interlayer insulating layer on the active region of a cell array region, the contact hole is filled with an electrode forming material, and the resultant structure is patterned.
- the forming a contact hole may include positioning the contact hole over the storage electrode on the active region of the cell array region.
- the forming a contact hole may include etching the insulating layer using an etching solution having a high etch selectivity between the insulating layer and the plate electrode.
- FIGS. 1 A- 1 F are sectional views of a method of making a semiconductor memory device having a contact according to a preferred embodiment of the present invention, with FIG. 1F being the semiconductor memory device having a contact according to a preferred embodiment of the present invention.
- FIG. 1F illustrates a semiconductor memory device having a contact 122 formed on an active region in a cell array region according to the preferred embodiment of the present invention.
- the semiconductor memory device includes a word line 104 , a bit line 108 formed by a conventional process on a semiconductor substrate 100 having an active region defined by a field oxide film 102 .
- First and second interlayer insulating layers 106 and 110 are formed around the word line 104 and the bit line 108 .
- an etch stop layer for example, a nitride film 112 is formed on the second interlayer insulating layer 110 .
- an opening 113 is formed by sequentially etching portions of the nitride film 112 , the second interlayer insulating layer 110 , and the first interlayer insulating layer 106 .
- a storage electrode 114 is formed by depositing a first conductor on the nitride layer 112 , filling the opening 113 , and patterning the first conductor. Subsequently, an ONO (Oxide/Nitride/Oxide) film 116 having a high dielectric constant is formed on the storage electrode 114 .
- ONO Oxide/Nitride/Oxide
- a plate electrode 118 is formed by depositing a conductive material on the ONO film 116 and patterning the conductive material, including etching the nitride layer 112 and the ONO film 116 . As a result, the capacitor is completed. An insulating layer 120 is then formed over the capacitor.
- a hole 121 for receiving material for forming the contact 122 is formed over the plate electrode 118 .
- an energy, temperature, and an etching time are set to 1700 watt, about 60° C., and about 335 seconds in the etching equipment.
- an electrode forming material e.g., metal
- the resultant structure is patterned, thereby filling the hole 121 and forming the contact 122 for receiving an external power supply voltage.
- the method of forming the contact hole of the present invention enables the contact 122 for receiving an external power supply voltage to be formed over the storage electrode 114 in a cell array region without damaging the plate electrode 118 .
- the contact 122 By locating the contact 122 on the active region of the cell array region, rather than at the sloped boundary between the cell array region and the core region, the contact 122 can be formed evenly. Further, since there is no need for an area “A” shown in FIG. 1E, into which a plate electrode extends in the prior art, the area of the cell array region can be saved as much.
- the semiconductor memory device in accordance with the present invention as shown in FIG. 1F includes a word line 104 , a bit line 108 , and a capacitor stacked with a storage electrode 114 , a dielectric layer 116 having a high dielectric constant, and a plate electrode 118 in this order.
- An insulating layer 120 is provided over the capacitor.
- the contact 122 is formed in a hole through the insulating layer 120 on the plate electrode 118 which has been etched using an etching solution with a high etch selectivity between the insulating layer 120 and the plate electrode 118 , and thus is located on the active region without harming the plate electrode.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
- Drying Of Semiconductors (AREA)
Abstract
A contact in a semiconductor memory device is formed on an active region of a cell array region, rather than on a sloped area between the cell array region and a core region. Preferably, an insulating layer on the active region is etched to form a hole therein and the contact formed through the hole. Preferably, the etching is performed using an etch solution having a high etch selectivity between the insulating layer and a top layer of the active region. Thus, the contact is evenly formed and the area of the cell array region is reduced, thereby enabling cells to be packed on a chip with high density.
Description
- The present application claims priority under 35 U.S.C. §119 to Korean Application No. 80586 filed Dec. 31, 1997, the entire contents of which are hereby incorporated by reference.
- 1. Field of the Invention
- The present invention is directed to a semiconductor memory device, and in particular, to a contact in a semiconductor memory device and a method of forming the same, such a contact preferably contributing to realization of packing cells in a chip at a high density.
- 2. Description of the Related Art
- In order to electrically interconnect specific devices in semiconductor memory devices, especially, DRAMs (Dynamic Random Access Memories), metal contacts are formed over a silicon substrate, polysilicon layers for a word line and a bit line, and a plate electrode being the upper electrode of a capacitor, respectively. However, prior to formation of these metal contacts, steps are produced between a cell array region and a peripheral region, for example, a core region. These steps arise due to the difference between their deposition heights resulting from deposition of many material layers. In forming the contacts in a semiconductor memory device having such steps, insulating layers at different heights are etched to different depths. That is, a thin portion of an insulating layer is subjected to overetching and a thick portion thereof to underetching, so that it is highly likely to form an incomplete contact.
- In particular, when CF 4 is used as an etching solution, as in related art, to form a contact for a plate electrode, its low etch selectivity gives rise to overetching of the plate electrode underlying an insulating layer, making the plate electrode thin, or leaves the insulating layer between the plate electrode and a metal electrode insufficiently etched, resulting in an electrical short. Thus, the use of CF4 gives undesirable results.
- Under these circumstances, a solution to overcome the above problems included extending a plate electrode across a cell array region to a peripheral region, for example, a core region. A metal contact is then formed over this extended plate electrode. A problem with this solution is that the slope between the cell array region having cells and the core region free of cells impedes even formation of the contact. Also, this solution requires that the cell array region be extended to the core region by an area needed for forming the contact therein, eventually decreasing the integration level of the entire semiconductor memory device.
- The present invention is therefore directed to a contact in a semiconductor memory device and a method of forming the same, which substantially overcomes one or more of the problems due to the limitations and disadvantages of the related art.
- It is an object of the present invention to provide a contact in a semiconductor memory device and a method of forming the same, which contribute to realization of high integration by reducing the area of a cell array region.
- To achieve these and other objects, there is provided a semiconductor memory device having a cell array region divided into an active region and a field region, and a peripheral region. The semiconductor memory device includes an access transistor, a capacitor stacked with a storage electrode connected to the active region for the access transistor, a dielectric layer of a high dielectric constant, and a plate electrode in this order, and a plate electrode contact formed over the active region of the cell array region.
- The semiconductor memory device may include an insulating layer formed on the capacitor and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole. The plate electrode contact may be formed over the storage electrode.
- These and other objects of the present invention may also be realized by providing a semiconductor memory device including a first area including a memory cell, a second area free of a memory cell, adjacent to the first area, and a plate electrode contact formed in the first area.
- The first area may be a cell array region and the second area is a core region. The semiconductor memory device may include an insulating layer formed on the first area and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole. The semiconductor memory device may include a storage electrode in the first area and wherein the plate electrode contact is formed over the storage electrode.
- According to another aspect of the present invention, there is provided a method of forming a contact for a plate electrode in a semiconductor memory device. In the method for use in a semiconductor memory device having a capacitor stacked with a storage electrode, a dielectric layer of a high dielectric constant, and a plate electrode in this order, and an interlayer insulating layer formed on the plate electrode, a contact hole is formed into the interlayer insulating layer on the active region of a cell array region, the contact hole is filled with an electrode forming material, and the resultant structure is patterned.
- The forming a contact hole may include positioning the contact hole over the storage electrode on the active region of the cell array region. The forming a contact hole may include etching the insulating layer using an etching solution having a high etch selectivity between the insulating layer and the plate electrode.
- These and other objects of the present invention will become more readily apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating the preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
- The above object and advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
- FIGS. 1A-1F are sectional views of a method of making a semiconductor memory device having a contact according to a preferred embodiment of the present invention, with FIG. 1F being the semiconductor memory device having a contact according to a preferred embodiment of the present invention.
- The present invention will be described in detail through preferred embodiments with reference to accompanying drawings. However, the present invention is not limited to the following embodiments but may be implemented in various types. The preferred embodiments are only provided to make the disclosure of the invention complete and make one having an ordinary skill in the art know the scope of the invention. The thicknesses of various layers and regions are emphasized for clarity in accompanying drawings. Also, when a layer is defined to exist on another layer or a substrate, the layer may exist directly on another layer or substrate, or an interlayer layer may be present therebetween. Throughout the drawings, the same reference numerals denote the same elements. A description of the atmospheres and characteristics of a conventional fabricating process will be omitted when it is deemed to obscure the subject matter of the present invention.
- FIG. 1F illustrates a semiconductor memory device having a
contact 122 formed on an active region in a cell array region according to the preferred embodiment of the present invention. - Referring to FIG. 1A, the semiconductor memory device includes a
word line 104, abit line 108 formed by a conventional process on asemiconductor substrate 100 having an active region defined by afield oxide film 102. First and second 106 and 110 are formed around theinterlayer insulating layers word line 104 and thebit line 108. - As shown in FIG. 1B, an etch stop layer, for example, a
nitride film 112 is formed on the secondinterlayer insulating layer 110. Then, to form a storage electrode acting as the lower electrode of a capacitor, anopening 113 is formed by sequentially etching portions of thenitride film 112, the secondinterlayer insulating layer 110, and the firstinterlayer insulating layer 106. - As shown in FIG. 1C, a
storage electrode 114 is formed by depositing a first conductor on thenitride layer 112, filling theopening 113, and patterning the first conductor. Subsequently, an ONO (Oxide/Nitride/Oxide)film 116 having a high dielectric constant is formed on thestorage electrode 114. - As shown in FIG. 1D, a
plate electrode 118 is formed by depositing a conductive material on theONO film 116 and patterning the conductive material, including etching thenitride layer 112 and theONO film 116. As a result, the capacitor is completed. Aninsulating layer 120 is then formed over the capacitor. - As shown in FIG. 1E, after formation of the
insulating layer 120, ahole 121 for receiving material for forming thecontact 122 is formed over theplate electrode 118. Here, it is preferable to form thehole 121 with an etching solution having a high etch selectivity between a conductive layer and an insulating layer such as CHF4 or CO in an etching equipment “DRM” of TEL Co. Also preferably, an energy, temperature, and an etching time are set to 1700 watt, about 60° C., and about 335 seconds in the etching equipment. - As shown in FIG. 1F, an electrode forming material, e.g., metal, is provided over the
hole 121 and the resultant structure is patterned, thereby filling thehole 121 and forming thecontact 122 for receiving an external power supply voltage. The method of forming the contact hole of the present invention enables thecontact 122 for receiving an external power supply voltage to be formed over thestorage electrode 114 in a cell array region without damaging theplate electrode 118. - By locating the
contact 122 on the active region of the cell array region, rather than at the sloped boundary between the cell array region and the core region, thecontact 122 can be formed evenly. Further, since there is no need for an area “A” shown in FIG. 1E, into which a plate electrode extends in the prior art, the area of the cell array region can be saved as much. - Thus, the semiconductor memory device in accordance with the present invention as shown in FIG. 1F includes a
word line 104, abit line 108, and a capacitor stacked with astorage electrode 114, adielectric layer 116 having a high dielectric constant, and aplate electrode 118 in this order. An insulatinglayer 120 is provided over the capacitor. Thecontact 122 is formed in a hole through the insulatinglayer 120 on theplate electrode 118 which has been etched using an etching solution with a high etch selectivity between the insulatinglayer 120 and theplate electrode 118, and thus is located on the active region without harming the plate electrode. - While the present invention has been described with reference to the specific embodiment, it is to be clearly understood that many variations can be made by anyone skilled in the art within the scope and spirit of the present invention.
Claims (11)
1. A semiconductor memory device having a cell array region divided into an active region and a field region, and a peripheral region, comprising:
an access transistor;
a capacitor stacked with a storage electrode connected to the active region for the access transistor, a dielectric layer of a high dielectric constant, and a plate electrode in order; and
a plate electrode contact formed over the active region of the cell array region.
2. The semiconductor memory device of , further comprising an insulating layer formed on the capacitor and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole.
claim 1
3. The semiconductor memory device of , wherein the plate electrode contact is formed over the storage electrode.
claim 1
4. A semiconductor memory device comprising:
a first area including a memory cell;
a second area free of a memory cell, adjacent to the first area; and
a plate electrode contact formed in the first area.
5. The semiconductor memory device of , wherein the first area is a cell array region and the second area is a core region.
claim 4
6. The semiconductor memory device of , further comprising an insulating layer formed on the first area and a contact hole in the insulating layer, the plate electrode contact being formed through the contact hole.
claim 4
7. The semiconductor memory device of , further comprising a storage electrode in the first area and wherein the plate electrode contact is formed over the storage electrode.
claim 4
8. A method of forming a contact for a plate electrode in a semiconductor memory device having a capacitor stacked with a storage electrode, a dielectric layer of a high dielectric constant, and a plate electrode in order, and an insulating layer formed on the plate electrode, the method comprising:
forming a contact hole through said insulating layer on the active region of a cell array region;
filling the contact hole with an electrode forming material; and
patterning the electrode forming material.
9. The method of , wherein the forming a contact hole includes positioning the contact hole over the storage electrode on the active region of the cell array region.
claim 8
10. The method of , wherein the forming a contact hole includes etching the insulating layer using an etching solution having a high etch selectivity between the insulating layer and the plate electrode.
claim 8
11. The method of , wherein the etching includes using one of CO and CH4 as the etching solution.
claim 10
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/814,768 US20010009786A1 (en) | 1997-12-31 | 2001-03-23 | Contact in semiconductor memory device and method of forming the same |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1019970080586A KR100251228B1 (en) | 1997-12-31 | 1997-12-31 | Method for forming contact in semiconductor memory device and structure thereof |
| KR1997-80586 | 1997-12-31 | ||
| US09/221,972 US6218697B1 (en) | 1997-12-31 | 1998-12-29 | Contact in semiconductor memory device |
| US09/814,768 US20010009786A1 (en) | 1997-12-31 | 2001-03-23 | Contact in semiconductor memory device and method of forming the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/221,972 Division US6218697B1 (en) | 1997-12-31 | 1998-12-29 | Contact in semiconductor memory device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20010009786A1 true US20010009786A1 (en) | 2001-07-26 |
Family
ID=19530384
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/221,972 Expired - Lifetime US6218697B1 (en) | 1997-12-31 | 1998-12-29 | Contact in semiconductor memory device |
| US09/814,768 Abandoned US20010009786A1 (en) | 1997-12-31 | 2001-03-23 | Contact in semiconductor memory device and method of forming the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/221,972 Expired - Lifetime US6218697B1 (en) | 1997-12-31 | 1998-12-29 | Contact in semiconductor memory device |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US6218697B1 (en) |
| JP (1) | JPH11251553A (en) |
| KR (1) | KR100251228B1 (en) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6799224B1 (en) * | 1998-03-10 | 2004-09-28 | Quad Research | High speed fault tolerant mass storage network information server |
| KR100539276B1 (en) * | 2003-04-02 | 2005-12-27 | 삼성전자주식회사 | Semiconductor device having a gate line and Method of manufacturing the same |
| KR100676200B1 (en) * | 2004-12-14 | 2007-01-30 | 삼성전자주식회사 | Memory cell array, memory device, and plate voltage supply method having plate voltage insensitive to noise |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04181769A (en) * | 1990-11-15 | 1992-06-29 | Matsushita Electric Ind Co Ltd | Semiconductor memory cell and its manufacture |
| KR100189963B1 (en) * | 1992-11-27 | 1999-06-01 | 윤종용 | Semiconductor memory device and manufacturing method thereof |
| JP2682455B2 (en) * | 1994-07-07 | 1997-11-26 | 日本電気株式会社 | Semiconductor memory device and method of manufacturing the same |
| US5798903A (en) * | 1995-12-26 | 1998-08-25 | Bell Communications Research, Inc. | Electrode structure for ferroelectric capacitor integrated on silicon |
| JPH09270461A (en) * | 1996-03-29 | 1997-10-14 | Mitsubishi Electric Corp | Semiconductor device |
-
1997
- 1997-12-31 KR KR1019970080586A patent/KR100251228B1/en not_active Expired - Lifetime
-
1998
- 1998-12-22 JP JP10364116A patent/JPH11251553A/en active Pending
- 1998-12-29 US US09/221,972 patent/US6218697B1/en not_active Expired - Lifetime
-
2001
- 2001-03-23 US US09/814,768 patent/US20010009786A1/en not_active Abandoned
Also Published As
| Publication number | Publication date |
|---|---|
| US6218697B1 (en) | 2001-04-17 |
| KR19990060363A (en) | 1999-07-26 |
| KR100251228B1 (en) | 2000-04-15 |
| JPH11251553A (en) | 1999-09-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6495410B2 (en) | Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry | |
| KR960030423A (en) | Semiconductor memory device and manufacturing method thereof | |
| US6197675B1 (en) | Manufacturing method for semiconductor device having contact holes of different structure | |
| US6207574B1 (en) | Method for fabricating a DRAM cell storage node | |
| US6093600A (en) | Method of fabricating a dynamic random-access memory device | |
| US5770510A (en) | Method for manufacturing a capacitor using non-conformal dielectric | |
| US6844229B2 (en) | Method of manufacturing semiconductor device having storage electrode of capacitor | |
| US6420272B1 (en) | Method for removal of hard mask used to define noble metal electrode | |
| US6218697B1 (en) | Contact in semiconductor memory device | |
| US6271099B1 (en) | Method for forming a capacitor of a DRAM cell | |
| US6136660A (en) | Stacked capacitator memory cell and method of fabrication | |
| KR970013369A (en) | Method of manufacturing semiconductor integrated circuit device and semiconductor integrated circuit device | |
| US6184078B1 (en) | Method for fabricating a capacitor for a dynamic random access memory cell | |
| US7074725B2 (en) | Method for forming a storage node of a capacitor | |
| US6753252B2 (en) | Contact plug formation for devices with stacked capacitors | |
| JP2002083881A (en) | Semiconductor device and production method therefor | |
| KR100277080B1 (en) | Dynamic random access memory device and method for manufacturing the same | |
| KR100487915B1 (en) | Capacitor Formation Method of Semiconductor Device | |
| US7078290B2 (en) | Method for forming a top oxide with nitride liner | |
| KR100346455B1 (en) | Fabricating method for capacitor of semiconductor device | |
| US20040259368A1 (en) | Method for forming a bottle-shaped trench | |
| KR20000065823A (en) | Structure of bit line for semiconductor memory device | |
| KR19990005450A (en) | Method of manufacturing semiconductor memory device | |
| KR100219565B1 (en) | Method for fabricating capacitor of semiconductor device | |
| KR100257752B1 (en) | Method for forming semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |