US12217665B2 - Display device including multiple display regions for multi-frequency driving - Google Patents
Display device including multiple display regions for multi-frequency driving Download PDFInfo
- Publication number
- US12217665B2 US12217665B2 US17/719,797 US202217719797A US12217665B2 US 12217665 B2 US12217665 B2 US 12217665B2 US 202217719797 A US202217719797 A US 202217719797A US 12217665 B2 US12217665 B2 US 12217665B2
- Authority
- US
- United States
- Prior art keywords
- scan
- transistor
- display area
- light emitting
- frequency mode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G5/00—Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
- G09G5/003—Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3233—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
- G09G3/3241—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element the current through the light-emitting element being set using a data current provided by the data driver, e.g. by using a two-transistor current mirror
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/03—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes specially adapted for displays having non-planar surfaces, e.g. curved displays
- G09G3/035—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes specially adapted for displays having non-planar surfaces, e.g. curved displays for flexible display surfaces
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3275—Details of drivers for data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
- G09G2310/0251—Precharge or discharge of pixel before applying new pixel voltage
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/08—Details of timing specific for flat panels, other than clock recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0686—Adjustment of display parameters with two or more screen areas displaying information with different brightness or colours
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
- G09G2330/023—Power management, e.g. power saving using energy recovery or conservation
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2340/00—Aspects of display data processing
- G09G2340/04—Changes in size, position or resolution of an image
- G09G2340/0407—Resolution change, inclusive of the use of different resolutions for different screen areas
- G09G2340/0435—Change or adaptation of the frame rate of the video stream
Definitions
- Embodiments of the present disclosure described herein relate to a display device.
- An organic light emitting display device includes pixels connected to data lines and scan lines.
- Each of the pixels generally includes an organic light emitting diode, and a circuit unit for controlling the amount of current flowing to the organic light emitting diode.
- the circuit unit controls the amount of current flowing from a first driving voltage to a second driving voltage via the organic light emitting diode in response to a data signal. In this case, a light of luminance corresponding to the amount of current flowing through the organic light emitting diode is generated.
- Embodiments of the present disclosure provide a display device capable of reducing power consumption and preventing display quality deterioration, and a driving method thereof.
- first scan signals provided to first scan lines, which correspond to the second display area, from among the plurality of first scan lines are maintained at an inactive level in predetermined frames, and second scan signals provided to the plurality of second scan lines transition to an active level at least twice in each of the predetermined frames.
- the multi-frequency mode may include a first frame and a second frame.
- the predetermined frames may include the second frame.
- first scan signals provided to the plurality of first scan lines may be activated sequentially.
- first scan signals provided to first scan lines, which correspond to the first display area, from among the plurality of first scan lines may be activated sequentially.
- the first scan signals provided to the first scan lines, which correspond to the second display area, from among the plurality of first scan lines may be maintained at inactive levels.
- the data driving circuit may provide data signals to the plurality of data lines, respectively, during the first frame of the multi-frequency mode.
- the data driving circuit may provide data signals to pixels, which correspond to the first display area, among the plurality of pixels. While the first scan signals corresponding to the second display area are maintained at the inactive levels during the second frame of the multi-frequency mode, the data driving circuit may provide a bias voltage to pixels, which correspond to the second display area, among the plurality of pixels.
- each of the plurality of pixels may further include a fourth transistor including a first electrode connected to the gate electrode of the first transistor, a second electrode connected to a third driving voltage line, and a gate electrode connected to a corresponding third scan line among the plurality of third scan lines, a fifth transistor including a first electrode connected to the first driving voltage line, a second electrode connected to the first electrode of the first transistor, and a gate electrode connected to a corresponding light emitting control line among the plurality of light emitting control lines, and a sixth transistor including a first electrode connected to the second electrode of the first transistor, a second electrode connected to the anode of the light emitting diode, and a gate electrode connected to the corresponding light emitting control line among the plurality of light emitting control lines.
- a fourth transistor including a first electrode connected to the gate electrode of the first transistor, a second electrode connected to a third driving voltage line, and a gate electrode connected to a corresponding third scan line among the plurality of third scan lines
- a fifth transistor including a first
- a plurality of light emitting control signals provided to the plurality of light emitting control lines, respectively, may be activated sequentially.
- a j-th (‘j’ is a positive integer) second scan signal of the second scan signals may transition to the active level at least two times before a j-th light emitting control signal of the light emitting control signals transitions from an inactive level to an active level and after a j-th first scan signal of the first scan signals transitions from an active level to the inactive level.
- third scan signals provided to third scan lines, which correspond to the first display area, from among the plurality of third scan lines may be activated sequentially.
- third scan signals provided to third scan lines, which correspond to the second display area, from among the plurality of third scan lines may be maintained at an inactive level.
- the driving controller may control the data driving circuit and the scan driving circuit to drive the first display area and the second display area at a normal frequency.
- a method for driving a display device including a first display area and a second display area includes: maintaining first scan signals provided to first scan lines, which correspond to the second display area, from among a plurality of first scan lines at an inactive level during predetermined frames in a multi-frequency mode, sequentially toggling second scan signals provided to a plurality of second scan lines ‘k’ times (‘k’ is a positive integer) during the multi-frequency mode, and changing a toggling count of each of the second scan signals into ‘x’ times (′x′ is a positive integer greater than ‘k’) based on determination that duration of the multi-frequency mode is greater than or equal to a first reference time.
- the driving method may further include: changing the toggling count of each of the second scan signals into ‘y’ times (′y′ is a positive integer greater than ‘x’) based on determination that the duration of the multi-frequency mode is greater than or equal to a second reference time.
- the second reference time may be greater than the first reference time.
- the driving method may further include sequentially driving the first scan signals provided to the plurality of first scan lines to be at an active level while the operating mode is the single frequency mode.
- the driving method may further include sequentially activating first scan signals provided to first scan lines, which correspond to the first display area, from among the plurality of first scan lines during the predetermined frames in the multi-frequency mode.
- the driving method may further include providing data signals to pixels, which correspond to the first display area while the first scan lines, which correspond to the first display area, from among the plurality of first scan lines are sequentially activated.
- FIG. 1 illustrates a display device, according to an embodiment of the present disclosure.
- FIGS. 2 A and 2 B are perspective views of a display device, according to an embodiment of the present disclosure.
- FIG. 3 A is a diagram for describing an operation of a display device in a single frequency mode.
- FIG. 4 is a block diagram of a display device according to an embodiment of the present disclosure.
- FIG. 5 is an equivalent circuit diagram of a pixel, according to an embodiment of the present disclosure.
- FIG. 6 is a timing diagram for describing an operation of a pixel illustrated in FIG. 5 .
- FIG. 7 A illustrates scan signals in a single frequency mode.
- FIG. 7 B illustrates scan signals in a multi-frequency mode.
- FIGS. 8 A and 8 B are timing diagrams for describing an operation of a pixel during a first frame and a second frame of a multi-frequency mode.
- FIG. 9 A is a diagram for describing an operation of a pixel during a first frame of the multi-frequency mode.
- FIG. 9 B is a diagram for describing an operation of a pixel in a second frame shown in FIGS. 8 A and 8 B .
- FIG. 10 is a flowchart illustrating an operation of a driving controller, according to an embodiment of the present disclosure.
- FIG. 11 is a flowchart illustrating an operation of a driving controller in a multi-frequency mode, according to an embodiment of the present disclosure.
- FIG. 12 is a flowchart illustrating an operation of a driving controller in a multi-frequency mode, according to another embodiment of the present disclosure.
- first component or region, layer, part, etc.
- second component means that the first component is directly on, connected with, or coupled with the second component or means that a third component is interposed therebetween.
- first”, “second”, etc. are used to describe various components, but the components are not limited by the terms. The terms are used only to differentiate one component from another component. For example, a first component may be named as a second component, and vice versa, without departing from the spirit or scope of the present disclosure.
- the articles “a,” “an,” and “the” are singular in that they have a single referent, but the use of the singular form in the specification should not preclude the presence of more than one referent. “At least one” is not to be construed as limiting “a” or “an.” “Or” means “and/or.” As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- FIG. 1 illustrates a display device, according to an embodiment of the present disclosure.
- a portable terminal is illustrated as an example of a display device DD according to an embodiment of the present disclosure.
- the portable terminal may include a tablet PC, a smartphone, a Personal Digital Assistant (“PDA”), a Portable Multimedia Player (“PMP”), a game console, a wristwatch-type electronic device, and the like.
- PDA Personal Digital Assistant
- PMP Portable Multimedia Player
- the present disclosure is not limited thereto.
- the present disclosure may be used for small and medium electronic devices such as a personal computer, a notebook computer, a kiosk, a car navigation unit, and a camera, in addition to large-sized electronic equipment such as a television or an outside billboard.
- the above examples are provided only as an embodiment, and it is obvious that the display device DD may be applied to any other electronic device(s) without departing from the concept of the present disclosure.
- a display surface on which a first image IM 1 and a second image IM 2 are displayed, is parallel to a plane defined by a first direction DR 1 and a second direction DR 2 .
- the display device DD includes a plurality of areas separated on a display surface.
- the display surface includes a display area DA, in which the first image IM 1 and the second image IM 2 are displayed, and a non-display area NDA adjacent to the display area DA.
- the non-display area NDA may be referred to as a bezel area.
- the display area DA may have a rectangular shape.
- the non-display area NDA surrounds the display area DA.
- the display device DD may include a partially-curved shape. As a result, one area of the display area DA may have a curved shape.
- the display area DA of the display device DD includes a first display area DA 1 and a second display area DA 2 .
- the first image IM 1 may be displayed on the first display area DA 1
- the second image IM 2 may be displayed on the second display area DA 2 .
- the first image IM 1 may be a moving image
- the second image IM 2 may be a still image or text information having a long change period.
- the display device DD may drive the first display area DA 1 , in which the moving image is displayed, at a normal frequency or a frequency higher than the normal frequency, and may drive the second display area DA 2 , in which the still image is displayed, at a frequency lower than the normal frequency.
- the display device DD may reduce power consumption by lowering the operating frequency of the second display area DA 2 .
- the size of each of the first display area DA 1 and the second display area DA 2 may be a preset size, and may be changed by an application program.
- the first display area DA 1 may be driven at a frequency lower than the normal frequency
- the second display area DA 2 may be driven at the normal frequency or a frequency higher than the normal frequency.
- the display area DA may be divided into three or more display areas. An operating frequency of each of the display areas may be determined depending on the type (a still image or moving image) of an image displayed in each of the display areas.
- FIGS. 2 A and 2 B are perspective views of a display device DD 2 , according to an embodiment of the present disclosure.
- FIG. 2 A illustrates the display device DD 2 in an unfolded state.
- FIG. 2 B illustrates the display device DD 2 in a folded state.
- the display device DD 2 includes the display area DA and the non-display area NDA.
- the display device DD 2 may display an image through the display area DA.
- the display area DA may include a plane defined by the first direction DR 1 and the second direction DR 2 , in a state where the display device DD 2 is unfolded.
- the thickness direction of the display device DD 2 may be parallel to a third direction DR 3 crossing the first direction DR 1 and the second direction DR 2 . Accordingly, the front surfaces (or upper surfaces) and the bottom surfaces (or lower surfaces) of the members constituting the display device DD 2 may be defined based on the third direction DR 3 .
- the non-display area NDA may be referred to as a bezel area.
- the display area DA may have a rectangular shape.
- the non-display area NDA surrounds the display area DA.
- the display area DA may include a first non-folding area NFA 1 , a folding area FA, and a second non-folding area NFA 2 .
- the folding area FA may be bent about a folding axis FX extending in the first direction DR 1 .
- the first non-folding area NFA 1 and the second non-folding area NFA 2 may face each other. Accordingly, in a state where the display device DD 2 is fully folded, the display area DA may not be exposed to the outside, which may be referred to as “in-folding”.
- embodiments are not limited thereto and the operation of the display device DD 2 is not limited thereto.
- the first non-folding area NFA 1 and the second non-folding area NFA 2 may be opposite to each other. Accordingly, in a state where the display device DD 2 is folded, the first non-folding area NFA 1 may be exposed to the outside, which may be referred to as “out-folding”.
- the display device DD 2 may perform only one operation of an in-folding operation or an out-folding operation. Alternatively, the display device DD 2 may perform both the in-folding operation and the out-folding operation. In this case, the same area of the display device DD 2 , for example, the folding area FA may be folded inwardly and outwardly. Alternatively, some areas of the display device DD 2 may be folded inwardly, and other areas may be folded outwardly.
- the display device DD 2 may include a plurality of non-folding areas, of which the number is greater than two, and a plurality of folding areas interposed between non-folding areas adjacent to one another.
- FIGS. 2 A and 2 B illustrate that the folding axis FX is parallel to the minor axis of the display device DD 2 .
- the present disclosure is not limited thereto.
- the folding axis FX may extend in a direction parallel to the major axis of the display device DD 2 , for example, the second direction DR 2 .
- FIGS. 2 A and 2 B illustrate that the first non-folding area NFA 1 , the folding area FA, and the second non-folding area NFA 2 may be sequentially arranged in the second direction DR 2 .
- the present disclosure is not limited thereto.
- the first non-folding area NFA 1 , the folding area FA, and the second non-folding area NFA 2 may be sequentially arranged in the first direction DR 1 .
- the plurality of display areas DA 1 and DA 2 may be defined in the display area DA of the display device DD 2 .
- FIG. 2 A illustrates the two display areas DA 1 and DA 2 as an example.
- the number of display areas DA 1 and DA 2 is not limited thereto.
- the plurality of display areas DA 1 and DA 2 may include the first display area DA 1 and the second display area DA 2 .
- the first display area DA 1 may be an area where the first image IM 1 is displayed
- the second display area DA 2 may be an area in which the second image IM 2 is displayed.
- the first image IM 1 may be a moving image
- the second image IM 2 may be a still image or an image (text information or the like) having a long change period.
- the display device DD 2 may operate differently depending on an operating mode.
- the operating mode may include a single frequency mode NFM and a multi-frequency mode MFM.
- the single frequency mode NFM the display device DD 2 may drive both the first display area DA 1 and the second display area DA 2 at a normal frequency.
- the display device DD 2 may drive the first display area DA 1 where the first image IM 1 is displayed at a first operating frequency, and may drive the second display area DA 2 where the second image IM 2 is displayed, at a second operating frequency lower than the normal frequency.
- the first operating frequency may be equal to or higher than the normal frequency.
- the size of each of the first display area DA 1 and the second display area DA 2 may be a preset size, and may be changed by an application program.
- the first display area DA 1 may correspond to the first non-folding area NFA 1
- the second display area DA 2 may correspond to the second non-folding area NFA 2
- a first portion of the folding area FA may correspond to the first display area DA 1
- a second portion of the folding area FA may correspond to the second display area DA 2 .
- the entire folding area FA may correspond to only one of the first display area DA and the second display area DA 2 .
- the first display area DA 1 may correspond to the first portion of the first non-folding area NFA 1
- the second display area DA 2 may correspond to the second portion of the first non-folding area NFA 1 , the folding area FA, and the second non-folding area NFA 2 . That is, the size of the second display area DA 2 may be greater than the size of the first display area DA 1 .
- the first display area DA 1 may correspond to the first non-folding area NFA 1 , the folding area FA, and the first portion of the second non-folding area NFA 2
- the second display area DA 2 may be the second portion of the second non-folding area NFA 2 . That is, the size of the first display area DA 1 may be greater than the size of the second display area DA 2 .
- the first display area DA 1 may correspond to the first non-folding area NFA 1
- the second display area DA 2 may correspond to the folding area FA and the second non-folding area NFA 2 .
- FIGS. 2 A and 2 B illustrate that the display device DD 2 has one folding area, as an example of a display device.
- the present disclosure is not limited thereto.
- the present disclosure may also be applied to a display device having two or more folding areas, a rollable display device, or a slidable display device.
- the display device DD shown in FIG. 1 will be described as an example.
- the display device DD shown in FIG. 1 may be identically applied to the display device DD 2 shown in FIGS. 2 A and 2 B .
- FIG. 3 A is a diagram for describing an operation of a display device in a single frequency mode.
- FIG. 3 B is a diagram for describing an operation of a display device in a multi-frequency mode.
- the first image IM 1 displayed in the first display area DA 1 may be a moving image.
- the second image IM 2 displayed in the second display area DA 2 may be a still image or an image (e.g., a keypad for game operation) having a long change period.
- the first image IM 1 displayed in the first display area DA 1 shown in FIG. 1 and the second image IM 2 displayed in the second display area DA 2 are examples, and various images may be displayed on the display device DD.
- the operating frequencies of the first display area DA 1 and the second display area DA 2 of the display device DD are the same normal frequency.
- the normal frequency may be 60 hertz (Hz) or 120 Hz.
- images of the first to 60th frames F 1 to F 60 may sequentially be displayed in the first display area DA 1 and the second display area DA 2 of the display device DD for 1 second.
- the display device DD may set an operating frequency of the first display area DA 1 , in which the first image IM 1 (i.e., a moving image) is displayed, as the first operating frequency, and may set an operating frequency of the second display area DA 2 , in which the second image IM 2 (i.e., a still image) is displayed, as a second operating frequency lower than the first operating frequency.
- the first operating frequency may be 120 Hz
- the second operating frequency may be 1 Hz.
- the first operating frequency and the second operating frequency may be variously changed.
- the first operating frequency may be 60 Hz or 240 Hz
- the second operating frequency may be 2 Hz, 3 Hz, 4 Hz or 5 Hz.
- the first image IM 1 may sequentially be displayed in each of the first to 120th frames F 1 to F 120 in the first display area DA 1 of the display device DD for 1 second.
- the second image IM 2 may be displayed only in the first frame F 1 in the second display area DA 2 , and an image may be kept in the remaining frames F 2 to F 120 .
- each of the second to 120th frames F 2 to F 120 among the first to 120th frames F 1 to F 120 of the multi-frequency mode MFM may be named as a “hold” frame.
- the operation of the display device DD in the multi-frequency mode MFM will be described in detail later.
- FIG. 4 is a block diagram of a display device according to an embodiment of the present disclosure.
- a display device DD includes a display panel DP, a driving controller 100 , a data driving circuit 200 , and a voltage generator 300 .
- the driving controller 100 receives an image signal RGB and a control signal CTRL.
- the driving controller 100 generates image data signal DATA by converting a data format of the image signal RGB so as to be suitable for the interface specification of the data driving circuit 200 .
- the driving controller 100 outputs a scan control signal SCS, a data control signal DCS, the image data signal DATA, and a light emitting control signal ECS.
- the data driving circuit 200 receives the data control signal DCS and the image data signal DATA from the driving controller 100 .
- the data driving circuit 200 converts the image data signal DATA into data signals and then outputs the data signals to a plurality of data lines DL 1 to DLm to be described later. ‘m’ is a positive integer.
- the data signals are analog voltages corresponding to grayscale values of the image data signal DATA.
- the voltage generator 300 generates voltages to operate the display panel DP.
- the voltage generator 300 generates a first driving voltage ELVDD, a second driving voltage ELVSS, a first initialization voltage VINT 1 , and a second initialization voltage VINT 2 .
- the display panel DP includes scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1, light emitting control lines EML 1 to EMLn, the data lines DL 1 to DLm and the pixels PX. ‘n’ is a positive integer.
- the display panel DP may further include a scan driving circuit SD and a light emitting driving circuit EDC.
- the scan driving circuit SD may be arranged on a first side of the display panel DP.
- the scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1 extend from the scan driving circuit SD in the first direction DR 1 .
- the light emitting driving circuit EDC is arranged on a second side of the display panel DP.
- the light emitting control lines EML 1 to EMLn extend from the light emitting driving circuit EDC in a direction opposite to the first direction DR 1 .
- the scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1 and the light emitting control lines EML 1 to EMLn are arranged to be spaced apart from one another in the second direction DR 2 .
- the data lines DL 1 to DLm extend from the data driving circuit 200 in a direction opposite to the second direction DR 2 , and are arranged spaced apart from one another in the first direction DR 1 .
- the scan driving circuit SD and the light emitting driving circuit EDC are arranged to face each other with the pixels PX interposed therebetween, but the present disclosure is not limited thereto.
- the scan driving circuit SD and the light emitting driving circuit EDC may be disposed adjacent to each other on one of the first side and the second side of the display panel DP in another embodiment.
- the scan driving circuit SD and the light emitting driving circuit EDC may be implemented with one circuit.
- the plurality of pixels PX are electrically connected to the scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1, the light emitting control lines EML 1 to EMLn, and the data lines DL 1 to DLm.
- Each of the plurality of pixels PX may be electrically connected to four scan lines and one light emitting control line.
- pixels PX in a first row may be connected to the scan lines GIL 1 , GCL 1 , GWL 1 , and GWL 2 and the light emitting control line EML 1 .
- pixels PX in a j-th row may be connected to the scan lines GILj, GCLj, GWLj, and GWLj+1 and the light emitting control line EMLj.
- Each of the plurality of pixels PX includes a light emitting diode ED (refer to FIG. 5 ) and a pixel circuit PXC (refer to FIG. 5 ) for controlling the light emission of the light emitting diode ED.
- the pixel circuit PXC may include one or more transistors and one or more capacitors.
- the scan driving circuit SD and the light emitting driving circuit EDC may include transistors formed through the same process as the pixel circuit PXC.
- Each of the plurality of pixels PX receives the first driving voltage ELVDD, the second driving voltage ELVSS, the first initialization voltage VINT 1 , and the second initialization voltage VINT 2 from the voltage generator 300 .
- the scan driving circuit SD receives the scan control signal SCS from the driving controller 100 .
- the scan driving circuit SD may output scan signals to the scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1 in response to the scan control signal SCS.
- the circuit configuration and operation of the scan driving circuit SD will be described in detail later.
- the driving controller 100 may divide the display panel DP into a first display area DA 1 (refer to FIG. 1 ) and a second display area DA 2 (refer to FIG. 1 ) based on the image signal RGB, and may set an operating frequency of each of the first display area DA 1 and the second display area DA 2 .
- NFM single frequency mode
- the driving controller 100 drives the first display area DA 1 and the second display area DA 2 at a normal frequency (e.g., 60 Hz).
- MFM multi-frequency mode MFM
- the driving controller 100 may drive the first display area DA 1 at a first operating frequency (e.g., 120 Hz) and the second display area DA 2 at a second operating frequency (e.g., 1 Hz).
- the driving controller 100 may output the scan control signal SCS for changing a waveform of a scan signal provided to the scan lines GWL 1 to GWLn+1 depending on duration of the multi-frequency mode MFM.
- FIG. 5 is an equivalent circuit diagram of a pixel, according to an embodiment of the present disclosure.
- FIG. 5 illustrates an equivalent circuit diagram of a pixel PXij connected to the i-th data line DLi among the data lines DL 1 to DLm, the j-th scan lines GILj, GCLj, and GWLj and the (j+1)-th scan line GWLj+1 among the scan lines GIL 1 to GILn, GCL 1 to GCLn, and GWL 1 to GWLn+1, and the j-th light emitting control line EMLj among the light emitting control lines EML 1 to EMLn, which are illustrated in FIG. 4 .
- ‘i’ is a positive integer no more than m
- ‘j’ is a positive integer no more than n.
- the pixel PXij may be located in i-th column and j-th row in a matrix of the plurality of pixels PX.
- Each of the plurality of pixels PX shown in FIG. 4 may have the same circuit configuration as the equivalent circuit diagram of the pixel PXij shown in FIG. 5 .
- a pixel PXij of a display device includes a pixel circuit PXC and at least one light emitting diode ED.
- the one pixel PXij includes one light emitting diode ED.
- the pixel circuit PXC includes first to seventh transistors T 1 , T 2 , T 3 , T 4 , T 5 , T 6 , and T 7 and a capacitor Cst.
- the third and fourth transistors T 3 and T 4 among the first to seventh transistors T 1 to T 7 are N-type transistors by using an oxide semiconductor as a semiconductor layer.
- Each of the first, second, fifth, sixth, and seventh transistors T 1 , T 2 , T 5 , T 6 , and T 7 is a P-type transistor having a low-temperature polycrystalline silicon (“LTPS”) semiconductor layer.
- LTPS low-temperature polycrystalline silicon
- the present disclosure is not limited thereto, and all of the first to seventh transistors T 1 to T 7 may be P-type transistors or N-type transistors.
- at least one of the first to seventh transistors T 1 to T 7 may be an N-type transistor, and the remaining transistors may be P-type transistors.
- circuit configuration of a pixel is not limited to FIG. 5 .
- the pixel circuit PXC illustrated in FIG. 5 is only an example.
- the configuration of the pixel circuit PXC may be modified and implemented.
- the scan lines GILj, GCLj, GWLj, and GWLj+1 may deliver scan signals GIj, GCj, GWj, and GWj+1, respectively.
- the light emitting control line EMLj may deliver a light emitting control signal EMj.
- the data line DLi delivers a data signal Di.
- the data signal Di may have a voltage level corresponding to the image signal RGB input to the display device DD (refer to FIG. 4 ).
- First to fourth driving voltage lines VL 1 , VL 2 , VL 3 , and VL 4 may deliver the first driving voltage ELVDD, the second driving voltage ELVSS, the first initialization voltage VINT 1 , and the second initialization voltage VINT 2 , respectively.
- the first transistor T 1 includes a first electrode SE connected to the first driving voltage line VL 1 via the fifth transistor T 5 , a second electrode electrically connected to an anode of the light emitting diode ED via the sixth transistor T 6 , and a gate electrode connected to one end of the capacitor Cst.
- the first transistor T 1 may receive the data signal Di delivered by the data line DLi depending on the switching operation of the second transistor T 2 and then may supply a driving current Id to the light emitting diode ED.
- the second transistor T 2 includes a first electrode connected to the data line DLi, a second electrode connected to the first electrode SE of the first transistor T 1 , and a gate electrode connected to the scan line GWLj.
- the second transistor T 2 may be turned on depending on the scan signal GWj received through the scan line GWLj and then may deliver the data signal Di delivered from the data line DLi to the first electrode SE of the first transistor T 1 .
- the third transistor T 3 includes a first electrode connected to the gate electrode of the first transistor T 1 , a second electrode connected to the second electrode of the first transistor T 1 , and a gate electrode connected to the scan line GCLj.
- the third transistor T 3 may be turned on depending on the scan signal GCj received through the scan line GCLj, and thus, the gate electrode and the second electrode of the first transistor T 1 may be connected, that is, the first transistor T 1 may be diode-connected.
- the fourth transistor T 4 includes a first electrode connected to the gate electrode of the first transistor T 1 , a second electrode connected to the third driving voltage line VL 3 through which the first initialization voltage VINT 1 is supplied, and a gate electrode connected to the scan line GILj.
- the fourth transistor T 4 may be turned on depending on the scan signal GIj received through the scan line GILj and then may perform an initialization operation of initializing a voltage of the gate electrode of the first transistor T 1 by supplying the first initialization voltage VINT 1 to the gate electrode of the first transistor T 1 .
- the fifth transistor T 5 includes a first electrode connected to the first driving voltage line VL 1 , a second electrode connected to the first electrode SE of the first transistor T 1 , and a gate electrode connected to the light emitting control line EMLj.
- the sixth transistor T 6 includes a first electrode connected to the second electrode of the first transistor T 1 , a second electrode connected to the anode of the light emitting diode ED, and a gate electrode connected to the light emitting control line EMLj.
- the fifth transistor T 5 and the sixth transistor T 6 may be simultaneously turned on depending on the light emitting control signal EMj received through the light emitting control line EMLj.
- the first driving voltage ELVDD may be compensated through the first transistor T 1 thus diode-connected and may be supplied to the light emitting diode ED.
- the seventh transistor T 7 includes a first electrode connected to the second electrode of the sixth transistor T 6 , a second electrode connected to the fourth driving voltage line VL 4 , and a gate electrode connected to the scan line GWLj+1.
- the seventh transistor T 7 is turned on depending on the scan signal GWj+1 received through the scan line GWLj+1, and bypasses a current of the anode of the light emitting diode ED to the fourth driving voltage line VL 4 .
- one end of the capacitor Cst is connected to the gate electrode of the first transistor T 1 , and the other end of the capacitor Cst is connected to the first driving voltage line VL 1 .
- the cathode of the light emitting diode ED may be connected to the second driving voltage line VL 2 that delivers the second driving voltage ELVSS.
- a structure of the pixel PXij according to an embodiment is not limited to the structure shown in FIG. 5 .
- the number of transistors included in the one pixel PXij, the number of capacitors, and the connection relationship thereof may be variously modified.
- FIG. 6 is a timing diagram for describing an operation of a pixel illustrated in FIG. 5 .
- an operation of a display device according to an embodiment will be described with reference to FIGS. 5 and 6 .
- the scan signal GIj having a high level is provided through the scan line GILj during an initialization period within one frame Fs.
- the fourth transistor T 4 is turned on in response to the scan signal GIj having a high level, the first initialization voltage VINT 1 is supplied to the gate electrode of the first transistor T 1 through the fourth transistor T 4 so as to initialize the first transistor T 1 .
- the third transistor T 3 is turned on.
- the first transistor T 1 is diode-connected by the third transistor T 3 turned on and is forward-biased.
- the second transistor T 2 is turned on.
- a compensation voltage which is obtained by reducing the voltage of the data signal Di supplied from the data line DLi by a threshold voltage of the first transistor T 1 , is applied to the gate electrode of the first transistor T 1 . That is, a gate voltage applied to the gate electrode of the first transistor T 1 may be a compensation voltage.
- a charge corresponding to a difference between the first driving voltage ELVDD and the compensation voltage may be stored in the capacitor Cst.
- the seventh transistor T 7 is turned on in response to the scan signal GWj+1 having a low level delivered through the scan line GWLj+1.
- a part of the driving current Id may be drained through the seventh transistor T 7 as a bypass current Ibp.
- the seventh transistor T 7 in the pixel PXij may drain (or disperse) a part of the minimum current of the first transistor T 1 to a current path, which is different from a current path to the light emitting diode ED, as the bypass current Ibp.
- the minimum current of the first transistor T 1 means a current flowing under the condition that a gate-source voltage of the first transistor T 1 is smaller than the threshold voltage, that is, the first transistor T 1 is turned off.
- a minimum driving current Id (e.g., a current of 10 picoamperes (pA) or less) is delivered to the light emitting diode ED, with the first transistor T 1 turned off, an image of black luminance is expressed.
- a minimum driving current Id for displaying a black image flows, the influence of a bypass transfer of the bypass current Ibp may be great; on the other hand, when a large driving current Id for displaying an image such as a normal image or a white image flows, there may be almost no influence of the bypass current Ibp.
- a light-emitting current led of the light emitting diode ED which corresponds to a result of subtracting the bypass current Ibp drained through the seventh transistor T 7 from the driving current Id, may have a minimum current amount to such an extent as to accurately express a black image. Accordingly, a contrast ratio may be improved by implementing an accurate black luminance image by using the seventh transistor T 7 .
- the bypass signal is the scan signal GWj+1 having a low level, but is not necessarily limited thereto.
- the light emitting control signal EMj supplied from the light emitting control line EMLj is changed from a high level to a low level.
- the fifth transistor T 5 and the sixth transistor T 6 are turned on by the light emitting control signal EMj having a low level.
- the driving current Id is generated depending on a voltage difference between the gate voltage of the gate electrode of the first transistor T 1 and the first driving voltage ELVDD and is supplied to the light emitting diode ED through the sixth transistor T 6 , and the light-emitting current led flows through the light emitting diode ED.
- FIG. 7 A illustrates scan signals GC 1 to GC 3840 and scan signals GW 1 to GW 3841 in a single frequency mode NFM.
- FIG. 7 B illustrates scan signals GC 1 to GC 3840 and scan signals GW 1 to GW 3841 in a multi-frequency mode MFM.
- FIGS. 7 A and 7 B illustrate that the first display area DA 1 shown in FIG. 1 corresponds to the scan signals GC 1 to GC 1920 and the scan signals GW 1 to GW 1921 , and the second display area DA 2 shown in FIG. 1 corresponds to the scan signals GC 1921 to GC 3840 and the scan signals GW 1921 to GW 3841 , as an example.
- the numbers of scan signals corresponding to the first display area DA 1 and the second display area DA 2 may be variously changed.
- the scan driving circuit SD sequentially activates the scan signals GC 1 to GC 3840 to a high level in each of the first to fourth frames F 1 to F 4 , and sequentially activates the scan signals GW 1 to GW 3841 to a low level in each of the first to fourth frames F 1 to F 4 .
- FIG. 7 A illustrates only the scan signals GC 1 to GC 3840 and the scan signals GW 1 to GW 3841 .
- the scan signals GI 1 to GI 3840 and the light emitting control signals EM 1 to EM 3840 may also be sequentially activated in each of the first to fourth frames F 1 to F 4 .
- FIG. 7 A illustrates only the first to fourth frames F 1 to F 4 .
- the scan signals GC 1 to GC 3840 and the scan signals GW 1 to GW 3841 may be sequentially activated in each of the first to 60th frames F 1 to F 60 of the single frequency mode NFM shown in FIG. 3 A in the same manner as the first to fourth frames F 1 to F 4 illustrated in FIG. 7 A .
- FIG. 7 B illustrates scan signals GC 1 to GC 3840 and scan signals GW 1 to GW 3841 in a multi-frequency mode MFM.
- the scan signals GC 1 to GC 3840 are sequentially activated to a high level during the first frame F 1
- the scan signals GW 1 to GW 3841 are sequentially activated to a low level during the first frame F 1 .
- the scan signals GI 1 to GI 3840 and the light emitting control signals EM 1 to EM 3840 are also sequentially activated to an active level.
- the scan signals GC 1 to GC 1920 are sequentially activated to a high level, and the scan signals GC 1921 to GC 3840 are maintained at an inactive level (e.g., a low level).
- the scan signals GW 1 to GW 3841 are sequentially activated to a low level.
- the scan signals GI 1 to GI 1920 are sequentially activated to a high level, and the scan signals GI 1921 to GI 3840 may be maintained at an inactive level (e.g., a low level) in the same manner as the scan signals GC 1921 to GC 3840 .
- the light emitting control signals EM 1 to EM 3840 may be sequentially activated to a low level in the same manner as the scan signals GW 1 to GW 3841 .
- FIG. 7 B illustrates only the four frames F 1 , F 2 , F 3 , and F 4 .
- the scan signals GC 1921 to GC 3840 and the scan signals GI 1921 to GI 3840 may be maintained at an inactive level in the same manner as the second to fourth frames F 2 to F 4 shown in FIG. 7 B , and the scan signals GW 1 to GW 3841 and the light emitting control signals EM 1 to EM 3840 may be sequentially activated.
- the second display area DA 2 is driven at a frequency lower than the normal frequency.
- the display device DD may reduce power consumption by lowering the operating frequency of the second display area DA 2 .
- the scan signals GW 1921 to GW 3841 sequentially transition to an active level, that is, a low level.
- Vbias bias voltage
- the data lines DL 1 to DLm bias voltage
- the first transistor T 1 may be in an on-bias state.
- FIG. 7 B illustrates that scan signals GW 1921 to GW 3841 each transition to an active level once in each of the first to fourth frames F 1 -F 4 during the multi-frequency mode MFM.
- the present disclosure is not limited thereto.
- the scan signals GW 1921 to GW 3841 may transition to the active level two or more times in each of the first to fourth frames F 1 to F 4 during the multi-frequency mode MFM.
- FIG. 8 A is a timing diagram for describing an operation of a pixel in a first display area in a multi-frequency mode.
- FIG. 8 B is a timing diagram for describing an operation of a pixel in a second display area in a multi-frequency mode.
- FIG. 9 A is a diagram for describing an operation of a pixel during a first frame of a multi-frequency mode.
- the first display area DA 1 may correspond to the scan lines GI 1 to GI 1920 , GC 1 to GC 1920 , and GW 1 to GW 1921
- the second display area DA 2 may correspond to the scan lines GI 1921 to GI 3840 , GC 1921 to GC 3840 , and GW 1921 to GW 3841 . That is, in FIG. 8 A , ‘j’ may be a value between 1 and 1921. In FIG. 8 B , ‘j’ may be a value between 1921 and 3840.
- the fourth transistor T 4 when the scan signal GIj having a high level is provided through the scan line GILj of the first display area DA 1 in the first frame F 1 of the multi-frequency mode MFM, the fourth transistor T 4 is turned on.
- the first initialization voltage VINT 1 is delivered to the gate electrode of the first transistor T 1 through the fourth transistor T 4 so as to initialize the first transistor T 1 .
- the third transistor T 3 is turned on.
- the first transistor T 1 is diode-connected by the third transistor T 3 turned on and is forward-biased.
- the second transistor T 2 is turned on.
- a compensation voltage which is obtained by reducing the voltage (e.g., an image data voltage Vdata) of the data signal Di supplied through the data line DLi by a threshold voltage of the first transistor T 1 , is applied to the gate electrode of the first transistor T 1 . That is, a gate voltage applied to the gate electrode of the first transistor T 1 may be a compensation voltage.
- the data signal Di supplied through the data line DLi may be an image data voltage Vdata to be provided to the light emitting diode ED.
- an electric charge corresponding to a difference between the first driving voltage ELVDD and the compensation voltage may be stored in the capacitor Cst.
- the seventh transistor T 7 is turned on. A part of the driving current Id may be drained through the seventh transistor T 7 as the bypass current Ibp.
- the second transistor T 2 When the scan signal GWj having a low level (i.e., active level) is supplied through the scan line GWLj at a second time t2 after the scan signals GIj and GCj transition to low levels (i.e., inactive level), the second transistor T 2 is turned on. In this case, the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the second transistor T 2 is turned on.
- the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the data signal Di supplied from the data line DLi at the first time t1 may be a signal provided to the pixel PXij of the j-th row shown in FIG. 4 .
- the data signal Di supplied from the data line DLi at the second time t2 is a signal provided to the pixel PXij+a of the (j+a)-th row.
- the data signal Di supplied from the data line DLi at the third time t3 may be a signal provided to the pixel PXij+b of the (j+b)-th row.
- each of ‘a’ and ‘b’ is a positive integer, and ‘a’ is smaller than ‘b’ (a ⁇ b).
- Each of ‘a’ and ‘b’ may vary depending on a time between the first time t1 and the second time t2 and a time between the second time t2 and the third time t3.
- the operation of the first display area DA 1 in the second frame F 2 of the multi-frequency mode MFM is the same as the operation of the first display area DA 1 in the first frame F 1 .
- the second transistor T 2 when the scan signal GWj having a low level is supplied through the scan line GWLj at the first time in the second frame F 2 of the multi-frequency mode MFM, the second transistor T 2 is turned on.
- the data signal Di supplied through the data line DLi may be provided to one end of the capacitor Cst through the third transistor T 3 .
- the second transistor T 2 When the scan signal GWj having a low level is supplied through the scan line GWLj at a fifth time t5 after the scan signals GIj and GCj transition to low levels, the second transistor T 2 is turned on. In this case, the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the second transistor T 2 is turned on.
- the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the operation of the second display area DA 2 in the first frame F 1 of the multi-frequency mode MFM is the same as the operation of the first display area DA 1 in the first frame F 1 of the multi-frequency mode MFM.
- the second transistor T 2 is turned on.
- the data signal Di supplied through the data line DLi may be provided to one end of the capacitor Cst through the third transistor T 3 .
- the second transistor T 2 When the scan signal GWj having a low level is supplied through the scan line GWLj at the second time t2 after the scan signals GIj and GCj transition to low levels, the second transistor T 2 is turned on. In this case, the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the second transistor T 2 is turned on.
- the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the fifth transistor T 5 and the sixth transistor T 6 are turned on.
- the driving current Id is generated depending on a voltage difference between the gate voltage of the gate electrode of the first transistor T 1 and the first driving voltage ELVDD and is supplied to the light emitting diode ED through the sixth transistor T 6 , and the light-emitting current Ied flows through the light emitting diode ED.
- the driving current Id supplied to the light emitting diode ED corresponds to the data signal Di supplied from the data line DLi at the first time t1.
- the scan signal GIj and the scan signal GCj corresponding to the second display area DA 2 are maintained at a low level. While the scan signal GIj and the scan signal GCj are at low levels, the third transistor T 3 and the fourth transistor T 4 are turned off.
- the seventh transistor T 7 is turned on. A part of the driving current Id may be drained through the seventh transistor T 7 as a bypass current Ibp.
- the second transistor T 2 is turned on.
- the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the second transistor T 2 is turned on.
- the data signal Di supplied from the data line DLi is applied to the first electrode SE of the first transistor T 1 .
- the data signal Di supplied from the data line DLi at the fourth time t4, the fifth time t5, and the sixth time t6 is the bias voltage Vbias.
- the driving current Id of the first transistor T 1 by the data signal Di of the current frame may be affected by the data signal Di applied in the previous frame.
- the luminance of each of the first display area DA 1 and the second display area DA 2 may vary depending on the hysteresis characteristic of the first transistor T 1 in the pixel PX.
- the second operating frequency of the second display area DA 2 is a low frequency (e.g., 1 Hz)
- the first transistor T 1 in the pixel PX of the second display area DA 2 is maintained in a specific state for a long time. In this case, a luminance according to the hysteresis characteristic of the first transistor T 1 in the pixel PX of the second display area DA 2 may be changed.
- each of the scan signals GWj and GWj+1 may transition to an active level (e.g., a low level).
- the i-th data line DLi may provide the bias voltage Vbias to the first electrode SE of the first transistor T 1 .
- the bias voltage Vbias is provided to the first electrode SE of the first transistor T 1 during the second frame F 2 , the first transistor T 1 may be in an on-bias state.
- a change in luminance of the second display area DA 2 may be effectively minimized by providing the bias voltage Vbias to the first electrode SE of the first transistor T 1 in the second display area DA 2 in the second frame F 2 two or more times (e.g., three times in the embodiment of FIGS. 8 A and 8 B ).
- the number of times (i.e., a toggling count) that the scan signal GWj transitions to the active level within one frame may be set depending on the characteristics of the display panel DP.
- the number of times that the scan signal GWj transitions to the active level within one frame may be changed depending on duration of the multi-frequency mode MFM.
- the toggling count of the scan signal GWj in the case where the toggling count of the scan signal GWj is set to ‘k’ (‘k’ is a positive integer) at an initial time, if the duration of the multi-frequency mode MFM is greater than a reference time, the toggling count of the scan signal GWj may be changed into ‘k+1’.
- FIG. 10 is a flowchart illustrating an operation of a driving controller, according to an embodiment of the present disclosure.
- an operating mode of the driving controller 100 may be set to a single frequency mode NFM.
- the driving controller 100 determines a frequency mode in response to the image signal RGB and the control signal CTRL. For example, when a part (e.g., an image signal corresponding to the first display area DA 1 (refer to FIG. 1 )) of the image signal RGB within one frame are a moving image and another part (e.g., an image signal corresponding to the second display area DA 2 (refer to FIG. 1 )) of the image signal is a still image (in operation S 100 ), the driving controller 100 changes an operating mode to a multi-frequency mode (in operating S 110 ).
- a part e.g., an image signal corresponding to the first display area DA 1 (refer to FIG. 1 )
- another part e.g., an image signal corresponding to the second display area DA 2 (refer to FIG. 1 )
- the driving controller 100 changes an operating mode to a multi-frequency mode (in operating S 110 ).
- FIG. 11 is a flowchart illustrating an operation of a driving controller in a multi-frequency mode, according to an embodiment of the present disclosure.
- the first display area DA 1 may be driven at a first operating frequency
- the second display area DA 2 may be driven at a second operating frequency lower than the first operating frequency
- the driving controller 100 may count duration of the multi-frequency mode MFM.
- the driving controller 100 changes the toggling count of each of the scan signals GW 1 to GWn+1 (in operation S 210 ).
- the toggling count of each of the scan signals GW 1 to GWn+1 means the number of times that the scan signals GW 1 to GWn+1 each transition to an active level (e.g., a low level) in each frame during the multi-frequency mode MFM.
- an active level e.g., a low level
- the toggling count of each of the scan signals GW 1 to GWn+1 may be changed into three times if the duration of the multi-frequency mode MFM is greater than or equal to the reference time.
- the toggling count of each of the scan signals GW 1 to GWn+1 may be changed into four times if the duration of the multi-frequency mode MFM is greater than or equal to the reference time.
- FIG. 12 is a flowchart illustrating an operation of a driving controller in a multi-frequency mode, according to another embodiment of the present disclosure.
- the first display area DA 1 may be driven at a first operating frequency
- the second display area DA 2 may be driven at a second operating frequency lower than the first operating frequency
- the driving controller 100 may count duration of the multi-frequency mode MFM.
- the driving controller 100 changes the toggling count of each of the scan signals GW 1 to GWn+1 (in operation S 310 ).
- the toggling count of each of the scan signals GW 1 to GWn+1 means the number of times that the scan signals GW 1 to GWn+1 transition to an active level (e.g., a low level) in each frame during the multi-frequency mode MFM.
- an active level e.g., a low level
- the toggling count of each of the scan signals GW 1 to GWn+1 may be changed into three times.
- the driving controller 100 changes the toggling count of each of the scan signals GW 1 to GWn+1 (in operation S 330 ).
- the toggling count of each of the scan signals GW 1 to GWn+1 may be changed into four times.
- the driving controller 100 changes an operating mode to a single frequency mode (in operation S 350 ).
- the scan signals GW 1 to GWn+1 may be toggled until the light emitting control signal EMj transitions to an active level (e.g., a low level) after the scan signal GCj transitions to an inactive level (e.g., a low level). That is, the toggling count of each of the scan signals GW 1 to GWn+1 may not increase unlimitedly.
- an active level e.g., a low level
- an inactive level e.g., a low level
- the difference in luminance between the first display area DA 1 and the second display area DA 2 may be reduced by changing an operating mode to a single frequency mode NFM.
- a display device having such a configuration may operate in a multi-frequency mode in which a first display area is driven at a first operating frequency and a second display area is driven at a second operating frequency. Accordingly, power consumption of the display device may be reduced. A luminance difference between the first display area and the second display area may be prevented from being visually perceived, by compensating for the characteristic change of pixels in the second display area in the multi-frequency mode. Accordingly, the power consumption of the display device may be reduced and display quality may be prevented from being deteriorated.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (19)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US19/031,776 US20250166561A1 (en) | 2021-07-26 | 2025-01-18 | Display device and driving method thereof |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR10-2021-0097816 | 2021-07-26 | ||
| KR1020210097816A KR102910454B1 (en) | 2021-07-26 | 2021-07-26 | Display device and driving method thereof |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/031,776 Continuation US20250166561A1 (en) | 2021-07-26 | 2025-01-18 | Display device and driving method thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20230026979A1 US20230026979A1 (en) | 2023-01-26 |
| US12217665B2 true US12217665B2 (en) | 2025-02-04 |
Family
ID=84975904
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/719,797 Active 2042-04-14 US12217665B2 (en) | 2021-07-26 | 2022-04-13 | Display device including multiple display regions for multi-frequency driving |
| US19/031,776 Pending US20250166561A1 (en) | 2021-07-26 | 2025-01-18 | Display device and driving method thereof |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/031,776 Pending US20250166561A1 (en) | 2021-07-26 | 2025-01-18 | Display device and driving method thereof |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US12217665B2 (en) |
| KR (1) | KR102910454B1 (en) |
| CN (1) | CN115691428A (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN115311994B (en) * | 2022-08-24 | 2024-08-23 | 厦门天马显示科技有限公司 | Display panel, electronic device and display driving method |
| US12254812B2 (en) * | 2023-04-19 | 2025-03-18 | Novatek Microelectronics Corp. | Display apparatus and control device and control method thereof |
| CN116645903B (en) * | 2023-05-30 | 2025-10-10 | 昆山国显光电有限公司 | Display panel and display panel driving method |
| WO2025019951A1 (en) * | 2023-07-26 | 2025-01-30 | Vuereal Inc. | Sectional driving |
| KR20250049633A (en) | 2023-10-05 | 2025-04-14 | 엘지디스플레이 주식회사 | Gate driver and display device including the same |
| CN118298749B (en) * | 2024-05-06 | 2025-09-02 | 武汉华星光电技术有限公司 | Display device |
| CN119832832A (en) * | 2025-02-13 | 2025-04-15 | 厦门天马显示科技有限公司 | Driving method and driving device for display panel, storage medium and display device |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100923347B1 (en) | 2007-02-12 | 2009-10-22 | 엘지디스플레이 주식회사 | OLED display device |
| US20160042707A1 (en) * | 2014-08-05 | 2016-02-11 | Apple Inc. | Concurrently refreshing multiple areas of a display device using multiple different refresh rates |
| US20170154598A1 (en) * | 2015-11-27 | 2017-06-01 | Samsung Display Co., Ltd. | Display panel, a display apparatus having the same and a method of driving the same |
| US20170270882A1 (en) * | 2016-03-17 | 2017-09-21 | Semiconductor Energy Laboratory Co., Ltd. | Display device, display module, and electronic device |
| US20200388228A1 (en) * | 2019-06-05 | 2020-12-10 | Lg Display Co., Ltd. | Display device |
| US20210005144A1 (en) * | 2019-07-01 | 2021-01-07 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Display panel and display device |
| US20210118368A1 (en) | 2019-10-18 | 2021-04-22 | Samsung Display Co., Ltd. | Display panel of an organic light emitting diode display device, and organic light emitting diode display device |
| US20210225227A1 (en) * | 2017-04-21 | 2021-07-22 | Beijing Boe Optoelectronics Technology Co., Ltd. | Gate driving unit, driving method thereof, gate driving circuit and display device |
| US20220335888A1 (en) * | 2021-04-20 | 2022-10-20 | Samsung Display Co., Ltd. | Display device |
| US20230127696A1 (en) * | 2020-06-18 | 2023-04-27 | Huawei Technologies Co., Ltd. | Drive control method and related device |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102581307B1 (en) * | 2018-01-03 | 2023-09-22 | 삼성디스플레이 주식회사 | Display device and electronic device having the same |
-
2021
- 2021-07-26 KR KR1020210097816A patent/KR102910454B1/en active Active
-
2022
- 2022-04-13 US US17/719,797 patent/US12217665B2/en active Active
- 2022-07-13 CN CN202210818713.3A patent/CN115691428A/en active Pending
-
2025
- 2025-01-18 US US19/031,776 patent/US20250166561A1/en active Pending
Patent Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100923347B1 (en) | 2007-02-12 | 2009-10-22 | 엘지디스플레이 주식회사 | OLED display device |
| US20160042707A1 (en) * | 2014-08-05 | 2016-02-11 | Apple Inc. | Concurrently refreshing multiple areas of a display device using multiple different refresh rates |
| US20170154598A1 (en) * | 2015-11-27 | 2017-06-01 | Samsung Display Co., Ltd. | Display panel, a display apparatus having the same and a method of driving the same |
| US20170270882A1 (en) * | 2016-03-17 | 2017-09-21 | Semiconductor Energy Laboratory Co., Ltd. | Display device, display module, and electronic device |
| US20210225227A1 (en) * | 2017-04-21 | 2021-07-22 | Beijing Boe Optoelectronics Technology Co., Ltd. | Gate driving unit, driving method thereof, gate driving circuit and display device |
| US20200388228A1 (en) * | 2019-06-05 | 2020-12-10 | Lg Display Co., Ltd. | Display device |
| US20210005144A1 (en) * | 2019-07-01 | 2021-01-07 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Display panel and display device |
| US20210118368A1 (en) | 2019-10-18 | 2021-04-22 | Samsung Display Co., Ltd. | Display panel of an organic light emitting diode display device, and organic light emitting diode display device |
| KR20210046910A (en) | 2019-10-18 | 2021-04-29 | 삼성디스플레이 주식회사 | Display panel of an organic light emitting diode display device and organic light emitting diode display device |
| US20230127696A1 (en) * | 2020-06-18 | 2023-04-27 | Huawei Technologies Co., Ltd. | Drive control method and related device |
| US20220335888A1 (en) * | 2021-04-20 | 2022-10-20 | Samsung Display Co., Ltd. | Display device |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20230016744A (en) | 2023-02-03 |
| US20250166561A1 (en) | 2025-05-22 |
| CN115691428A (en) | 2023-02-03 |
| US20230026979A1 (en) | 2023-01-26 |
| KR102910454B1 (en) | 2026-01-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12217665B2 (en) | Display device including multiple display regions for multi-frequency driving | |
| US11715419B2 (en) | Display device | |
| US12217660B2 (en) | Display device and driving method thereof | |
| US11514866B2 (en) | Display device and driving method thereof | |
| US12288523B2 (en) | Multi -frequency mode display device | |
| US12394370B2 (en) | Display device operated in single frequency mode and multi-frequency mode | |
| US20220139324A1 (en) | Driving circuit and display device having the same | |
| US11769456B2 (en) | Display device | |
| US20250022411A1 (en) | Pixel and display device | |
| US11705074B2 (en) | Display device and method for driving the same | |
| US11423846B2 (en) | Display device and driving method thereof | |
| US11380249B2 (en) | Display device and driving method thereof | |
| KR20190012448A (en) | Shift Resistor and Display Device having the Same | |
| US12494175B2 (en) | Display device | |
| US11862073B2 (en) | Display device and driving method thereof | |
| US11915639B2 (en) | Display device and method for driving the same | |
| US20230402013A1 (en) | Scan driver and display device having the same | |
| US11908380B2 (en) | Scan driving circuit, driving controller and display device including them | |
| US20250006135A1 (en) | Scan driving circuit and display device including the same | |
| US12462742B2 (en) | Electronic device with normal mode, multi-frequency mode and refresh mode | |
| US20250218349A1 (en) | Scan driving circuit and display device | |
| CN119851600A (en) | Pixel and display device including the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| AS | Assignment |
Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KWON, SANGAN;KIM, SOON-DONG;KIM, TAEHOON;AND OTHERS;SIGNING DATES FROM 20220207 TO 20220325;REEL/FRAME:063546/0202 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |