US11842675B2 - Display device - Google Patents
Display device Download PDFInfo
- Publication number
- US11842675B2 US11842675B2 US17/731,187 US202217731187A US11842675B2 US 11842675 B2 US11842675 B2 US 11842675B2 US 202217731187 A US202217731187 A US 202217731187A US 11842675 B2 US11842675 B2 US 11842675B2
- Authority
- US
- United States
- Prior art keywords
- block
- transistor
- pixels
- electrode
- representative value
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3275—Details of drivers for data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2003—Display of colours
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0439—Pixel structures
- G09G2300/0452—Details of colour pixel setup, e.g. pixel composed of a red, a blue and two green components
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0262—The addressing of the pixel, in a display other than an active matrix LCD, involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependent on signals of two data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0278—Details of driving circuits arranged to drive both scan and data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0233—Improving the luminance or brightness uniformity across the screen
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0242—Compensation of deficiencies in the appearance of colours
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0271—Adjustment of the gradation levels within the range of the gradation scale, e.g. by redistribution or clipping
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0285—Improving the quality of display appearance using tables for spatial correction of display data
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/04—Maintaining the quality of display appearance
- G09G2320/043—Preventing or counteracting the effects of ageing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/04—Maintaining the quality of display appearance
- G09G2320/043—Preventing or counteracting the effects of ageing
- G09G2320/045—Compensation of drifts in the characteristics of light emitting or modulating elements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0666—Adjustment of display parameters for control of colour parameters, e.g. colour temperature
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2360/00—Aspects of the architecture of display systems
- G09G2360/16—Calculation or use of calculated indices related to luminance levels in display data
Definitions
- a display device in general, includes a display panel for displaying an image and a driving circuit for driving the display panel.
- the display panel includes a plurality of scan lines, a plurality of data lines, and a plurality of pixels.
- the driving circuit includes a data driving circuit for outputting a data driving signal to the data lines, a scan driving circuit for outputting a scan signal for driving the scan lines, and a driving controller for controlling the data driving circuit and the scan driving circuit.
- a compensation value of each of pixels between the first central pixel and the second central pixel may gradually decrease as moving from the second central pixel from the first central pixel, when the first representative value is greater than the second representative value.
- the representative value of each of the plurality of blocks may be an arithmetic mean of image signals corresponding to the A ⁇ B pixels.
- Each of the plurality of pixels may include a first transistor including a first electrode for receiving a first driving voltage, a second electrode, and a gate electrode, a light emitting diode including a first electrode electrically connected to the second electrode of the first transistor and a second electrode for receiving a second driving voltage, a second transistor including a first electrode for receiving the data signal, a second electrode electrically connected to the gate electrode of the first transistor, and a gate electrode for receiving a first scan signal, a third transistor including a first electrode for receiving an initialization voltage, a second electrode electrically connected to the second electrode of the first transistor, and a gate electrode for receiving a second scan signal, and a capacitor connected between the gate electrode of the first transistor and the second electrode of the first transistor.
- the compensation value may be set to a value for compensating for a change in threshold voltage of the first transistor.
- the driving circuit may include a data driving circuit that drives a plurality of data lines connected to the plurality of pixels, a scan driving circuit that drives a plurality of scan lines connected to the plurality of pixels, and a driving controller that receives a control signal and the image signal and controls the data driving circuit and the scan driving circuit.
- the driving circuit includes a stress map generator that divides the image signal into a plurality of blocks and generates a stress map including a representative value of each of the plurality of blocks, a compensation value calculator that calculates a compensation value corresponding to each of the plurality of pixels based on the stress map, and a compensator that outputs the data signal obtained by compensating the image signal such that a change in threshold voltage of the at least one transistor is compensated based on the compensation value, when a gray scale level of the image signal is less than or equal to a reference gray scale level.
- the first representative value of the first block may be a compensation value of a first central pixel located at a center of the first block.
- the second representative value of the second block may be a compensation value of a second central pixel located at a center of the second block.
- the compensation value of the target pixel may be calculated by the first representative value, the second representative value, a distance between the first central pixel and the target pixel, and a distance between the second central pixel and the first central pixel.
- Each of the plurality of pixels may include a first transistor including a first electrode for receiving a first driving voltage, a second electrode, and a gate electrode, a light emitting diode including a first electrode electrically connected to the second electrode of the first transistor and a second electrode for receiving a second driving voltage, a second transistor including a first electrode for receiving the data signal, a second electrode electrically connected to the gate electrode of the first transistor, and a gate electrode for receiving a first scan signal, a third transistor including a first electrode for receiving an initialization voltage, a second electrode electrically connected to the second electrode of the first transistor, and a gate electrode for receiving a second scan signal, and a capacitor connected between the gate electrode and the second electrode of the first transistor.
- the compensator may be configured to output the data signal obtained by compensating the image signal such that a change in the threshold voltage of the at least one transistor is compensated based on the compensation value, when the gray scale level of the image signal is less than or equal to the reference gray scale level.
- Each of the plurality of blocks may correspond to A ⁇ B pixels, where each of A and B is a natural number.
- FIG. 1 illustrates a schematic diagram of an embodiment of a display device constructed according to the principles of the invention.
- FIG. 2 is a schematic diagram of a driving controller of the display device of FIG.
- FIG. 3 is an equivalent circuit diagram of a representative pixel of a display panel of the display device of FIG. 1 .
- FIG. 4 is a timing diagram illustrating an operation of the pixel of FIG. 3 .
- FIG. 5 is a drawing illustrating an image displayed on a display device and a graph illustrating changes in threshold voltages of pixels of the display panel of FIG. 1 .
- FIG. 6 is a schematic diagram of an image processor of the driving controller of FIG. 2 .
- FIG. 9 is a drawing illustrating an operation of calculating compensation values for pixels in blocks by the compensation value calculator of the image processor of FIG. 6 .
- FIG. 10 A illustrates an example of an image displayed on a display device.
- FIGS. 10 B and 10 C are drawings illustrating an image data signal corresponding to a boundary region of the image of FIG. 10 A .
- FIG. 11 is a drawing illustrating an image displayed on a display device and a graph illustrating changes in threshold voltages of pixels of the display panel of FIG. 1 .
- FIG. 13 is a drawing illustrating an operation of a stress map generator for the image of FIG. 12 .
- the DR 1 -axis, the DR 2 -axis, and the DR 3 -axis are not limited to three axes of a rectangular coordinate system, such as the x, y, and z-axes, and may be interpreted in a broader sense.
- the DR 1 -axis, the DR 2 -axis, and the DR 3 -axis may be perpendicular to one another, or may represent different directions that are not perpendicular to one another.
- “at least one of X, Y, and Z” and “at least one selected from the group consisting of X, Y, and Z” may be construed as X only, Y only, Z only, or any combination of two or more of X, Y, and Z, such as, for instance, XYZ, XYY, YZ, and ZZ.
- the term “and/or” includes any and all combinations of one or more of the associated listed items.
- Spatially relative terms such as “beneath,” “below,” “under,” “lower,” “above,” “upper,” “over,” “higher,” “side” (e.g., as in “sidewall”), and the like, may be used herein for descriptive purposes, and, thereby, to describe one elements relationship to another element(s) as illustrated in the drawings.
- Spatially relative terms are intended to encompass different orientations of an apparatus in use, operation, and/or manufacture in addition to the orientation depicted in the drawings. For example, if the apparatus in the drawings is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features.
- the term “below” can encompass both an orientation of above and below.
- the apparatus may be otherwise oriented (e.g., rotated 90 degrees or at other orientations), and, as such, the spatially relative descriptors used herein interpreted accordingly.
- the data driving circuit 200 may receive the data control signal DCS and the image data signal DS from the driving controller 100 .
- the data driving circuit 200 may convert the image data signal DS into data signals and may output the data signals to a plurality of data lines DL 1 to DLm which will be described below.
- the data signals may be analog voltages corresponding to a gray scale level of the image data signal DS.
- the display panel DP may include first scan lines SCL 1 to SCLn, second scan lines SSL 1 to SSLn, data lines DL 1 to DLm, and pixels PX.
- the display panel DP may further include a scan driving circuit SD.
- the scan driving circuit SD may be arranged at a first side of the display panel DP.
- the first scan lines SCL 1 to SCLn and the second scan lines SSL 1 to SSLn may be extended in a first direction DR 1 from the scan driving circuit SD.
- the display panel DP may be divided into a display area DA and a non-display area NDA.
- the pixels PX may be disposed on the display area DA, and the scan driving circuit SD may be disposed on the non-display area NDA.
- the plurality of pixels PX may be respectively and electrically connected to the first scan lines SCL 1 to SCLn, the second scan lines SSL 1 to SSLn, and the data lines DL 1 to DLm.
- the pixels of a first row may be connected to the scan lines SCL 1 and SSL 1 .
- the pixels of a second row may be connected to the scan lines SCL 2 and SSL 2 .
- Each of the plurality of pixels PX may include a light emitting diode ED (refer to FIG. 3 ) and a pixel circuit PXC (refer to FIG. 3 ) for controlling light emission of the light emitting diode ED.
- the pixel circuit PXC may include a plurality of transistors and a capacitor.
- the scan driving circuit SD may include transistors formed by the same process as forming the pixel circuit PXC.
- Each of the plurality of pixels PX may receive a first driving voltage ELVDD, a second driving voltage ELVSS, and an initialization voltage VINT.
- the scan driving circuit SD may be disposed at the first side of the display area DA, and embodiments are not limited thereto. In an embodiment, the scan driving circuit SD may be respectively disposed at the first side and a second side of the display area DA. For example, the scan driving circuit disposed at the first side of the display area DA may provide the first scan signals to the first scan lines SCL 1 to SCLn, and the scan driving circuit disposed at the second side of the display area DA may provide the second scan signals to the second scan lines SSL 1 to SSLn.
- the voltage generator 300 may generate voltages necessary for an operation of the display panel DP.
- the voltage generator 300 may generate the first driving voltage ELVDD, the second driving voltage ELVSS, and the initialization voltage VINT, which are necessary for an operation of the display panel DP.
- the voltage generator 300 may further generate various voltages necessary for operations of the display panel DP and the scan driving circuit SD as well as the first driving voltage ELVDD, the second driving voltage ELVSS, and the initialization voltage VINT.
- FIG. 2 is a block diagram of a driving controller according to an embodiment.
- a driving controller 100 may include an image processor 112 and a control signal generator 114 .
- the control signal generator 114 may output a data control signal DCS and a scan control signal SCS in response to the image signal RGB and the control signal CTRL.
- FIG. 3 is an equivalent circuit diagram of a representative pixel according to an embodiment.
- FIG. 3 illustrates an equivalent circuit diagram of a pixel PXij connected to an i-th data line DLi among data lines DL 1 to DLm shown in FIG. 1 , a j-th first scan line SCLj among first scan lines SCL 1 to SCLn, and a j-th second scan line SSLj among second scan lines SSL 1 to SSLn.
- the pixel circuit PXC may include at least one transistor, which is electrically connected to the light emitting diode ED and supplies current corresponding to a data signal Di transmitted from a data line DLi to the light emitting diode ED.
- the pixel circuit PXC of the pixel PXij may include a first transistor T 1 , a second transistor T 2 , a third transistor T 3 , and a capacitor Cst.
- Each of the first, second, and third transistors T 1 , T 2 , and T 3 may be an N-type transistor which has an oxide semiconductor as a semiconductor layer.
- each of the first, second, and third transistors T 1 , T 2 , and T 3 may be a P-type transistor with a low-temperature polycrystalline silicon (LTPS) semiconductor layer.
- at least one of the first, second, and third transistors T 1 , T 2 , and T 3 may be the N-type transistor, and the remaining ones may be the P-type transistor.
- embodiments are not limited to the circuit configuration of the pixel in FIG. 3 .
- the pixel circuit PXC of FIG. 3 is merely illustrative, and the configuration of the pixel circuit PXC may be modified and implemented.
- the first scan line SCLj may transmit a first scan signal SCj
- the second scan line SSLj may transmit a second scan signal SSj
- a data line DLi may transmit a data signal Di.
- the data signal Di may have a voltage level corresponding to an image signal RGB, which is input to a display device DD (refer to FIG. 1 ).
- the second transistor T 2 may include a first electrode connected to the data line DLi, a second electrode connected to the gate electrode of the first transistor T 1 , and a gate electrode connected to the first scan line SCLj.
- the second transistor T 2 When the second transistor T 2 is turned on according to the first scan signal SCj transmitted through the first scan line SCLj, the second transistor T 2 may transmit the data signal Di, which is transmitted from the data line DLi, to the gate electrode of the first transistor T 1 .
- FIG. 4 is a drawing illustrating first scan signals and second scan signals.
- a scan driving circuit SD may respectively and sequentially enable first scan signals SC 1 -SCn and second scan signals SS 1 -SSn as a high voltage (e.g., gate-on voltage or turn-on voltage) during one frame F.
- a high voltage e.g., gate-on voltage or turn-on voltage
- signals corresponding to each other among the first scan signals SC 1 -SCn and the second scan signals SS 1 -SSn are enabled at the same time, but embodiments are not limited thereto.
- the first scan signal SC 1 may be enabled.
- the second scan signal SS 2 is firstly enabled, the first scan signal SC 2 may be enabled.
- the horizontal axis indicates the X-coordinate of the pixel in a first direction DR 1 (refer to FIG. 1 ) and the vertical axis indicates the threshold voltage Vth of the pixel.
- an image IM 1 displayed on a display device DD may include a first region R 1 and a second region R 2 .
- the second region R 2 may be in the form of a rectangle, and the first region R 1 may be in the form of surrounding the second region R 2 .
- the first region R 1 may display a black color image.
- the second region R 2 may display a white color image.
- the second region R 2 may be a red region which displays an image where a red color has a maximum gray scale level (e.g., the highest gray scale level) and where each of a green color and a blue color has a minimum gray scale level (e.g., the lowest gray scale level).
- the threshold voltage Vth of the first transistor T 1 in the pixels PX adjacent to the second region R 2 in the first region R 1 may be decreased by about 125 mV.
- the threshold voltage Vth of the first transistor T 1 may be negatively shifted by about 125 mV by applying the negative bias (e.g., about ⁇ 1 V) to the first transistor T 1 .
- each of blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 may correspond to 32 ⁇ 32 pixels.
- one block may include image signals corresponding to 32 ⁇ 32 pixels.
- the blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 may correspond to 244 ⁇ 160 pixels.
- each block i.e., the number of pixels corresponding to each block
- the number of blocks shown in FIG. 7 and the size of each block are merely an example provided for convenience of description, and embodiments are not limited to the example shown in FIG. 7 .
- the stress map generator 210 may calculate a representative value of each of the blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 of the image signal RGB.
- the representative value of each of the blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 may be one of values capable of representing the block, for example, an arithmetic mean, a median, a mode, and the like of image signals in the block.
- Each of the representative values V 11 , V 12 , V 21 , and V 22 may be a compensation value CV of a central pixel located at the center of a corresponding block among the blocks BK 11 , BK 12 , BK 21 , and BK 22 .
- the representative value V 11 may be a compensation value CV of a first central pixel CP 1 located at the coordinate (16, 16) which is the center of the block BK 11
- the representative value V 12 may be a compensation value CV of a second central pixel CP 2 located at the coordinate (48, 16) which is the center of the block BK 12
- the representative value V 21 may be a compensation value CV of a third central pixel CP 3 located at the coordinate (16, 48) which is the center of the block BK 21
- the representative value V 22 may be a compensation value CV of a fourth central pixel CP 4 located at the coordinate (48, 48) which is the center of the block BK 22 .
- the coordinates of the first, second, third, and fourth central pixels CP 1 , CP 2 , CP 3 , and CP 4 are expressed according to an XY coordinate plane, which is defined an X-axis and a Y-axis in FIG. 8 .
- the compensation value calculator 220 may calculate a compensation value corresponding to each of pixels in the blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 based on a stress map MP.
- the compensation value calculator 220 may calculate a compensation value CV corresponding to a pixel by means of interpolation calculation based on the representative values V 11 , V 12 , V 21 , and V 22 and distances between the central pixels corresponding to the representative values V 11 , V 12 , V 21 , and V 22 and target pixels.
- a compensation value CV corresponding to the pixel Pa in the block BK 12 may be calculated based on the representative value V 12 of the block BK 12 to which the pixel Pa belongs, representative values V 11 , V 21 , and V 22 of the blocks BK 11 , BK 21 , and BK 22 adjacent to the block BK 12 , and first, second, third, and fourth distances Dx 1 , Dx 2 , Dy 1 , and Dy 2 between the first, second, and fourth central pixels CP 1 , CP 2 , and CP 4 and the pixel Pa.
- the first distance Dx 1 may be a difference between the X-coordinate of the first central pixel CP 1 (or the third central pixel CP 3 ) and the X-coordinate of the pixel Pa.
- the second distance Dx 2 may be a difference between the X-coordinate of the second central pixel CP 2 (or the fourth central pixel CP 4 ) and the X-coordinate of the pixel Pa.
- the third distance Dy 1 may be a difference between the Y-coordinate of the first central pixel CP 1 (or the second central pixel CP 2 ) and the Y-coordinate of the pixel Pa.
- the fourth distance Dy 2 may be a difference between the Y-coordinate of the third central pixel CP 3 (or the fourth central pixel CP 2 ) and the Y-coordinate of the pixel Pa.
- a compensation value CV of the pixel Pa in the block BK 12 may be determined according to the distance Dx 1 between the first central pixel CP 1 and the pixel Pa (e.g., in the X-axis direction) and the distance Dx 2 between the second central pixel CP 2 and the pixel Pa (e.g., in the X-axis direction).
- the compensation values of pixels located between the first central pixel CP 1 and the second central pixel CP 2 may decrease as increasing the distance Dx 1 (i.e., as decreasing the distance Dx 2 ).
- FIG. 9 is a drawing illustrating an operation of calculating compensation values for pixels in blocks BK 11 and BK 12 in a compensation value calculator 220 .
- a representative value V 11 of the block BK 11 may be a compensation value CV of a first central pixel CP 1 located at the coordinate (16, 16), and a representative value V 12 of the block BK 12 may be a compensation value CV of a second central pixel CP 2 located at the coordinate (48, 16).
- the compensation value CV of the first central pixel CP 1 is 255 and that the compensation value CV of the second central pixel CP 2 is 0.
- Compensation values CV for pixels between the first central pixel CP 1 in the block BK 11 and the pixel Pb may gradually decrease as moving from the central pixel CP 1 to the pixel Pb.
- the compensation value calculator 220 may output 244 ⁇ 160 compensation values CV for 244 ⁇ 160 pixels using representative values for blocks BK 11 , BK 12 , BK 21 , and BK 22 of blocks BK 11 to BK 17 , BK 21 to BK 27 , BK 31 to BK 37 , BK 41 to BK 47 , and BK 51 to BK 57 .
- a compensator 230 of FIG. 6 may compensate for an image signal RGB based on compensation values CV corresponding to pixels and may output an image data signal DS.
- the compensator 230 may compensate for only an image signal RGB which has a black gray scale level (e.g., the lowest gray scale level) in the image signal RGB based on the compensation values CV.
- a gray scale level of the image signal RGB is less than or equal to a reference gray scale level
- the compensator 230 may compensate for the image signal RGB based on the compensation values CV.
- the reference gray scale level may be set to a low gray scale level (e.g., a gray scale level of 20).
- a compensation value CV of a pixel adjacent to the block BK 11 may be larger than a compensation value CV of a pixel far away from the block BK 11 .
- the compensation value CV of the pixel Pb is 125
- the compensation value of the second central pixel CP 2 is 0.
- the compensator 230 may compensate for the pixel Pb adjacent to the block BK 11 which displays a white gray scale image as the compensation value CV higher than the second central pixel CP 2 . Therefore, the compensator 230 may prevent the threshold voltage Vth of the first transistor T 1 in the pixel Pb from being negatively shifted.
- FIG. 10 A illustrates an example of an image IM 2 displayed on a display device.
- the image IM 2 may include a first region RA 1 and a second region RA 2 .
- the first region RA 1 may display a white color image.
- the second region RA 2 may display a black color image.
- a boundary region BR may be a region to which the first region RA 1 and the second region RA 2 are adjacent.
- first to M-th pixels may be disposed in the second region RA 2 adjacent to the first region RA 1 .
- the first pixel may be located to be spaced apart from the boundary region BR by the X-coordinate of 1.
- the M-th pixel may be located to be spaced apart from the boundary region BR by the X-coordinate of M.
- M is a natural number, which may vary with a characteristic of the image IM 2 .
- FIGS. 10 B and 10 C are drawings illustrating an image data signal DS corresponding to a boundary region BR of the image IM 2 shown in FIG. 10 A .
- the horizontal axis indicates the X-coordinate of the pixel in a first direction DR 1 (refer to FIG. 1 ), and the vertical axis indicates the gray scale level of the image data signal DS.
- FIG. 10 B shows the image data signal DS output from an image processor 112 , when the image processor 112 does not perform a compensation operation.
- FIG. 10 C shows the image data signal DS output from the image processor 112 , when the image processor 112 performs a compensation operation.
- a threshold voltage Vth of a first transistor T 1 of a pixel in the second region RA 2 adjacent to the first region RA 1 which displays a white gray scale image may be negatively shifted. Therefore, by providing a data signal Di of a gray scale level higher than the black gray scale level to each of first to M-th pixels adjacent to the first region RA 1 in the second region RA 2 of the boundary region BR, the image processor 112 may compensate for the negative shifting of the threshold voltage Vth of the first transistor T 1 .
- the image processor 112 may prevent a user from recognizing a luminance change in a boundary region between the first region RA 1 and the second region RA 2 .
- the image data signal DS (e.g., the gray scale level of 5) at the X-coordinate of 4 in FIG. 10 C may be applied to the first pixel in FIG. 10 A .
- the image data signal DS (e.g., a gray scale level of 1) at the X-coordinate of 20 in FIG. 10 C may be applied to the M-th pixel in FIG. 10 A .
- the image data signal DS (e.g., the gray scale level of 0) at the X-coordinate of 21 in FIG. 10 C may be applied to the (M+1)-th pixel in FIG. 10 A
- FIG. 11 is a drawing illustrating an image displayed on a display device and changes in threshold voltages of pixels.
- the horizontal axis indicates the X-coordinate of the pixel in a first direction DR 1 (refer to FIG. 1 ) and the vertical axis indicates the threshold voltage Vth of the pixel.
- a third curve C 3 indicates a change in threshold voltage Vth of a first transistor T 1 in pixels PX at a time when the image IM 1 starts to be displayed on the display device DD.
- a fourth curve C 4 indicates a change in threshold voltage Vth of the first transistor T 1 in the pixels PX when a certain time (e.g., 30 hours) elapses after the image IM 1 is displayed on the display device DD.
- the threshold voltage Vth of the first transistor T 1 in the pixels PX of the second region R 2 may be increased by about 20 mV.
- the threshold voltage Vth of the first transistor T 1 may be positively shifted by about 20 mV by applying the positive bias to the first transistor T 1 .
- the threshold voltage Vth of the first transistor T 1 in the pixels PX adjacent to the second region R 2 in the first region R 1 may not be decreased.
- An image processor 112 of FIG. 6 may provide a data driving circuit 200 of FIG. 1 with an image data signal DS obtained by compensating for an image signal RGB using a compensation value CV.
- the image processor 112 may minimize the negative shifting of the threshold voltage Vth of the first transistor T 1 in pixels PX of the first region R 1 .
- FIG. 12 illustrates an example of an image IM 3 displayed on a display device.
- FIG. 13 is a drawing illustrating an operation of a stress map generator 210 for the image IM 3 shown in FIG. 12 .
- FIG. 14 is a drawing illustrating the pixel Pd of FIG. 13 .
- a pixel Pd may include a red subpixel P-R for emitting red color light, a green subpixel P-G for emitting green color light, and a blue subpixel P-B for emitting blue color light.
- a red subpixel P-R for emitting red color light
- a green subpixel P-G for emitting green color light
- a blue subpixel P-B for emitting blue color light.
- An example in which the pixel Pd includes the red subpixel P-R, the green subpixels P-G, and the blue subpixel P-B is described in FIG. 14 , but embodiments are not limited thereto.
- the color of a pixel may be changed in various manners.
- a pixel PX is not limited to a specific color, and the red subpixel P-R, the green subpixels P-G, and the blue subpixel P-B are collectively referred to as the pixel PX.
- compensation values CV of pixels in the blocks BK 23 to BK 25 , BK 33 to BK 35 , and BK 43 to BK 45 may be the same as the representative value, e.g., 85.
- a compensation value calculator 220 of an image processor 112 of FIG. 6 may output a compensation value CV corresponding to each of the red subpixel P-R and the green sub-pixel P-G in the second region RB 2 .
- the image signal RGB corresponding to the red subpixel P-R and the green subpixel P-G in the blocks BK 23 to BK 25 , BK 33 to BK 35 , and BK 43 to BK 45 may be compensated based on the compensation value CV (e.g., 85 ).
- image processor 112 may output the image signal RGB as an image data signal DS without compensation.
- image processor 112 may minimize the negative shifting of the threshold voltages of transistors in the red subpixel P-R and the green subpixel P-G in the second region RB 2 .
- the display device having such a configuration may provide a pixel with a data signal capable of compensating for a change in characteristic of a pixel in a boundary region between image regions, each of which has a different gray scale level.
- the display device may prevent display quality from being degraded inn the boundary region between the image regions.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020210086252A KR102832822B1 (en) | 2021-07-01 | 2021-07-01 | Display device |
| KR10-2021-0086252 | 2021-07-01 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20230005417A1 US20230005417A1 (en) | 2023-01-05 |
| US11842675B2 true US11842675B2 (en) | 2023-12-12 |
Family
ID=84737836
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/731,187 Active 2042-04-27 US11842675B2 (en) | 2021-07-01 | 2022-04-27 | Display device |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US11842675B2 (en) |
| KR (1) | KR102832822B1 (en) |
| CN (1) | CN115565475A (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20230050536A (en) * | 2021-10-07 | 2023-04-17 | 삼성디스플레이 주식회사 | Display device compensating for light stress |
| KR20240139314A (en) * | 2023-03-14 | 2024-09-23 | 주식회사 엘엑스세미콘 | Apparatus For Driving A Display Device And Display Device Including the same |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160225319A1 (en) * | 2015-01-29 | 2016-08-04 | Samsung Display Co., Ltd. | Data compensator and display device including the same |
| KR20170021678A (en) | 2015-08-18 | 2017-02-28 | 엘지디스플레이 주식회사 | Display device and data compensation method thereof |
| US20170206819A1 (en) * | 2016-01-19 | 2017-07-20 | Samsung Display Co., Ltd. | Application processor and display device including the same |
| US20170345377A1 (en) * | 2016-05-31 | 2017-11-30 | Lg Display Co., Ltd. | Display device and module and method for compensating pixels of display device |
| US20180047350A1 (en) * | 2015-12-18 | 2018-02-15 | Wuhan China Star Optoelectronics Technology Co., Ltd. | Pixel rendering method, pixel rendering device and display device |
| KR20180077412A (en) | 2016-12-28 | 2018-07-09 | 엘지디스플레이 주식회사 | Electroluminescent Display Device and Driving Device thereof |
| KR20200013823A (en) | 2018-07-30 | 2020-02-10 | 삼성디스플레이 주식회사 | Display apparatus and method for processing image of the display apparatus |
| US10573236B1 (en) | 2019-02-01 | 2020-02-25 | Apple Inc. | Displays with luminance adjustment circuitry to compensate for gate line loading variations |
-
2021
- 2021-07-01 KR KR1020210086252A patent/KR102832822B1/en active Active
-
2022
- 2022-04-27 US US17/731,187 patent/US11842675B2/en active Active
- 2022-06-24 CN CN202210727548.0A patent/CN115565475A/en active Pending
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160225319A1 (en) * | 2015-01-29 | 2016-08-04 | Samsung Display Co., Ltd. | Data compensator and display device including the same |
| KR20170021678A (en) | 2015-08-18 | 2017-02-28 | 엘지디스플레이 주식회사 | Display device and data compensation method thereof |
| US20180047350A1 (en) * | 2015-12-18 | 2018-02-15 | Wuhan China Star Optoelectronics Technology Co., Ltd. | Pixel rendering method, pixel rendering device and display device |
| US20170206819A1 (en) * | 2016-01-19 | 2017-07-20 | Samsung Display Co., Ltd. | Application processor and display device including the same |
| US20170345377A1 (en) * | 2016-05-31 | 2017-11-30 | Lg Display Co., Ltd. | Display device and module and method for compensating pixels of display device |
| KR20180077412A (en) | 2016-12-28 | 2018-07-09 | 엘지디스플레이 주식회사 | Electroluminescent Display Device and Driving Device thereof |
| US10522081B2 (en) | 2016-12-28 | 2019-12-31 | Lg Display Co., Ltd. | Electroluminescent display capable of uniformly implementing image quality of entire screen and driving device thereof |
| KR20200013823A (en) | 2018-07-30 | 2020-02-10 | 삼성디스플레이 주식회사 | Display apparatus and method for processing image of the display apparatus |
| US11030971B2 (en) | 2018-07-30 | 2021-06-08 | Samsung Display Co., Ltd. | Display device and image processing method for color correction based on image type |
| US10573236B1 (en) | 2019-02-01 | 2020-02-25 | Apple Inc. | Displays with luminance adjustment circuitry to compensate for gate line loading variations |
Also Published As
| Publication number | Publication date |
|---|---|
| US20230005417A1 (en) | 2023-01-05 |
| KR20230006659A (en) | 2023-01-11 |
| KR102832822B1 (en) | 2025-07-11 |
| CN115565475A (en) | 2023-01-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11769449B2 (en) | Pixel and display device having the same | |
| US10810942B2 (en) | Organic light emitting display device configured to vary power supply voltage based on display brightness and ambient temperature | |
| US11804171B2 (en) | Pixel circuit that includes a first leakage compensation switching element and display apparatus having the same | |
| CN112086052B (en) | Display devices | |
| US10867559B2 (en) | Display device and method for driving the same | |
| US11705044B2 (en) | Display device | |
| US12002426B2 (en) | Pixel and organic light-emitting display apparatus | |
| US11798475B2 (en) | Electronic device | |
| US11823607B2 (en) | Driving controller, display device having the same, and driving method of display device | |
| KR102797685B1 (en) | Display device | |
| US11842675B2 (en) | Display device | |
| KR20230055197A (en) | Display device and display driving method | |
| US11620955B2 (en) | Display apparatus and method of driving the same | |
| US10996111B2 (en) | Display device and driving method of the same | |
| US11069303B2 (en) | Organic light-emitting display device and method of driving the same | |
| US10614751B2 (en) | Method for setting driving voltage of display device | |
| US20250391306A1 (en) | Display device, electronic device including the same, and compensation method thereof | |
| US12417731B2 (en) | Display device having capacitor including intermediate area | |
| KR102823194B1 (en) | Display device and method for driving the same | |
| US20250391307A1 (en) | Display device, driving method thereof, and electronic device including the same | |
| KR20230103679A (en) | Display device and method for driving the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, DONG WON;CHUN, BYUNG KI;GOH, JOON-CHUL;AND OTHERS;SIGNING DATES FROM 20220127 TO 20220211;REEL/FRAME:059750/0150 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |