US11410924B2 - Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same - Google Patents
Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same Download PDFInfo
- Publication number
- US11410924B2 US11410924B2 US16/999,388 US202016999388A US11410924B2 US 11410924 B2 US11410924 B2 US 11410924B2 US 202016999388 A US202016999388 A US 202016999388A US 11410924 B2 US11410924 B2 US 11410924B2
- Authority
- US
- United States
- Prior art keywords
- layer
- electrically conductive
- dielectric
- sacrificial
- via cavity
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/10—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the top-view layout
-
- H10W20/42—
-
- H01L27/11519—
-
- H01L27/11524—
-
- H01L27/11556—
-
- H01L27/11565—
-
- H01L27/1157—
-
- H01L27/11582—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B41/23—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B41/27—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
- H10B41/35—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/50—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the boundary region between the core region and the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/10—EEPROM devices comprising charge-trapping gate insulators characterised by the top-view layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
- H10B43/35—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region with cell select transistors, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/50—EEPROM devices comprising charge-trapping gate insulators characterised by the boundary region between the core and peripheral circuit regions
-
- H10W20/076—
-
- H10W20/083—
-
- H10W20/089—
Definitions
- the present disclosure relates generally to the field of semiconductor devices, and particularly to a three-dimensional memory device including contact via structures for multilevel stepped surfaces and methods of manufacturing the same.
- a three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers containing a terrace region comprising a plurality of steps, memory stack structures extending through the alternating stack, a retro-stepped dielectric material portion overlying terrace region of the alternating stack, first laterally isolated contact structures each including a respective first contact via structure and a respective first dielectric spacer, wherein the respective first contact via structure contacts a top surface of a respective upper electrically conductive layer of the electrically conductive layers in the respective step, and the respective first dielectric spacer extends through the retro-stepped dielectric material portion and does not contact any of the electrically conductive layers other than the respective upper electrically conductive layer in the respective step, and second laterally isolated contact structures including a respective second contact via structure and a respective second dielectric spacer, wherein the respective second contact via structure contacts a top surface of a respective lower electrically conductive layer of the electrically conductive layers in the respective step, and the respective second dielectric spacer extends through
- a method of forming a three-dimensional memory device comprises forming an alternating stack of insulating layers and spacer material layers over a substrate, wherein the spacer material layers comprise, or are subsequently replaced with, electrically conductive layers, forming a plurality of steps by patterning the alternating stack, forming a retro-stepped dielectric material portion over the plurality of steps, forming a first via cavity and a second via cavity that vertically extend through the retro-stepped dielectric material portion down to a top surface of an upper electrically conductive layer of the electrically conductive layers in a first step of the plurality of steps by performing a first anisotropic etch process, vertically extending the second via cavity through the upper electrically conductive layer and one of the insulating layers down to a top surface of a lower electrically conductive layer of the electrically conductive layers in the first step by performing a second anisotropic etch process without vertically extending the first via cavity, and forming a first laterally isolated contact structure in
- FIG. 1 is a schematic vertical cross-sectional view of an exemplary structure after formation of at least one peripheral device and a semiconductor material layer according to an embodiment of the present disclosure.
- FIG. 2 is a schematic vertical cross-sectional view of the exemplary structure after formation of an alternating stack of insulating layers and sacrificial material layers according to an embodiment of the present disclosure.
- FIG. 3 is a schematic vertical cross-sectional view of the exemplary structure after formation of stepped terraces and a retro-stepped dielectric material portion according to an embodiment of the present disclosure.
- FIG. 4A is a schematic vertical cross-sectional view of the exemplary structure after formation of memory openings and support openings according to an embodiment of the present disclosure.
- FIG. 4B is a top-down view of the exemplary structure of FIG. 4A .
- the vertical plane A-A′ is the plane of the cross-section for FIG. 4A .
- FIGS. 5A-5H are sequential schematic vertical cross-sectional views of a memory opening within the exemplary structure during formation of a memory stack structure, an optional dielectric core, and a drain region therein according to an embodiment of the present disclosure.
- FIG. 6 is a schematic vertical cross-sectional view of the exemplary structure after formation of memory stack structures and support pillar structures according to an embodiment of the present disclosure.
- FIG. 7A is a schematic vertical cross-sectional view of the exemplary structure after formation of backside trenches according to an embodiment of the present disclosure.
- FIG. 7B is a partial see-through top-down view of the exemplary structure of FIG. 7A .
- the vertical plane A-A′ is the plane of the schematic vertical cross-sectional view of FIG. 7A .
- FIG. 8 is a schematic vertical cross-sectional view of the exemplary structure after formation of backside recesses according to an embodiment of the present disclosure.
- FIGS. 9A-9D are sequential vertical cross-sectional views of a region of the exemplary structure during formation of electrically conductive layers according to an embodiment of the present disclosure.
- FIG. 10 is a schematic vertical cross-sectional view of the exemplary structure after removal of a deposited conductive material from within the backside trench according to an embodiment of the present disclosure.
- FIG. 11 is a schematic vertical cross-sectional view of the exemplary structure after formation of an insulating spacer and a backside contact structure in each backside trench according to an embodiment of the present disclosure.
- FIG. 12A is a schematic vertical cross-sectional view of the exemplary structure after formation and patterning of a first etch mask layer according to an embodiment of the present disclosure.
- FIG. 12B is a top-down view of the exemplary structure of FIG. 12A .
- the vertical plane A-A′ is the plane of the schematic vertical cross-sectional view of FIG. 12A .
- FIG. 13 is a schematic vertical cross-sectional view of the exemplary structure after formation of via cavities according to an embodiment of the present disclosure.
- FIG. 14 is a schematic vertical cross-sectional view of the exemplary structure after formation of primary sacrificial via cavity fill structures according to an embodiment of the present disclosure.
- FIG. 15 is a schematic vertical cross-sectional view of the exemplary structure after formation of a first sacrificial etch mask layer according to an embodiment of the present disclosure.
- FIG. 16 is a schematic vertical cross-sectional view of the exemplary structure after formation of openings through the first sacrificial etch mask layer according to an embodiment of the present disclosure.
- FIG. 17 is a schematic vertical cross-sectional view of the exemplary structure after formation of a subset of the primary sacrificial via cavity fill structures according to an embodiment of the present disclosure.
- FIG. 18 is a schematic vertical cross-sectional view of the exemplary structure after a first via cavity extension etch process according to an embodiment of the present disclosure.
- FIG. 19 is a schematic vertical cross-sectional view of the exemplary structure after formation of second sacrificial via cavity fill structures according to an embodiment of the present disclosure.
- FIG. 20 is a schematic vertical cross-sectional view of the exemplary structure after formation of a second sacrificial etch mask layer and openings therethrough according to an embodiment of the present disclosure.
- FIG. 21 is a schematic vertical cross-sectional view of the exemplary structure after a second via cavity extension etch process according to an embodiment of the present disclosure.
- FIG. 22 is a schematic vertical cross-sectional view of the exemplary structure after removal of the sacrificial via cavity fill structures according to an embodiment of the present disclosure.
- FIG. 23 is a schematic vertical cross-sectional view of the exemplary structure after formation of drain contact via cavities according to an embodiment of the present disclosure.
- FIG. 24 is a schematic vertical cross-sectional view of the exemplary structure after formation of a conformal dielectric spacer material layer according to an embodiment of the present disclosure.
- FIG. 25 is a schematic vertical cross-sectional view of the exemplary structure after formation of dielectric spacers according to an embodiment of the present disclosure.
- FIG. 26A is a schematic vertical cross-sectional view of the exemplary structure after formation of various contact via structures according to an embodiment of the present disclosure.
- FIG. 26B is a top-down view of the exemplary structure of FIG. 26A .
- FIGS. 27A, 28A, 29A, 30A, 31A, 32A, 33A, 34A, 35A, 36A and 37A are schematic vertical cross-sectional views of steps in forming an alternative exemplary structure according to an alternative embodiment of the present disclosure.
- FIGS. 27B, 28B, 29B, 30B, 31B, 32B, 33B, 34B, 35B, 36B and 37B are top-down views of the steps shown in respective FIGS. 27A, 28A, 29A, 30A, 31A, 32A, 33A, 34A, 35A, 36A and 37A .
- the present disclosure is directed to three-dimensional memory devices including a vertical stack of multilevel memory arrays and methods of making thereof, the various aspects of which are described below.
- the embodiments of the disclosure can be employed to form various structures including a multilevel memory structure, non-limiting examples of which include semiconductor devices such as three-dimensional memory array devices comprising a plurality of NAND memory strings.
- a “contact” between elements refers to a direct contact between elements that provides an edge or a surface shared by the elements. If two or more elements are not in direct contact with each other or among one another, the two elements are “disjoined from” each other or “disjoined among” one another.
- a first element located “on” a second element can be located on the exterior side of a surface of the second element or on the interior side of the second element.
- a first element is located “directly on” a second element if there exist a physical contact between a surface of the first element and a surface of the second element.
- a first element is “electrically connected to” a second element if there exists a conductive path consisting of at least one conductive material between the first element and the second element.
- a “prototype” structure or an “in-process” structure refers to a transient structure that is subsequently modified in the shape or composition of at least one component therein.
- a “layer” refers to a material portion including a region having a thickness.
- a layer may extend over the entirety of an underlying or overlying structure, or may have an extent less than the extent of an underlying or overlying structure. Further, a layer may be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer may be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer may extend horizontally, vertically, and/or along a tapered surface.
- a substrate may be a layer, may include one or more layers therein, or may have one or more layer thereupon, thereabove, and/or therebelow.
- a first surface and a second surface are “vertically coincident” with each other if the second surface overlies or underlies the first surface and there exists a vertical plane or a substantially vertical plane that includes the first surface and the second surface.
- a substantially vertical plane is a plane that extends straight along a direction that deviates from a vertical direction by an angle less than 5 degrees.
- a vertical plane or a substantially vertical plane is straight along a vertical direction or a substantially vertical direction, and may, or may not, include a curvature along a direction that is perpendicular to the vertical direction or the substantially vertical direction.
- a monolithic three-dimensional memory array is a memory array in which multiple memory levels are formed above a single substrate, such as a semiconductor wafer, with no intervening substrates.
- the term “monolithic” means that layers of each level of the array are directly deposited on the layers of each underlying level of the array.
- two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device.
- non-monolithic stacked memories have been constructed by forming memory levels on separate substrates and vertically stacking the memory levels, as described in U.S. Pat. No.
- the substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three-dimensional memory arrays.
- the various three-dimensional memory devices of the present disclosure include a monolithic three-dimensional NAND string memory device, and can be fabricated employing the various embodiments described herein.
- a semiconductor package refers to a unit semiconductor device that can be attached to a circuit board through a set of pins or solder balls.
- a semiconductor package may include a semiconductor chip (or a “chip”) or a plurality of semiconductor chips that are bonded thereamongst, for example, by flip-chip bonding or another chip-to-chip bonding.
- a package or a chip may include a single semiconductor die (or a “die”) or a plurality of semiconductor dies.
- a die is the smallest unit that can independently execute external commands or report status.
- a package or a chip with multiple dies is capable of simultaneously executing as many number of external commands as the total number of planes therein. Each die includes one or more planes.
- Identical concurrent operations can be executed in each plane within a same die, although there may be some restrictions.
- a die is a memory die, i.e., a die including memory elements
- concurrent read operations, concurrent write operations, or concurrent erase operations can be performed in each plane within a same memory die.
- each plane contains a number of memory blocks (or “blocks”), which are the smallest unit that can be erased by in a single erase operation.
- Each memory block contains a number of pages, which are the smallest units that can be selected for programming
- a page is also the smallest unit that can be selected to a read operation.
- the exemplary structure includes a substrate ( 9 , 10 ), which can be a semiconductor substrate.
- the substrate can include a substrate semiconductor layer 9 and an optional semiconductor material layer 10 .
- the substrate semiconductor layer 9 maybe a semiconductor wafer or a semiconductor material layer, and can include at least one elemental semiconductor material (e.g., single crystal silicon wafer or layer), at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the substrate can have a major surface 7 , which can be, for example, a topmost surface of the substrate semiconductor layer 9 .
- the major surface 7 can be a semiconductor surface.
- the major surface 7 can be a single crystalline semiconductor surface, such as a single crystalline semiconductor surface.
- a “semiconducting material” refers to a material having electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 ⁇ 10 5 S/m.
- a “semiconductor material” refers to a material having electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 S/m in the absence of electrical dopants therein, and is capable of producing a doped material having electrical conductivity in a range from 1.0 S/m to 1.0 ⁇ 10 5 S/m upon suitable doping with an electrical dopant.
- an “electrical dopant” refers to a p-type dopant that adds a hole to a valence band within a band structure, or an n-type dopant that adds an electron to a conduction band within a band structure.
- a “conductive material” refers to a material having electrical conductivity greater than 1.0 ⁇ 10 5 S/m.
- an “insulator material” or a “dielectric material” refers to a material having electrical conductivity less than 1.0 ⁇ 10 ⁇ 5 S/m.
- a “heavily doped semiconductor material” refers to a semiconductor material that is doped with electrical dopant at a sufficiently high atomic concentration to become a conductive material either as formed as a crystalline material or if converted into a crystalline material through an anneal process (for example, from an initial amorphous state), i.e., to have electrical conductivity greater than 1.0 ⁇ 10 5 S/m.
- a “doped semiconductor material” may be a heavily doped semiconductor material, or may be a semiconductor material that includes electrical dopants (i.e., p-type dopants and/or n-type dopants) at a concentration that provides electrical conductivity in the range from 1.0 ⁇ 10 ⁇ 5 S/m to 1.0 ⁇ 10 5 S/m.
- An “intrinsic semiconductor material” refers to a semiconductor material that is not doped with electrical dopants.
- a semiconductor material may be semiconducting or conductive, and may be an intrinsic semiconductor material or a doped semiconductor material.
- a doped semiconductor material can be semiconducting or conductive depending on the atomic concentration of electrical dopants therein.
- a “metallic material” refers to a conductive material including at least one metallic element therein. All measurements for electrical conductivities are made at the standard condition.
- At least one semiconductor device 700 for a peripheral circuitry can be formed on a portion of the substrate semiconductor layer 9 .
- the at least one semiconductor device can include, for example, field effect transistors.
- at least one shallow trench isolation structure 720 can be formed by etching portions of the substrate semiconductor layer 9 and depositing a dielectric material therein.
- a gate dielectric layer, at least one gate conductor layer, and a gate cap dielectric layer can be formed over the substrate semiconductor layer 9 , and can be subsequently patterned to form at least one gate structure ( 750 , 752 , 754 , 758 ), each of which can include a gate dielectric 750 , a gate electrode ( 752 , 754 ), and a gate cap dielectric 758 .
- the gate electrode ( 752 , 754 ) may include a stack of a first gate electrode portion 752 and a second gate electrode portion 754 .
- At least one gate spacer 756 can be formed around the at least one gate structure ( 750 , 752 , 754 , 758 ) by depositing and anisotropically etching a dielectric liner.
- Active regions 730 can be formed in upper portions of the substrate semiconductor layer 9 , for example, by introducing electrical dopants employing the at least one gate structure ( 750 , 752 , 754 , 758 ) as masking structures. Additional masks may be employed as needed.
- the active region 730 can include source regions and drain regions of field effect transistors.
- a first dielectric liner 761 and a second dielectric liner 762 can be optionally formed.
- Each of the first and second dielectric liners ( 761 , 762 ) can comprise a silicon oxide layer, a silicon nitride layer, and/or a dielectric metal oxide layer.
- silicon oxide includes silicon dioxide as well as non-stoichiometric silicon oxides having more or less than two oxygen atoms for each silicon atoms. Silicon dioxide is preferred.
- the first dielectric liner 761 can be a silicon oxide layer
- the second dielectric liner 762 can be a silicon nitride layer.
- the least one semiconductor device for the peripheral circuitry can contain a driver circuit for memory devices to be subsequently formed, which can include at least one NAND device.
- a dielectric material such as silicon oxide can be deposited over the at least one semiconductor device, and can be subsequently planarized to form a planarization dielectric layer 770 .
- the planarized top surface of the planarization dielectric layer 770 can be coplanar with a top surface of the dielectric liners ( 761 , 762 ).
- the planarization dielectric layer 770 and the dielectric liners ( 761 , 762 ) can be removed from an area to physically expose a top surface of the substrate semiconductor layer 9 .
- a surface is “physically exposed” if the surface is in physical contact with vacuum, or a gas phase material (such as air).
- the optional semiconductor material layer 10 can be formed on the top surface of the substrate semiconductor layer 9 prior to, or after, formation of the at least one semiconductor device 700 by deposition of a single crystalline semiconductor material, for example, by selective epitaxy.
- the deposited semiconductor material can be the same as, or can be different from, the semiconductor material of the substrate semiconductor layer 9 .
- the deposited semiconductor material can be any material that can be employed for the substrate semiconductor layer 9 as described above.
- the single crystalline semiconductor material of the semiconductor material layer 10 can be in epitaxial alignment with the single crystalline structure of the substrate semiconductor layer 9 .
- Portions of the deposited semiconductor material located above the top surface of the planarization dielectric layer 770 can be removed, for example, by chemical mechanical planarization (CMP).
- CMP chemical mechanical planarization
- the semiconductor material layer 10 can have a top surface that is coplanar with the top surface of the planarization dielectric layer 770 .
- the region (i.e., area) of the at least one semiconductor device 700 is herein referred to as a peripheral device region 200 .
- the region in which a memory array is subsequently formed is herein referred to as a memory array region 100 .
- a staircase region 300 for subsequently forming stepped terraces of electrically conductive layers can be provided between the memory array region 100 and the peripheral device region 200 .
- the peripheral device region 200 containing the at least one semiconductor device 700 for a peripheral circuitry may be located under the memory array region 100 in a CMOS under array configuration.
- the peripheral device region 200 may be located on a separate substrate which is subsequently bonded to the memory array region 100 .
- a stack of an alternating plurality of first material layers (which can be insulating layers 32 ) and second material layers (which can be sacrificial material layer 42 ) is formed over the top surface of the substrate ( 9 , 10 ).
- a “material layer” refers to a layer including a material throughout the entirety thereof.
- an alternating plurality of first elements and second elements refers to a structure in which instances of the first elements and instances of the second elements alternate.
- first elements may have the same thickness thereamongst, or may have different thicknesses.
- the second elements may have the same thickness thereamongst, or may have different thicknesses.
- the alternating plurality of first material layers and second material layers may begin with an instance of the first material layers or with an instance of the second material layers, and may end with an instance of the first material layers or with an instance of the second material layers.
- an instance of the first elements and an instance of the second elements may form a unit that is repeated with periodicity within the alternating plurality.
- Each first material layer includes a first material
- each second material layer includes a second material that is different from the first material.
- each first material layer can be an insulating layer 32
- each second material layer can be a sacrificial material layer.
- the stack can include an alternating plurality of insulating layers 32 and sacrificial material layers 42 , and constitutes a prototype stack of alternating layers comprising insulating layers 32 and sacrificial material layers 42 .
- the stack of the alternating plurality is herein referred to as an alternating stack ( 32 , 42 ).
- the alternating stack ( 32 , 42 ) can include insulating layers 32 composed of the first material, and sacrificial material layers 42 composed of a second material different from that of insulating layers 32 .
- the first material of the insulating layers 32 can be at least one insulating material.
- each insulating layer 32 can be an insulating material layer.
- Insulating materials that can be employed for the insulating layers 32 include, but are not limited to, silicon oxide (including doped or undoped silicate glass), silicon nitride, silicon oxynitride, organosilicate glass (OSG), spin-on dielectric materials, dielectric metal oxides that are commonly known as high dielectric constant (high-k) dielectric oxides (e.g., aluminum oxide, hafnium oxide, etc.) and silicates thereof, dielectric metal oxynitrides and silicates thereof, and organic insulating materials.
- the first material of the insulating layers 32 can be silicon oxide.
- the insulating layers 32 can include, and/or can consist essentially of, undoped silicate glass or a doped silicate glass.
- the second material of the sacrificial material layers 42 is a sacrificial material that can be removed selective to the first material of the insulating layers 32 .
- a removal of a first material is “selective to” a second material if the removal process removes the first material at a rate that is at least twice the rate of removal of the second material.
- the ratio of the rate of removal of the first material to the rate of removal of the second material is herein referred to as a “selectivity” of the removal process for the first material with respect to the second material.
- the sacrificial material layers 42 may comprise an insulating material, a semiconductor material, or a conductive material.
- the second material of the sacrificial material layers 42 can be subsequently replaced with electrically conductive electrodes which can function, for example, as control gate electrodes of a vertical NAND device.
- Non-limiting examples of the second material include silicon nitride, an amorphous semiconductor material (such as amorphous silicon), and a polycrystalline semiconductor material (such as polysilicon).
- the sacrificial material layers 42 can be spacer material layers that comprise silicon nitride or a semiconductor material including at least one of silicon and germanium.
- the insulating layers 32 can include silicon oxide, and sacrificial material layers can include silicon nitride sacrificial material layers.
- the first material of the insulating layers 32 can be deposited, for example, by chemical vapor deposition (CVD).
- CVD chemical vapor deposition
- TEOS tetraethyl orthosilicate
- the second material of the sacrificial material layers 42 can be formed, for example, CVD or atomic layer deposition (ALD).
- the sacrificial material layers 42 can be suitably patterned so that conductive material portions to be subsequently formed by replacement of the sacrificial material layers 42 can function as electrically conductive electrodes, such as the control gate electrodes of the monolithic three-dimensional NAND string memory devices to be subsequently formed.
- the sacrificial material layers 42 may comprise a portion having a strip shape extending substantially parallel to the major surface 7 of the substrate.
- the thicknesses of the insulating layers 32 and the sacrificial material layers 42 can be in a range from 20 nm to 50 nm, although lesser and greater thicknesses can be employed for each insulating layer 32 and for each sacrificial material layer 42 .
- the number of repetitions of the pairs of an insulating layer 32 and a sacrificial material layer (e.g., a control gate electrode or a sacrificial material layer) 42 can be in a range from 2 to 1,024, and typically from 8 to 256, although a greater number of repetitions can also be employed.
- the top and bottom gate electrodes in the stack may function as the select gate electrodes.
- each sacrificial material layer 42 in the alternating stack ( 32 , 42 ) can have a uniform thickness that is substantially invariant within each respective sacrificial material layer 42 .
- spacer material layers are sacrificial material layers 42 that are subsequently replaced with electrically conductive layers
- embodiments are expressly contemplated herein in which the sacrificial material layers are formed as electrically conductive layers. In this case, steps for replacing the spacer material layers with electrically conductive layers can be omitted.
- the topmost layer of the alternating stack ( 32 , 42 ) may be an insulating layer 32 .
- the topmost insulating layer 32 may have a greater thickness than each of the insulating layers 32 .
- stepped surfaces i.e., horizontal steps
- stepped surfaces refer to a set of surfaces that include at least two horizontal surfaces and at least two vertical surfaces such that each horizontal surface is adjoined to a first vertical surface that extends upward from a first edge of the horizontal surface, and is adjoined to a second vertical surface that extends downward from a second edge of the horizontal surface.
- a stepped cavity is formed within the volume from which portions of the alternating stack ( 32 , 42 ) are removed through formation of the stepped surfaces.
- a “stepped cavity” refers to a cavity having stepped surfaces.
- the terrace region is formed in the staircase region 300 , which is located between the memory array region 100 and the peripheral device region 200 containing the at least one semiconductor device for the peripheral circuitry.
- the stepped cavity can have various stepped surfaces such that the horizontal cross-sectional shape of the stepped cavity changes in steps as a function of the vertical distance from the top surface of the substrate ( 9 , 10 ).
- the stepped cavity can be formed by repetitively performing a set of processing steps.
- the set of processing steps can include, for example, an etch process of a first type that vertically increases the depth of a cavity by one or more levels, and an etch process of a second type that laterally expands the area to be vertically etched in a subsequent etch process of the first type.
- a “level” of a structure including alternating plurality is defined as the relative position of a pair of a first material layer and a second material layer within the structure.
- the terrace region includes stepped surfaces of the alternating stack ( 32 , 42 ) that continuously extend from a bottommost layer within the alternating stack ( 32 , 42 ) to a topmost layer within the alternating stack ( 32 , 42 ).
- the layers within the alternating stack ( 32 , 42 ) may have a vertical periodicity.
- the vertical periodicity of the alternating stack ( 32 , 42 ) is the same as the vertical periodicity of the insulating layers 32 , which is the same as the vertical periodicity of the sacrificial material layers 42 .
- the vertical periodicity can be the same as the sum of a thickness of an insulating layer 32 and the thickness of a sacrificial material layer 42 .
- the vertical periodicity can be the same as the vertical separation distance between top surfaces of a vertically neighboring pair of insulating layers 32 within the alternating stack ( 32 , 42 ). Further, the vertical periodicity can be the same as the vertical separation distance between top surfaces of a vertically neighboring pair of sacrificial material layers 42 within the alternating stack ( 32 , 42 ).
- the stepped surfaces of the alternating stack ( 32 , 42 ) can be vertically offset from each other by integer multiples of the vertical periodicity of the alternating stack ( 32 , 42 ).
- physically exposed horizontal surfaces of the alternating stack ( 32 , 42 ) can be vertically spaced apart from each other by multiples of K times the vertical periodicity, where K is an integer greater than 1, i.e., an integer such as 2, 3, 4, 5, 6, 7, 8, etc.
- K is an integer in a range from 2 to 2 N
- N is an integer in a range from 2 to 6.
- each vertical step in the stepped surfaces of the alternating stack ( 32 , 42 ) can have a respective straight sidewall that vertically extends over at least two (e.g., two to four) insulating layers 32 and at least two (e.g., two to four) sacrificial material layers 42 .
- Each vertical step of the stepped surfaces can have the height of multiple pairs of an insulating layer 32 and a sacrificial material layer 42 .
- a retro-stepped dielectric material portion 65 (i.e., an insulating fill material portion) can be formed in the stepped cavity by deposition of a dielectric material therein.
- a dielectric material such as silicon oxide can be deposited in the stepped cavity. Excess portions of the deposited dielectric material can be removed from above the top surface of the topmost insulating layer 32 , for example, by chemical mechanical planarization (CMP). The remaining portion of the deposited dielectric material filling the stepped cavity constitutes the retro-stepped dielectric material portion 65 .
- a “retro-stepped” element refers to an element that has stepped surfaces and a horizontal cross-sectional area that increases monotonically as a function of a vertical distance from a top surface of a substrate on which the element is present. If silicon oxide is employed for the retro-stepped dielectric material portion 65 , the silicon oxide of the retro-stepped dielectric material portion 65 may, or may not, be doped with dopants such as B, P, and/or F.
- the retro-stepped dielectric material portion 65 comprises a contiguous set of surfaces that includes horizontal bottom surface segments and vertical surface segments.
- the retro-stepped dielectric material portion 65 includes a set of horizontal bottom surface segments and vertical surface segments.
- the horizontal bottom surface segments are vertically spaced apart from each other and are laterally spaced apart from each other.
- Each of the horizontal bottom surface segments other than the bottommost one of the horizontal bottom surface segments can be adjoined to a respective pair of vertical surfaces segments among the vertical surface segments of the retro-stepped dielectric material portion 65 .
- drain-select-level isolation structures 72 can be formed through the topmost insulating layer 32 and a subset of the sacrificial material layers 42 located at drain select levels.
- the drain-select-level isolation structures 72 can be formed, for example, by forming drain-select-level isolation trenches and filling the drain-select-level isolation trenches with a dielectric material such as silicon oxide. Excess portions of the dielectric material can be removed from above the top surface of the topmost insulating layer 32 .
- a lithographic material stack including at least a photoresist layer can be formed over the topmost insulating layer 32 and the retro-stepped dielectric material portion 65 , and can be lithographically patterned to form openings therein.
- the openings include a first set of openings formed over the memory array region 100 and a second set of openings formed over the staircase region 300 .
- the pattern in the lithographic material stack can be transferred through the topmost insulating layer 32 or the retro-stepped dielectric material portion 65 , and through the alternating stack ( 32 , 42 ) by at least one anisotropic etch that employs the patterned lithographic material stack as an etch mask.
- a “memory opening” refers to a structure in which memory elements, such as a memory stack structure, is subsequently formed.
- a “support opening” refers to a structure in which a support structure (such as a support pillar structure) that mechanically supports other elements is subsequently formed.
- the memory openings 49 are formed through the topmost insulating layer 32 and the entirety of the alternating stack ( 32 , 42 ) in the memory array region 100 .
- the support openings 19 are formed through the retro-stepped dielectric material portion 65 and the portion of the alternating stack ( 32 , 42 ) that underlie the stepped surfaces in the staircase region 300 .
- the memory openings 49 extend through the entirety of the alternating stack ( 32 , 42 ).
- the support openings 19 extend through a subset of layers within the alternating stack ( 32 , 42 ).
- the chemistry of the anisotropic etch process employed to etch through the materials of the alternating stack ( 32 , 42 ) can alternate to optimize etching of the first and second materials in the alternating stack ( 32 , 42 ).
- the anisotropic etch can be, for example, a series of reactive ion etches.
- the sidewalls of the memory openings 49 and the support openings 19 can be substantially vertical, or can be tapered.
- the patterned lithographic material stack can be subsequently removed, for example, by ashing.
- the memory openings 49 and the support openings 19 can extend from the top surface of the alternating stack ( 32 , 42 ) to at least the horizontal plane including the topmost surface of the semiconductor material layer 10 .
- an overetch into the semiconductor material layer 10 may be optionally performed after the top surface of the semiconductor material layer 10 is physically exposed at a bottom of each memory opening 49 and each support opening 19 .
- the overetch may be performed prior to, or after, removal of the lithographic material stack.
- the recessed surfaces of the semiconductor material layer 10 may be vertically offset from the un-recessed top surfaces of the semiconductor material layer 10 by a recess depth.
- the recess depth can be, for example, in a range from 1 nm to 50 nm, although lesser and greater recess depths can also be employed.
- the overetch is optional, and may be omitted. If the overetch is not performed, the bottom surfaces of the memory openings 49 and the support openings 19 can be coplanar with the topmost surface of the semiconductor material layer 10 .
- Each of the memory openings 49 and the support openings 19 may include a sidewall (or a plurality of sidewalls) that extends substantially perpendicular to the topmost surface of the substrate.
- a two-dimensional array of memory openings 49 can be formed in the memory array region 100 .
- a two-dimensional array of support openings 19 can be formed in the staircase region 300 .
- the substrate semiconductor layer 9 and the semiconductor material layer 10 collectively constitutes a substrate ( 9 , 10 ), which can be a semiconductor substrate. Alternatively, the semiconductor material layer 10 may be omitted, and the memory openings 49 and the support openings 19 can be extend to a top surface of the substrate semiconductor layer 9 .
- FIGS. 5A-5H illustrate structural changes in a memory opening 49 , which is one of the memory openings 49 in the exemplary structure of FIGS. 4A and 4B .
- the same structural change occurs simultaneously in each of the other memory openings 49 and in each of the support openings 19 .
- each support opening 19 can extend through the retro-stepped dielectric material portion 65 , a subset of layers in the alternating stack ( 32 , 42 ), and optionally through the upper portion of the semiconductor material layer 10 .
- the recess depth of the bottom surface of each memory opening with respect to the top surface of the semiconductor material layer 10 can be in a range from 0 nm to 30 nm, although greater recess depths can also be employed.
- the sacrificial material layers 42 can be laterally recessed partially to form lateral recesses (not shown), for example, by an isotropic etch.
- an optional pedestal channel portion (e.g., an epitaxial pedestal) 11 can be formed at the bottom portion of each memory opening 49 and each support openings 19 , for example, by selective epitaxy.
- Each pedestal channel portion 11 comprises a single crystalline semiconductor material in epitaxial alignment with the single crystalline semiconductor material of the semiconductor material layer 10 .
- the top surface of each pedestal channel portion 11 can be formed above a horizontal plane including the top surface of a bottommost sacrificial material layer 42 .
- a source select gate electrode can be subsequently formed by replacing the bottommost sacrificial material layer 42 with a conductive material layer.
- the pedestal channel portion 11 can be a portion of a transistor channel that extends between a source region to be subsequently formed in the substrate ( 9 , 10 ) and a drain region to be subsequently formed in an upper portion of the memory opening 49 .
- a memory cavity 49 ′ is present in the unfilled portion of the memory opening 49 above the pedestal channel portion 11 .
- the pedestal channel portion 11 can comprise single crystalline silicon.
- the pedestal channel portion 11 can have a doping of the first conductivity type, which is the same as the conductivity type of the semiconductor material layer 10 that the pedestal channel portion contacts. If a semiconductor material layer 10 is not present, the pedestal channel portion 11 can be formed directly on the substrate semiconductor layer 9 , which can have a doping of the first conductivity type.
- a stack of layers including a blocking dielectric layer 52 , a charge storage layer 54 , a tunneling dielectric layer 56 , and an optional first semiconductor channel layer 601 can be sequentially deposited in the memory openings 49 .
- the blocking dielectric layer 52 can include a single dielectric material layer or a stack of a plurality of dielectric material layers.
- the blocking dielectric layer can include a dielectric metal oxide layer consisting essentially of a dielectric metal oxide.
- a dielectric metal oxide refers to a dielectric material that includes at least one metallic element and at least oxygen.
- the dielectric metal oxide may consist essentially of the at least one metallic element and oxygen, or may consist essentially of the at least one metallic element, oxygen, and at least one non-metallic element such as nitrogen.
- the blocking dielectric layer 52 can include a dielectric metal oxide having a dielectric constant greater than 7.9, i.e., having a dielectric constant greater than the dielectric constant of silicon nitride.
- Non-limiting examples of dielectric metal oxides include aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO 2 ), lanthanum oxide (LaO 2 ), yttrium oxide (Y 2 O 3 ), tantalum oxide (Ta 2 O 5 ), silicates thereof, nitrogen-doped compounds thereof, alloys thereof, and stacks thereof.
- the dielectric metal oxide layer can be deposited, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), pulsed laser deposition (PLD), liquid source misted chemical deposition, or a combination thereof.
- the thickness of the dielectric metal oxide layer can be in a range from 1 nm to 20 nm, although lesser and greater thicknesses can also be employed.
- the dielectric metal oxide layer can subsequently function as a dielectric material portion that blocks leakage of stored electrical charges to control gate electrodes.
- the blocking dielectric layer 52 includes aluminum oxide.
- the blocking dielectric layer 52 can include multiple dielectric metal oxide layers having different material compositions.
- the blocking dielectric layer 52 can include a dielectric semiconductor compound such as silicon oxide, silicon oxynitride, silicon nitride, or a combination thereof.
- the blocking dielectric layer 52 can include silicon oxide.
- the dielectric semiconductor compound of the blocking dielectric layer 52 can be formed by a conformal deposition method such as low pressure chemical vapor deposition, atomic layer deposition, or a combination thereof.
- the thickness of the dielectric semiconductor compound can be in a range from 1 nm to 20 nm, although lesser and greater thicknesses can also be employed.
- the blocking dielectric layer 52 can be omitted, and a backside blocking dielectric layer can be formed after formation of backside recesses on surfaces of memory films to be subsequently formed.
- the charge storage layer 54 can be formed.
- the charge storage layer 54 can be a continuous layer or patterned discrete portions of a charge trapping material including a dielectric charge trapping material, which can be, for example, silicon nitride.
- the charge storage layer 54 can include a continuous layer or patterned discrete portions of a conductive material such as doped polysilicon or a metallic material that is patterned into multiple electrically isolated portions (e.g., floating gates), for example, by being formed within lateral recesses into sacrificial material layers 42 .
- the charge storage layer 54 includes a silicon nitride layer.
- the sacrificial material layers 42 and the insulating layers 32 can have vertically coincident sidewalls, and the charge storage layer 54 can be formed as a single continuous layer.
- the sacrificial material layers 42 can be laterally recessed with respect to the sidewalls of the insulating layers 32 , and a combination of a deposition process and an anisotropic etch process can be employed to form the charge storage layer 54 as a plurality of memory material portions that are vertically spaced apart. While the present disclosure is described employing an embodiment in which the charge storage layer 54 is a single continuous layer, embodiments are expressly contemplated herein in which the charge storage layer 54 is replaced with a plurality of memory material portions (which can be charge trapping material portions or electrically isolated conductive material portions) that are vertically spaced apart.
- the charge storage layer 54 can be formed as a single charge storage layer of homogeneous composition, or can include a stack of multiple charge storage layers.
- the multiple charge storage layers can comprise a plurality of spaced-apart floating gate material layers that contain conductive materials (e.g., metal such as tungsten, molybdenum, tantalum, titanium, platinum, ruthenium, and alloys thereof, or a metal silicide such as tungsten silicide, molybdenum silicide, tantalum silicide, titanium silicide, nickel silicide, cobalt silicide, or a combination thereof) and/or semiconductor materials (e.g., polycrystalline or amorphous semiconductor material including at least one elemental semiconductor element or at least one compound semiconductor material).
- conductive materials e.g., metal such as tungsten, molybdenum, tantalum, titanium, platinum, ruthenium, and alloys thereof, or a metal silicide such as tungsten silicide, molybdenum si
- the charge storage layer 54 may comprise an insulating charge trapping material, such as one or more silicon nitride segments.
- the charge storage layer 54 may comprise conductive nanoparticles such as metal nanoparticles, which can be, for example, ruthenium nanoparticles.
- the charge storage layer 54 can be formed, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), or any suitable deposition technique for storing electrical charges therein.
- the thickness of the charge storage layer 54 can be in a range from 2 nm to 20 nm, although lesser and greater thicknesses can also be employed.
- the tunneling dielectric layer 56 includes a dielectric material through which charge tunneling can be performed under suitable electrical bias conditions.
- the charge tunneling may be performed through hot-carrier injection or by Fowler-Nordheim tunneling induced charge transfer depending on the mode of operation of the monolithic three-dimensional NAND string memory device to be formed.
- the tunneling dielectric layer 56 can include silicon oxide, silicon nitride, silicon oxynitride, dielectric metal oxides (such as aluminum oxide and hafnium oxide), dielectric metal oxynitride, dielectric metal silicates, alloys thereof, and/or combinations thereof.
- the tunneling dielectric layer 56 can include a stack of a first silicon oxide layer, a silicon oxynitride layer, and a second silicon oxide layer, which is commonly known as an ONO stack.
- the tunneling dielectric layer 56 can include a silicon oxide layer that is substantially free of carbon or a silicon oxynitride layer that is substantially free of carbon.
- the thickness of the tunneling dielectric layer 56 can be in a range from 2 nm to 20 nm, although lesser and greater thicknesses can also be employed.
- the optional first semiconductor channel layer 601 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the first semiconductor channel layer 601 includes amorphous silicon or polysilicon.
- the first semiconductor channel layer 601 can be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD).
- the thickness of the first semiconductor channel layer 601 can be in a range from 2 nm to 10 nm, although lesser and greater thicknesses can also be employed.
- a memory cavity 49 ′ is formed in the volume of each memory opening 49 that is not filled with the deposited material layers ( 52 , 54 , 56 , 601 ).
- the optional first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 are sequentially anisotropically etched employing at least one anisotropic etch process.
- the portions of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 located above the top surface of the topmost insulating layer 32 can be removed by the at least one anisotropic etch process.
- the horizontal portions of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 at a bottom of each memory cavity 49 ′ can be removed to form openings in remaining portions thereof.
- Each of the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 can be etched by a respective anisotropic etch process employing a respective etch chemistry, which may, or may not, be the same for the various material layers.
- the charge storage layer 54 can comprise a charge trapping material or a floating gate material.
- each charge storage layer 54 can include a vertical stack of charge storage regions that store electrical charges upon programming.
- the charge storage layer 54 can be a charge storage layer in which each portion adjacent to the sacrificial material layers 42 constitutes a charge storage region.
- a surface of the pedestal channel portion 11 (or a surface of the semiconductor material layer 10 in case the pedestal channel portions 11 are not employed) can be physically exposed underneath the opening through the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 .
- the physically exposed semiconductor surface at the bottom of each memory cavity 49 ′ can be vertically recessed so that the recessed semiconductor surface underneath the memory cavity 49 ′ is vertically offset from the topmost surface of the pedestal channel portion 11 (or of the semiconductor material layer 10 in case pedestal channel portions 11 are not employed) by a recess distance.
- a tunneling dielectric layer 56 is located over the charge storage layer 54 .
- a set of a blocking dielectric layer 52 , a charge storage layer 54 , and a tunneling dielectric layer 56 in a memory opening 49 constitutes a memory film 50 , which includes a plurality of charge storage regions (comprising portions of the charge storage layer 54 ) that are insulated from surrounding materials by the blocking dielectric layer 52 and the tunneling dielectric layer 56 .
- the first semiconductor channel layer 601 , the tunneling dielectric layer 56 , the charge storage layer 54 , and the blocking dielectric layer 52 can have vertically coincident sidewalls.
- a second semiconductor channel layer 602 can be deposited directly on the semiconductor surface of the pedestal channel portion 11 or the semiconductor material layer 10 if the pedestal channel portion 11 is omitted, and directly on the first semiconductor channel layer 601 .
- the second semiconductor channel layer 602 includes a semiconductor material such as at least one elemental semiconductor material, at least one III-V compound semiconductor material, at least one II-VI compound semiconductor material, at least one organic semiconductor material, or other semiconductor materials known in the art.
- the second semiconductor channel layer 602 includes amorphous silicon or polysilicon.
- the second semiconductor channel layer 602 can be formed by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD).
- the thickness of the second semiconductor channel layer 602 can be in a range from 2 nm to 10 nm, although lesser and greater thicknesses can also be employed.
- the second semiconductor channel layer 602 may partially fill the memory cavity 49 ′ in each memory opening, or may fully fill the cavity in each memory opening.
- the materials of the first semiconductor channel layer 601 and the second semiconductor channel layer 602 are collectively referred to as a semiconductor channel material.
- the semiconductor channel material is a set of all semiconductor material in the first semiconductor channel layer 601 and the second semiconductor channel layer 602 .
- a dielectric core layer 62 L can be deposited in the memory cavity 49 ′ to fill any remaining portion of the memory cavity 49 ′ within each memory opening.
- the dielectric core layer 62 L includes a dielectric material such as silicon oxide or organosilicate glass.
- the dielectric core layer 62 L can be deposited by a conformal deposition method such as low pressure chemical vapor deposition (LPCVD), or by a self-planarizing deposition process such as spin coating.
- the horizontal portion of the dielectric core layer 62 L can be removed, for example, by a recess etch from above the top surface of the second semiconductor channel layer 602 . Further, the material of the dielectric core layer 62 L can be vertically recessed selective to the semiconductor material of the second semiconductor channel layer 602 into each memory opening 49 down to a depth between a first horizontal plane including the top surface of the topmost insulating layer 32 and a second horizontal plane including the bottom surface of the topmost insulating layer 32 . Each remaining portion of the dielectric core layer 62 L constitutes a dielectric core 62 .
- a doped semiconductor material having a doping of a second conductivity type can be deposited within each recessed region above the dielectric cores 62 .
- the second conductivity type is the opposite of the first conductivity type.
- the dopant concentration of the doped semiconductor material can be in a range from 5.0 ⁇ 10 18 /cm 3 to 2.0 ⁇ 10 21 /cm 3 , although lesser and greater dopant concentrations can also be employed.
- the doped semiconductor material can be, for example, doped polysilicon.
- Excess portions of the deposited semiconductor material can be removed from above the top surface of the topmost insulating layer 32 , for example, by chemical mechanical planarization (CMP) or a recess etch. Each remaining portion of the semiconductor material having a doping of the second conductively type constitutes a drain region 63 .
- the horizontal portion of the second semiconductor channel layer 602 located above the top surface of the topmost insulating layer 32 can be concurrently removed by a planarization process. Each remaining portion of the second semiconductor channel layer 602 can be located entirety within a memory opening 49 or entirely within a support opening 19 .
- Each remaining portion of the doped semiconductor material having a doping of the second conductivity type constitutes a drain region 63 .
- Each adjoining pair of a first semiconductor channel layer 601 and a second semiconductor channel layer 602 can collectively form a vertical semiconductor channel 60 through which electrical current can flow when a vertical NAND device including the vertical semiconductor channel 60 is turned on.
- a tunneling dielectric layer 56 is surrounded by a charge storage layer 54 , and laterally surrounds a portion of the vertical semiconductor channel 60 .
- Each adjoining set of a tunneling dielectric layer 56 , a charge storage layer 54 , and a blocking dielectric layer 52 collectively constitute a memory film 50 , which includes a vertical stack of memory elements that can store a respective data bit with a macroscopic retention time.
- a macroscopic retention time refers to a retention time suitable for operation of a memory device as a permanent memory device such as a retention time in excess of 24 hours.
- a blocking dielectric layer 52 may not be formed in each memory opening 49 , and may be subsequently formed in backside recesses that are formed by removal of the sacrificial material layers 42 at a subsequent processing step.
- Each combination of a memory film 50 and a vertical semiconductor channel 60 within a memory opening 49 constitutes a memory stack structure 55 .
- the memory stack structure 55 is a combination of a semiconductor channel 60 , a tunneling dielectric layer 56 , a plurality of memory elements comprising portions of the charge storage layer 54 , and a blocking dielectric layer 52 .
- Each combination of a pedestal channel portion 11 (if present), a memory stack structure 55 , a dielectric core 62 , and a drain region 63 within a memory opening 49 is herein referred to as a memory opening fill structure 58 .
- Each combination of a pedestal channel portion 11 (if present), a memory film 50 , a vertical semiconductor channel 60 , a dielectric core 62 , and a drain region 63 within each support opening 19 fills the respective support openings 19 , and constitutes a support pillar structure.
- the exemplary structure is illustrated after formation of memory opening fill structures 58 and support pillar structure 20 within the memory openings 49 and the support openings 19 , respectively.
- An instance of a memory opening fill structure 58 can be formed within each memory opening 49 of the structure of FIGS. 4A and 4B .
- An instance of the support pillar structure 20 can be formed within each support opening 19 of the structure of FIGS. 4A and 4B .
- Each memory stack structure 55 includes a vertical semiconductor channel 60 , which may comprise multiple semiconductor channel layers ( 601 , 602 ), and a memory film 50 .
- the memory film 50 may comprise a tunneling dielectric layer 56 laterally surrounding the vertical semiconductor channel 60 , a vertical stack of charge storage regions (comprising portions of the charge storage layer 54 ) laterally surrounding the tunneling dielectric layer 56 , and an optional blocking dielectric layer 52 . While the present disclosure is described employing the illustrated configuration for the memory stack structure, the methods of the present disclosure can be applied to alternative memory stack structures including different layer stacks or structures for the memory film 50 and/or for the vertical semiconductor channel 60 .
- a contact-level dielectric layer 73 can be formed over the alternating stack ( 32 , 42 ) of insulating layer 32 and sacrificial material layers 42 , and over the memory stack structures 55 and the support pillar structures 20 .
- the contact-level dielectric layer 73 includes a dielectric material that is different from the dielectric material of the sacrificial material layers 42 .
- the contact-level dielectric layer 73 can include silicon oxide.
- the contact-level dielectric layer 73 can have a thickness in a range from 50 nm to 500 nm, although lesser and greater thicknesses can also be employed.
- a photoresist layer (not shown) can be applied over the contact-level dielectric layer 73 , and is lithographically patterned to form openings in areas between clusters of memory stack structures 55 .
- the pattern in the photoresist layer can be transferred through the contact-level dielectric layer 73 , the alternating stack ( 32 , 42 ) and/or the retro-stepped dielectric material portion 65 employing an anisotropic etch to form backside trenches 79 , which vertically extend from the top surface of the contact-level dielectric layer 73 at least to the top surface of the substrate ( 9 , 10 ), and laterally extend through the memory array region 100 and the staircase region 300 .
- the backside trenches 79 can laterally extend along a first horizontal direction hd 1 and can be laterally spaced apart among one another along a second horizontal direction hd 2 that is perpendicular to the first horizontal direction hd 1 .
- the memory stack structures 55 can be arranged in rows that extend along the first horizontal direction hd 1 .
- the drain-select-level isolation structures 72 can laterally extend along the first horizontal direction hd 1 .
- Each backside trench 79 can have a uniform width that is invariant along the lengthwise direction (i.e., along the first horizontal direction hd 1 ).
- Each drain-select-level isolation structure 72 can have a uniform vertical cross-sectional profile along vertical planes that are perpendicular to the first horizontal direction hd 1 that is invariant with translation along the first horizontal direction hd 1 .
- Multiple rows of memory stack structures 55 can be located between a neighboring pair of a backside trench 79 and a drain-select-level isolation structure 72 , or between a neighboring pair of drain-select-level isolation structures 72 .
- the backside trenches 79 can include a source contact opening in which a source contact via structure can be subsequently formed.
- the photoresist layer can be removed, for example, by ashing.
- Dopants of the second conductivity type can be implanted into portions of the semiconductor material layer 10 that underlie the backside trenches 79 to form source regions 61 .
- the atomic concentration of the dopants of the second conductivity type in the source regions 61 can be in a range from 5.0 ⁇ 10 18 /cm 3 to 2.0 ⁇ 10 21 /cm 3 , although lesser and greater atomic concentrations can also be employed.
- Surface portions of the semiconductor material layer 10 that extend between each source region 61 and adjacent memory opening fill structures 58 comprise horizontal semiconductor channels 59 .
- an etchant that selectively etches the second material of the sacrificial material layers 42 with respect to the first material of the insulating layers 32 can be introduced into the backside trenches 79 , for example, employing an etch process.
- FIG. 9A illustrates a region of the exemplary structure of FIG. 8 .
- Backside recesses 43 are formed in volumes from which the sacrificial material layers 42 are removed.
- the removal of the second material of the sacrificial material layers 42 can be selective to the first material of the insulating layers 32 , the material of the retro-stepped dielectric material portion 65 , the semiconductor material of the semiconductor material layer 10 , and the material of the outermost layer of the memory films 50 .
- the sacrificial material layers 42 can include silicon nitride, and the materials of the insulating layers 32 and the retro-stepped dielectric material portion 65 can be selected from silicon oxide and dielectric metal oxides.
- the etch process that removes the second material selective to the first material and the outermost layer of the memory films 50 can be a wet etch process employing a wet etch solution, or can be a gas phase (dry) etch process in which the etchant is introduced in a vapor phase into the backside trenches 79 .
- the etch process can be a wet etch process in which the exemplary structure is immersed within a wet etch tank including phosphoric acid, which etches silicon nitride selective to silicon oxide, silicon, and various other materials employed in the art.
- the support pillar structures 20 , the retro-stepped dielectric material portion 65 , and the memory stack structures 55 provide structural support while the backside recesses 43 are present within volumes previously occupied by the sacrificial material layers 42 .
- Each backside recess 43 can be a laterally extending cavity having a lateral dimension that is greater than the vertical extent of the cavity. In other words, the lateral dimension of each backside recess 43 can be greater than the height of the backside recess 43 .
- a plurality of backside recesses 43 can be formed in the volumes from which the second material of the sacrificial material layers 42 is removed.
- the memory openings in which the memory stack structures 55 are formed are herein referred to as front side openings or front side cavities in contrast with the backside recesses 43 .
- the memory array region 100 comprises an array of monolithic three-dimensional NAND strings having a plurality of device levels disposed above the substrate ( 9 , 10 ). In this case, each backside recess 43 can define a space for receiving a respective word line of the array of monolithic three-dimensional NAND strings.
- Each of the plurality of backside recesses 43 can extend substantially parallel to the top surface of the substrate ( 9 , 10 ).
- a backside recess 43 can be vertically bounded by a top surface of an underlying insulating layer 32 and a bottom surface of an overlying insulating layer 32 .
- each backside recess 43 can have a uniform height throughout.
- Physically exposed surface portions of the optional pedestal channel portions 11 and the semiconductor material layer 10 can be converted into dielectric material portions by thermal conversion and/or plasma conversion of the semiconductor materials into dielectric materials.
- thermal conversion and/or plasma conversion can be employed to convert a surface portion of each pedestal channel portion 11 into a tubular dielectric spacer 116 , and to convert each physically exposed surface portion of the semiconductor material layer 10 into a planar dielectric portion 616 .
- each tubular dielectric spacer 116 can be topologically homeomorphic to a torus, i.e., generally ring-shaped.
- an element is topologically homeomorphic to a torus if the shape of the element can be continuously stretched without destroying a hole or forming a new hole into the shape of a torus.
- the tubular dielectric spacers 116 include a dielectric material that includes the same semiconductor element as the pedestal channel portions 11 and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the tubular dielectric spacers 116 is a dielectric material.
- the tubular dielectric spacers 116 can include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of the pedestal channel portions 11 .
- each planar dielectric portion 616 includes a dielectric material that includes the same semiconductor element as the semiconductor material layer and additionally includes at least one non-metallic element such as oxygen and/or nitrogen such that the material of the planar dielectric portions 616 is a dielectric material.
- the planar dielectric portions 616 can include a dielectric oxide, a dielectric nitride, or a dielectric oxynitride of the semiconductor material of the semiconductor material layer 10 .
- Dopants in the drain regions 63 , the source regions 61 , and the semiconductor channels 60 can be activated during the anneal process that forms the planar dielectric portions 616 and the tubular dielectric spacers 116 . Alternatively, an additional anneal process may be performed to active the electrical dopants in the drain regions 63 , the source regions 61 , and the semiconductor channels 60 .
- a backside blocking dielectric layer 44 can be optionally formed.
- the backside blocking dielectric layer 44 if present, comprises a dielectric material that functions as a control gate dielectric for the control gates to be subsequently formed in the backside recesses 43 .
- the backside blocking dielectric layer 44 is optional. In case the blocking dielectric layer 52 is omitted, the backside blocking dielectric layer 44 is present.
- the backside blocking dielectric layer 44 can be formed in the backside recesses 43 and on a sidewall of the backside trench 79 .
- the backside blocking dielectric layer 44 can be formed directly on horizontal surfaces of the insulating layers 32 and sidewalls of the memory stack structures 55 within the backside recesses 43 . If the backside blocking dielectric layer 44 is formed, formation of the tubular dielectric spacers 116 and the planar dielectric portion 616 prior to formation of the backside blocking dielectric layer 44 is optional.
- the backside blocking dielectric layer 44 can be formed by a conformal deposition process such as atomic layer deposition (ALD).
- the backside blocking dielectric layer 44 can consist essentially of aluminum oxide.
- the thickness of the backside blocking dielectric layer 44 can be in a range from 1 nm to 15 nm, such as 2 to 6 nm, although lesser and greater thicknesses can also be employed.
- the dielectric material of the backside blocking dielectric layer 44 can be a dielectric metal oxide such as aluminum oxide, a dielectric oxide of at least one transition metal element, a dielectric oxide of at least one Lanthanide element, a dielectric oxide of a combination of aluminum, at least one transition metal element, and/or at least one Lanthanide element.
- the backside blocking dielectric layer 44 can include a silicon oxide layer.
- the backside blocking dielectric layer 44 can be deposited by a conformal deposition method such as chemical vapor deposition or atomic layer deposition.
- the backside blocking dielectric layer 44 is formed on the sidewalls of the backside trenches 79 , horizontal surfaces and sidewalls of the insulating layers 32 , the portions of the sidewall surfaces of the memory stack structures 55 that are physically exposed to the backside recesses 43 , and a top surface of the planar dielectric portion 616 .
- a backside cavity 79 ′ is present within the portion of each backside trench 79 that is not filled with the backside blocking dielectric layer 44 .
- a metallic barrier layer 46 M can be deposited in the backside recesses 43 .
- the metallic barrier layer 46 M includes an electrically conductive metallic material that can function as a diffusion barrier layer and/or adhesion promotion layer for a metallic fill material to be subsequently deposited.
- the metallic barrier layer 46 M can include a conductive metallic nitride material such as TiN, TaN, WN, or a stack thereof, or can include a conductive metallic carbide material such as TiC, TaC, WC, or a stack thereof.
- the metallic barrier layer 46 M can be deposited by a conformal deposition process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD).
- the thickness of the metallic barrier layer 46 M can be in a range from 2 nm to 8 nm, such as from 3 nm to 6 nm, although lesser and greater thicknesses can also be employed.
- the metallic barrier layer 46 M can consist essentially of a conductive metal nitride such as TiN.
- a metal fill material is deposited in the plurality of backside recesses 43 , on the sidewalls of the at least one the backside trench 79 , and over the top surface of the contact-level dielectric layer 73 to form a metallic fill material layer 46 F.
- the metallic fill material can be deposited by a conformal deposition method, which can be, for example, chemical vapor deposition (CVD), atomic layer deposition (ALD), electroless plating, electroplating, or a combination thereof.
- the metallic fill material layer 46 F can consist essentially of at least one elemental metal.
- the at least one elemental metal of the metallic fill material layer 46 F can be selected, for example, from tungsten, cobalt, ruthenium, titanium, and tantalum.
- the metallic fill material layer 46 F can consist essentially of a single elemental metal.
- the metallic fill material layer 46 F can be deposited employing a fluorine-containing precursor gas such as WF 6 .
- the metallic fill material layer 46 F can be a tungsten layer including a residual level of fluorine atoms as impurities.
- the metallic fill material layer 46 F is spaced from the insulating layers 32 and the memory stack structures 55 by the metallic barrier layer 46 M, which can block diffusion of fluorine atoms therethrough.
- a plurality of electrically conductive layers 46 can be formed in the plurality of backside recesses 43 , and a continuous electrically conductive material layer 46 L can be formed on the sidewalls of each backside trench 79 and over the contact-level dielectric layer 73 .
- Each electrically conductive layer 46 includes a portion of the metallic barrier layer 46 M and a portion of the metallic fill material layer 46 F that are located between a vertically neighboring pair of dielectric material layers such as a pair of insulating layers 32 .
- the continuous electrically conductive material layer 46 L includes a continuous portion of the metallic barrier layer 46 M and a continuous portion of the metallic fill material layer 46 F that are located in the backside trenches 79 or above the contact-level dielectric layer 73 .
- Each sacrificial material layer 42 can be replaced with an electrically conductive layer 46 .
- a backside cavity 79 ′ is present in the portion of each backside trench 79 that is not filled with the backside blocking dielectric layer 44 and the continuous electrically conductive material layer 46 L.
- a tubular dielectric spacer 116 laterally surrounds a pedestal channel portion 11 .
- a bottommost electrically conductive layer 46 laterally surrounds each tubular dielectric spacer 116 upon formation of the electrically conductive layers 46 .
- the deposited metallic material of the continuous electrically conductive material layer 46 L is etched back from the sidewalls of each backside trench 79 and from above the contact-level dielectric layer 73 , for example, by an isotropic wet etch, an anisotropic dry etch, or a combination thereof.
- Each remaining portion of the deposited metallic material in the backside recesses 43 constitutes an electrically conductive layer 46 .
- Each electrically conductive layer 46 can be a conductive line structure.
- the sacrificial material layers 42 are replaced with the electrically conductive layers 46 .
- Each electrically conductive layer 46 can function as a combination of a plurality of control gate electrodes located at a same level and a word line electrically interconnecting, i.e., electrically shorting, the plurality of control gate electrodes located at the same level.
- the plurality of control gate electrodes within each electrically conductive layer 46 are the control gate electrodes for the vertical memory devices including the memory stack structures 55 .
- each electrically conductive layer 46 can be a word line that functions as a common control gate electrode for the plurality of vertical memory devices.
- the removal of the continuous electrically conductive material layer 46 L can be selective to the material of the backside blocking dielectric layer 44 .
- a horizontal portion of the backside blocking dielectric layer 44 can be present at the bottom of each backside trench 79 .
- the removal of the continuous electrically conductive material layer 46 L may not be selective to the material of the backside blocking dielectric layer 44 or, the backside blocking dielectric layer 44 may not be employed.
- the planar dielectric portions 616 can be removed during removal of the continuous electrically conductive material layer 46 L.
- a backside cavity 79 ′ is present within each backside trench 79 .
- an insulating material layer can be formed in the backside trenches 79 and over the contact-level dielectric layer 73 by a conformal deposition process.
- exemplary conformal deposition processes include, but are not limited to, chemical vapor deposition and atomic layer deposition.
- the insulating material layer includes an insulating material such as silicon oxide, silicon nitride, a dielectric metal oxide, an organosilicate glass, or a combination thereof.
- the insulating material layer can include silicon oxide.
- the insulating material layer can be formed, for example, by low pressure chemical vapor deposition (LPCVD) or atomic layer deposition (ALD).
- the thickness of the insulating material layer can be in a range from 1.5 nm to 60 nm, although lesser and greater thicknesses can also be employed.
- the insulating material layer can be formed directly on surfaces of the backside blocking dielectric layer 44 and directly on the sidewalls of the electrically conductive layers 46 . If a backside blocking dielectric layer 44 is not employed, the insulating material layer can be formed directly on sidewalls of the insulating layers 32 and directly on sidewalls of the electrically conductive layers 46 .
- An anisotropic etch is performed to remove horizontal portions of the insulating material layer from above the contact-level dielectric layer 73 and at the bottom of each backside trench 79 .
- Each remaining portion of the insulating material layer constitutes an insulating spacer 74 .
- a backside cavity 79 ′ is present within a volume surrounded by each insulating spacer 74 .
- a top surface of the semiconductor material layer 10 can be physically exposed at the bottom of each backside trench 79 .
- An upper portion of the semiconductor material layer 10 that extends between the source region 61 and the plurality of pedestal channel portions 11 constitutes a horizontal semiconductor channel 59 for a plurality of field effect transistors.
- the horizontal semiconductor channel 59 is connected to multiple vertical semiconductor channels 60 through respective pedestal channel portions 11 .
- the horizontal semiconductor channel 59 contacts the source region 61 and the plurality of pedestal channel portions 11 .
- a bottommost electrically conductive layer 46 provided upon formation of the electrically conductive layers 46 within the alternating stack ( 32 , 46 ) can comprise a select gate electrode for the field effect transistors.
- Each source region 61 is formed in an upper portion of the substrate ( 9 , 10 ).
- Semiconductor channels ( 59 , 11 , 60 ) extend between each source region 61 and a respective set of drain regions 63 .
- the semiconductor channels ( 59 , 11 , 60 ) include the vertical semiconductor channels 60 of the memory stack structures 55 .
- a backside contact via structure 76 can be formed within each backside cavity 79 ′. Each contact via structure 76 can fill a respective backside cavity 79 ′.
- the contact via structures 76 can be formed by depositing at least one conductive material in the remaining unfilled volume (i.e., the backside cavity 79 ′) of the backside trench 79 .
- the at least one conductive material can include a conductive liner 76 A and a conductive fill material portion 76 B.
- the conductive liner 76 A can include a conductive metallic liner such as TiN, TaN, WN, TiC, TaC, WC, an alloy thereof, or a stack thereof.
- the thickness of the conductive liner 76 A can be in a range from 3 nm to 30 nm, although lesser and greater thicknesses can also be employed.
- the conductive fill material portion 76 B can include a metal or a metallic alloy.
- the conductive fill material portion 76 B can include W, Cu, Al, Co, Ru, Ni, an alloy thereof, or a stack thereof.
- the at least one conductive material can be planarized employing the contact-level dielectric layer 73 overlying the alternating stack ( 32 , 46 ) as a stopping layer. If chemical mechanical planarization (CMP) process is employed, the contact-level dielectric layer 73 can be employed as a CMP stopping layer.
- CMP chemical mechanical planarization
- Each remaining continuous portion of the at least one conductive material in the backside trenches 79 constitutes a backside contact via structure 76 .
- the backside contact via structure 76 extends through the alternating stack ( 32 , 46 ), and contacts a top surface of the source region 61 . If a backside blocking dielectric layer 44 is employed, the backside contact via structure 76 can contact a sidewall of the backside blocking dielectric layer 44 .
- At least one dielectric material such as silicon oxide, may be conformally deposited in the backside trenches 79 by a conformal deposition process.
- Each portion of the deposited dielectric material that fills a backside trench 79 constitutes a backside trench fill structure.
- each backside trench fill structure may fill the entire volume of a backside trench 79 and may consist essentially of at least one dielectric material.
- the source region 61 may be omitted, and a horizontal source line (e.g., direct strap contact) may contact an side of the lower portion of the semiconductor channel 60 .
- the staircase region 300 contains horizontal steps 48 .
- the top of each step 48 may comprise a top surface of an insulating layer 32 as shown in FIG. 12A .
- the top of each step 48 may comprise a top surface of an electrically conductive layer 46 .
- Each horizontal step 48 is separated from adjacent horizontal steps 48 in the same level in the bit line horizontal direction BL by the backside trench 79 filled with a dielectric material or with the contact via structure 76 .
- a first etch mask layer 77 can be formed above the contact-level dielectric layer 73 .
- the first etch mask layer 77 includes a patterning film including a carbon-based material such as amorphous carbon, diamond-like carbon, or a compound thereof.
- the first etch mask layer 77 may include Advanced Patterning Film (APF) commercially available from Applied Materials, Inc.TM
- the first etch mask layer 77 can be patterned to form an array of openings 171 therethrough.
- a photoresist layer (not shown) can be applied over the first etch mask layer 77 , and can be patterned by lithographic exposure and development.
- Each of the openings 171 in the first etch mask layer 77 can be formed within the area of a respective one of the steps 48 .
- the number of opening 171 within the area of each step 48 can be at least the total number of electrically conductive layers 46 in the step 48 .
- the steps 48 can be vertically offset from each other by K times the vertical distance between top surfaces of a vertically neighboring pair of insulating layers 32 , where K is an integer greater than 1, such as an integer in a range from 2 to 2 N , and N is an integer in a range from 2 to 6.
- K is four
- each area of the step 48 includes at least K (e.g., four) openings 171 through the first etch mask layer 77 .
- each horizontal bottom surface segment of the stepped surfaces of the retro-stepped dielectric material portion 65 overlies a respective horizontal step 48 .
- each of the openings 171 in the first etch mask layer 77 can be formed within the area of a respective one of the horizontal bottom surface segments of the stepped surfaces of the retro-stepped dielectric material portion 65 .
- the number of opening 171 within the area of each horizontal bottom surface segment of the stepped surfaces of the retro-stepped dielectric material portion 65 can be at least the total number of electrically conductive layers 46 contacting the vertical sidewall segment extending downward from an edge of the respective horizontal bottom surface segment.
- the horizontal bottom surface segments of the stepped surfaces of the retro-stepped dielectric material portion 65 can be vertically offset from each other by K times the vertical distance between top surfaces of a vertically neighboring pair of insulating layers 32 , where K is an integer greater than 1, such as an integer in a range from 2 to 2 N , and N is an integer in a range from 2 to 6.
- K is four
- each area of a horizontal bottom surface segment of the retro-stepped dielectric material portion 65 includes at least K (e.g., four) openings 171 through the first etch mask layer 77 .
- the openings 171 through the first etch mask layer 77 can be formed in an array configuration such as a two-dimensional array configuration.
- the photoresist layer can be removed, for example, by ashing.
- a first anisotropic etch process can be performed to transfer the pattern of the openings 171 through the contact-level dielectric layer 73 and through the retro-stepped dielectric material portion 65 .
- the top of each step 48 in the staircase region 300 comprises an insulating layer 32 rather than an electrically conductive layer 46
- the openings 171 also extend through the insulating layer 32 on top of each step 48 .
- such insulating layer 32 on top of the step contacts a horizontal bottom surface segment of the stepped surfaces of the retro-stepped dielectric material portion 65 .
- the first anisotropic etch process forms via cavities 850 underneath each opening 171 through the first etch mask layer 77 .
- the via cavities 850 as formed by the first anisotropic etch process can have an etch chemistry that etches the dielectric materials of the contact-level dielectric layer 73 , the retro-stepped dielectric material portion 65 , and the insulating layers 32 selective to the metallic material of the electrically conductive layers 46 .
- each portion of the backside blocking dielectric layers 44 that underlie the via cavities 850 can be removed to physically expose a top surface of an electrically conductive layer 46 under the via cavities 850 .
- a set of via cavities 850 can be formed through each step 48 and through each horizontal bottom surface segment of the retro-stepped dielectric material portion 65 .
- a first set of via cavities 850 can be formed through a first step 48 and through first horizontal bottom surface segment of the retro-stepped dielectric material portion 65
- a second set of via cavities 850 can be formed through a second step 48 and through a second horizontal bottom surface segment of the retro-stepped dielectric material portion 65 , etc.
- Each set of via cavities 850 extending through a respective step 48 and horizontal bottom surface segment of the retro-stepped dielectric material portion 65 can include more than one (i.e., a plurality) of via cavities 850 .
- each set of via cavities 850 can include a respective first via cavity, a respective second via cavity, etc.
- Each set of via cavities 850 includes at least K via cavities 850 , in which K is an integer greater than 1.
- a first via cavity 85 A, a second via cavity 85 B, a third via cavity 85 C, and a fourth via cavity 85 D of each set of via cavities 850 extend through a step 48 and a horizontal bottom surface segment of the retro-stepped dielectric material portion down to a top surface of a respective first electrically conductive layer 461 in each step 48 by performing the first anisotropic etch process.
- a first via cavity 85 A, a second via cavity 85 B, a third via cavity 85 C, and a fourth via cavity 85 D of a first set of via cavities can extend through a first step 48 A and a first one of the horizontal bottom surface segments, while a first via cavity 85 A, a second via cavity 85 B, a third via cavity 85 C, and a fourth via cavity 85 D of a second set of via cavities ( 85 A, 85 B, 85 C, 85 D) can extend through a second step 48 B and a second one of the horizontal bottom surface segments, etc.
- each set of via cavities 850 vertically extending through a common step 48 and a common horizontal bottom surface segment of the retro-stepped dielectric material portion 65 includes at least a respective first via cavity 85 A and a respective second via cavity 85 B.
- the first etch mask layer 77 may be consumed during the first anisotropic etch process, or may be removed after the first anisotropic etch process, for example, by ashing.
- each step 48 includes four electrically conductive layers 46 and in which vertical surface segment of the retro-stepped dielectric material portion 65 contacts four insulating layers and a set of via cavities ( 85 A, 85 B, 85 C, 85 D) is formed through each horizontal bottom surface segment
- each step 48 includes two, three, five or more electrically conductive layers 46
- each set of via cavities 850 vertically extending through a horizontal bottom surface segment of a retro-stepped dielectric material portion 65 includes two, three, five, or more via cavities 85 .
- the number of via cavities 850 within each set of via cavities 850 vertically extending through each step 48 and through each a horizontal bottom surface segment of a retro-stepped dielectric material portion 65 is at least the same as the number of electrically conductive layers 46 in each step 48 and is at least he same as the number of insulating layers 32 that contacts a vertical sidewall segment that extends downward from an edge of the horizontal bottom surface segment of a retro-stepped dielectric material portion 65 , i.e., can be at least the number K discussed above.
- a sacrificial cavity fill material can be deposited in the via cavities 850 by a conformal or non-conformal deposition process.
- the sacrificial cavity fill material may include any sacrificial fill material that can be subsequently removed selective to the material of the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 .
- the sacrificial cavity fill material may include a semiconductor material such as amorphous silicon, polysilicon, germanium, or a silicon-germanium alloy.
- the sacrificial cavity fill material may include amorphous carbon or diamond-like carbon.
- Excess portions of the sacrificial cavity fill material can be removed from above the horizontal plane including the top surface of the contact-level dielectric layer 73 by a planarization process such as a chemical mechanical planarization process.
- a planarization process such as a chemical mechanical planarization process.
- Each remaining portion of the sacrificial cavity fill material that fills a respective one of the via cavities 850 constitutes a primary sacrificial via cavity fill structure 181 .
- the primary sacrificial via cavity fill structures 181 can include, for example, a first primary sacrificial via cavity fill structure 81 A that fills a respective first via cavity 85 A, a second primary sacrificial via cavity fill structure 81 B that fills a respective second via cavity 85 B, a third primary sacrificial via cavity fill structure 81 C that fills a respective third via cavity 85 C, and a fourth primary sacrificial via cavity fill structure 81 D that fills a respective fourth via cavity 85 D.
- a first sacrificial etch mask layer 161 can be formed over the contact-level dielectric layer 73 and the primary sacrificial via cavity fill structures 181 .
- the first sacrificial etch mask layer 161 may include the same material as the insulating layers 32 .
- each of the insulating layers 32 and the first sacrificial etch mask layer 161 can comprise undoped silicate glass (e.g., silicon oxide) or a doped silicate glass.
- the thickness of the first sacrificial etch mask layer 161 can be selected such that the entirety of the first sacrificial etch mask layer 161 can be removed during a subsequent second anisotropic etch process, which is described below.
- openings 172 can be formed through the first sacrificial etch mask layer 161 by applying and lithographically patterning a photoresist layer (not shown) over the first sacrificial etch mask layer 161 , and by transferring the pattern of the openings in the photoresist layer through the first sacrificial etch mask layer 161 .
- the photoresist layer can be subsequently removed, for example, by ashing.
- the pattern of the openings 172 through the first sacrificial etch mask layer 161 can be selected such that an opening 172 through the first sacrificial etch mask layer 161 is located over some but not all of the primary sacrificial via cavity fill structures 181 .
- an opening 172 through the first sacrificial etch mask layer 161 is located over each even-numbered primary sacrificial via cavity fill structure ( 81 B, 81 D) while the first sacrificial etch mask layer 161 covers each odd-numbered primary sacrificial via cavity fill structure ( 81 A, 81 C).
- an opening 172 though the first sacrificial etch mask layer 161 can be provided over each second primary sacrificial via cavity fill structure 81 B, and each first primary sacrificial via cavity fill structure 81 A can be covered by the first sacrificial etch mask layer 161 .
- the opening 172 through the first sacrificial etch mask layer 161 is located over each odd-numbered but not over each even-numbered sacrificial via cavity structure.
- a first subset of the primary sacrificial via cavity fill structures 181 that underlie openings through the first sacrificial etch mask layer 161 can be removed selective to the first sacrificial etch mask layer 161 , the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 .
- a wet etch process or an ashing process may be employed to remove the first subset of the primary sacrificial via cavity fill structures 181 .
- the first sacrificial etch mask layer 161 protects a second subset of the primary sacrificial via cavity fill structures 181 .
- the even-numbered primary sacrificial via cavity fill structures ( 81 B, 81 D) can be removed without removing the odd-numbered primary sacrificial via cavity fill structure ( 81 A, 81 C) (or vice-versa).
- a second anisotropic etch process can be performed to vertically extend the even-numbered via cavities ( 85 B, 85 D), i.e., the subset of the via cavities 850 from which the even-numbered primary sacrificial via cavity fill structure ( 81 B, 81 D) are removed at the processing steps of FIG. 17 .
- the second anisotropic etch is a via cavity extension etch process that vertically extends the even-numbered via cavities ( 85 B, 85 D), and is herein referred to as a first via cavity extension etch process.
- the second anisotropic etch process vertically extends the even-numbered via cavities ( 85 B, 85 D) through at least one electrically conductive layer 46 and at least one of the insulating layers 32 down to a top surface of a respective electrically conductive layer 46 without vertically extending the odd-numbered via cavities ( 85 A, 85 C).
- each step 48 contains 2 N pairs of an insulating layer 32 and an electrically conductive layer 46 and the vertical sidewall segment of the retro-stepped dielectric material portion extends over 2 N pairs of an insulating layer 32 and an electrically conductive layer 46
- the even-numbered via cavities ( 85 A, 85 D) can be vertically extended by over 2 N ⁇ 1 pairs of an insulating layer 32 and an electrically conductive layer 46 .
- N is 2, and the second anisotropic etch process vertically extends the even-numbered via cavities ( 85 B, 85 D) through two electrically conductive layers 46 and two insulating layers 32 .
- the thickness of the first sacrificial etch mask layer 161 can be selected to be collaterally etched during the second anisotropic etch process.
- the first sacrificial etch mask layer 161 can be removed concurrently with vertical extension of the even-numbered via cavities ( 85 A, 85 D).
- the first sacrificial etch mask layer 161 can have the same material as the insulating layers 32 , and can have a thickness that is the sum of 2 N ⁇ 1 times the thickness of an insulating layer 32 and a thickness that corresponds to the collateral etch rate of the material of the first sacrificial etch mask layer 161 during etching of 2 N ⁇ 1 of electrically conductive layers 46 .
- a sacrificial cavity fill material can be deposited in the vertically extended subset of the via cavities 850 by a conformal or non-conformal deposition process.
- the sacrificial cavity fill material may include any sacrificial fill material that can be subsequently removed selective to the material of the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 .
- the sacrificial cavity fill material may include a semiconductor material such as amorphous silicon, polysilicon, germanium, or a silicon-germanium alloy.
- the sacrificial cavity fill material may include amorphous carbon or diamond-like carbon.
- Excess portions of the sacrificial cavity fill material can be removed from above the horizontal plane including the top surface of the contact-level dielectric layer 73 by a planarization process such as a chemical mechanical planarization process.
- a planarization process such as a chemical mechanical planarization process.
- Each remaining portion of the sacrificial cavity fill material that fills the vertically extended via cavities 850 constitutes a secondary sacrificial via cavity fill structure 182 .
- the secondary sacrificial via cavity fill structures 182 can fill the extended via cavities (e.g., the extended even-numbered via cavities).
- a second sacrificial etch mask layer 162 can be formed over the contact-level dielectric layer 73 and the sacrificial via cavity fill structures ( 181 , 182 ).
- the second sacrificial etch mask layer 162 may include the same material as the insulating layers 32 .
- each of the insulating layers 32 and the second sacrificial etch mask layer 162 can comprise undoped silicate glass or a doped silicate glass.
- the thickness of the second sacrificial etch mask layer 162 can be selected such that the entirety of the second sacrificial etch mask layer 162 can be removed during a subsequent third anisotropic etch process, which is described below.
- Openings 174 can be formed through the second sacrificial etch mask layer 162 by applying and lithographically patterning a photoresist layer (not shown) over the second sacrificial etch mask layer 162 , and by transferring the pattern of the openings in the photoresist layer through the second sacrificial etch mask layer 162 .
- the photoresist layer can be subsequently removed, for example, by ashing.
- the pattern of the openings 174 through the second sacrificial etch mask layer 162 can be selected such that openings 174 through the second sacrificial etch mask layer 162 overlie one half of the sacrificial via cavity fill structures ( 181 , 182 ) that fill odd-numbered via cavities and one half of the sacrificial via cavity fill structures ( 181 , 182 ) that fill even-numbered via cavities.
- the complementary one half of the sacrificial via cavity fill structures ( 181 , 182 ) that fill odd-numbered via cavities and the complementary one half of the sacrificial via cavity fill structures ( 181 , 182 ) that fill even-numbered via cavities are covered by the second sacrificial etch mask layer 162 .
- a first subset of the sacrificial via cavity fill structures ( 181 , 182 ) that underlie openings through the second sacrificial etch mask layer 162 can be removed selective to the second sacrificial etch mask layer 162 , the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 .
- a wet etch process or an ashing process may be employed to remove the first subset of the sacrificial via cavity fill structures ( 181 , 182 ).
- the second sacrificial etch mask layer 162 protects a second subset of the sacrificial via cavity fill structures ( 181 , 182 ).
- the first subset of the sacrificial via cavity fill structures ( 181 , 182 ) can be removed without removing the second subset of the sacrificial via cavity fill structure ( 181 , 182 ).
- a third anisotropic etch process can be performed to vertically extend the via cavities 850 that are not filled with the sacrificial via cavity fill structures ( 181 , 182 ).
- the third anisotropic etch is a via cavity extension etch process that vertically extends the vacant via cavities 850 , and is herein referred to as a second via cavity extension etch process.
- the third anisotropic etch process vertically extends the vacant via cavities 850 through at least one electrically conductive layer 46 and at least one of the insulating layers 32 down to a top surface of a respective electrically conductive layer 46 without vertically extending the via cavities that are filled with the sacrificial via cavity fill structures ( 181 , 182 ).
- each step 48 contains 2 N pairs of an insulating layer 32 and an electrically conductive layer 46 and if each vertical sidewall segment of the retro-stepped dielectric material portion extends over 2 N pairs of an insulating layer 32 and an electrically conductive layer 46 , then the vacant via cavities 850 can be vertically extended by over 2 N ⁇ 2 pairs of an insulating layer 32 and an electrically conductive layer 46 .
- N is 2, and the third anisotropic etch process vertically extends the vacant via cavities 850 through an electrically conductive layer 46 and an insulating layer 32 .
- the thickness of the second sacrificial etch mask layer 162 can be selected to be collaterally etched during the third anisotropic etch process.
- the second sacrificial etch mask layer 162 can be removed concurrently with vertical extension of the vacant via cavities 850 .
- the second sacrificial etch mask layer 162 can have the same material as the insulating layers 32 , and can have a thickness that is the sum of 2 N ⁇ 2 times the thickness of an insulating layer 32 and a thickness that corresponds to the collateral etch rate of the material of the second sacrificial etch mask layer 162 during etching of 2 N ⁇ 2 of electrically conductive layers 46 .
- FIGS. 19-21 can be repeated with appropriate variations in the pattern of the openings through a respective sacrificial etch mask layer.
- a subset of the via cavities can be vertically extended by a depth corresponding to 2 i times the thickness of a pair of an insulating layer 32 and an electrically conductive layer 46 , in which i is an integer in a range from 0 to N ⁇ 2.
- repetition of the via extension etch processes N time can generate a set of 2 N via cavities 850 that vertically extends through a respective horizontal bottom surface segment of the retro-stepped dielectric material portion 65 .
- remaining sacrificial via cavity fill structures ( 181 , 182 ) filling the via cavities 850 can be removed selective to the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 . All via cavities 850 are vacant at this step.
- a photoresist layer (not shown) can be applied over the contact-level dielectric layer 73 , and can be lithographically patterned to form openings over the memory opening fill structures 58 .
- An anisotropic etch process can be performed to form via cavities that vertically extend to a top surface of a respective one of the drain regions 63 .
- the via cavities are herein referred to as drain contact via cavities 87 .
- the photoresist layer can be subsequently removed, for example, by ashing.
- a conformal dielectric spacer material layer 82 L can be deposited in the various via cavities ( 850 , 87 ).
- the conformal dielectric spacer material layer 82 L includes a dielectric material such as silicon oxide, silicon nitride, and/or a dielectric metal oxide (such as aluminum oxide or hafnium oxide).
- the conformal dielectric spacer material layer 82 L can be formed by a conformal deposition process such as a chemical vapor deposition process.
- the thickness of the conformal dielectric spacer material layer 82 L can be in a range from 3 nm to 60 nm, such as from 6 nm to 30 nm, although lesser and greater thicknesses can also be employed.
- an anisotropic etch process can be performed to remove horizontal portions of the conformal dielectric spacer material layer 82 L.
- Each remaining cylindrical portion of the conformal dielectric spacer material layer 82 L located in the via cavities 850 extending to a respective one of the electrically conductive layers 46 comprises a dielectric spacer, which is herein referred to as a layer contact dielectric spacer 82 .
- the layer contact dielectric spacers 82 include first dielectric spacers 82 A located within the first via cavities 85 A, second dielectric spacers 82 B located within the second via cavities 85 B, third dielectric spacers 82 C located within the third via cavities 85 C, fourth dielectric spacers 82 D located within the fourth via cavities 85 D, etc.
- Each remaining cylindrical portion of the conformal dielectric spacer material layer 82 L located in the drain contact via cavities 87 comprises a drain contact dielectric spacer 84 .
- additional contact via cavities vertically extending to the semiconductor devices 700 in the peripheral devices can be optionally formed.
- At least one conductive material can be deposited in the various via cavities by a respective conformal deposition process.
- the at least one conductive material can include a metallic nitride barrier layer including a metallic barrier material (such as TiN, TaN, WN, TiC, TaC, or WC), and a metallic fill material (such as Cu, W, Mo, Ru, Co, or compounds or alloys thereof) that is deposited on the metallic barrier material. Excess portions of the at least one conductive material can be removed from above the horizontal plane including the top surface of the contact-level dielectric layer 73 .
- Remaining portions of the at least one conductive material in the via cavities 850 comprise contact via structures, which are herein referred to as layer contact via structures 86 .
- Each layer contact via structure 86 contacts a top surface of a respective one of the electrically conductive layers 46 (e.g., word line or select gate line).
- Remaining portions of the at least one conductive material in the drain contact via cavities 87 comprise drain contact via structures 88 .
- Remaining portions of the at least one conductive material in the via cavities extending to the semiconductor devices 700 comprise peripheral contact via structures 8 P.
- Each contiguous combination of a layer contact via structure 86 and a layer contact dielectric spacer 82 constitutes a laterally isolated contact structure ( 86 , 82 ).
- Each via cavity 850 vertically extends to a respective one of the electrically conductive layers 46 . While two patterns of four laterally isolated contact structures ( 86 , 82 ) are expressly illustrated in FIG. 26A , it is understood that multiple patterns of two, four, six, etc. laterally isolated contact structures ( 86 , 82 ) can be repeated.
- each step 48 includes 2 N insulating layers, each vertical sidewall segment of the retro-stepped dielectric material portion 65 may contact sidewalls of 2 N insulating layers, and M vertical sidewall segments may be provided on the retro-stepped dielectric material portion.
- M sets of laterally isolated contact structures ( 86 , 82 ) can be provided, and each set of laterally isolated contact structures ( 86 , 82 ) can include 2 N of laterally isolated contact structures ( 86 , 82 ).
- the number N may be in a range from 1 to 6, although greater integers may also be employed.
- the number M may be in a range from 2 to 100, such as from 4 to 20, although a greater integer may also be employed. While the present disclosure is described employing drawings corresponding to the case in which N is equal to 2, the exemplary structure of the present disclosure can be generalized to structures in which N is 1 or a number greater than 2.
- FIGS. 27A to 37B illustrate steps in forming an alternative exemplary structure according to an alternative embodiment of the present disclosure.
- each step 48 includes two insulating layers 32 and two electrically conductive layers 46 . Only one step 48 is shown in FIGS. 27A to 37B for clarity.
- FIGS. 27A and 27B the steps of FIGS. 12A and 12B are performed to form the first etch mask layer 77 above the contact-level dielectric layer 73 . Only a portion of the structure of FIGS. 12A and 12B is shown in FIGS. 27A and 27B .
- the first etch mask layer 77 can be patterned to form an array of openings 171 therethrough, as described above. In this embodiment, two openings 171 in the first etch mask layer 77 are formed within the area of a respective one of the steps 48 (which are shown in FIG. 12A ).
- the first anisotropic etch process can be performed to transfer the pattern of the openings 171 through the contact-level dielectric layer 73 , through the retro-stepped dielectric material portion 65 (which is shown in FIG. 13 ) and through the insulating layer 32 on top of each step 48 , as described above with respect to FIG. 13 above.
- a first via cavity 85 A and a second via cavity 85 B of each set of via cavities extend down to a top surface of a respective first (i.e., upper) electrically conductive layer 46 (e.g., 46 A) in each step 48 by performing the first anisotropic etch process.
- the first etch mask layer 77 may be consumed during the first anisotropic etch process, or may be removed after the first anisotropic etch process, for example, by ashing.
- the primary sacrificial via cavity fill structures are formed in the first and second via cavities ( 85 A, 85 B), as described above with respect to FIG. 14 .
- the primary sacrificial via cavity fill structures include the first primary sacrificial via cavity fill structure 81 A that fills the respective first via cavity 85 A and the second primary sacrificial via cavity fill structure 81 B that fills the respective second via cavity 85 B.
- the first sacrificial etch mask layer 161 is formed over the contact-level dielectric layer 73 and the primary sacrificial via cavity fill structures ( 81 A, 81 B), as described above with respect to FIG. 15 .
- the opening 172 is formed through the first sacrificial etch mask layer 161 , as described above with respect to FIG. 15 .
- the opening 172 through the first sacrificial etch mask layer 161 is located over the second primary sacrificial via cavity fill structure 81 B, while the first sacrificial etch mask layer 161 covers the first primary sacrificial via cavity fill structure 81 A.
- the second primary sacrificial via cavity fill structure 81 B that underlies the opening 172 through the first sacrificial etch mask layer 161 is removed from the second via cavity 85 B, as described above with respect to FIG. 16 .
- the upper electrically conductive layer 46 in the step is exposed in the second via cavity 85 B.
- the second anisotropic etch process is performed to vertically extend the second via cavity 85 B, as described above with respect to FIG. 16 .
- the first sacrificial etch mask layer 161 may be consumed during the etching steps or separately etched away.
- the second anisotropic etch process vertically extends the second via cavity 85 B through the upper electrically conductive layer 46 (e.g., 46 A) and the lower insulating layer 32 down to a top surface of the lower electrically conductive layer 46 (e.g., 46 B) in each step without vertically extending the first via cavity 85 A.
- first sacrificial via cavity fill structure 81 A filling the first via cavity 85 A is be removed selective to the retro-stepped dielectric material portion 65 and the electrically conductive layers 46 , as described above with respect to FIG. 22 . All via cavities ( 85 A, 85 B) are vacant at this step.
- the conformal dielectric spacer material layer 82 L can be deposited in the first and second via cavities ( 85 A, 85 B), as described above with respect to FIG. 24 .
- the anisotropic etch process is performed to remove horizontal portions of the conformal dielectric spacer material layer 82 L, as described above with respect to FIG. 25 .
- the layer contact dielectric spacers 82 include the first dielectric spacer 82 A located within the first via cavity 85 A and a second dielectric spacer 82 B located within the second via cavity 85 B.
- the contact via structures 86 are formed in via cavities, as described above with respect to FIGS. 26A and 26B .
- the first contact via structure 86 A is formed in the first via cavity 85 A in contact with the upper electrically conductive layer 46 .
- the second contact via structure 86 B is formed in the second via cavity 85 B in contact with the lower electrically conductive layer 46 .
- the second dielectric spacer 82 B contacts the sidewalls of the upper electrically conductive layer exposed in the second via cavity 85 B, and contacts the top surface of the lower electrically conductive layer 46 exposed in the second via cavity 85 B.
- the second contact via structure 86 B is surrounded by the second dielectric spacer 82 B in the second via cavity 85 B and extends through upper electrically conductive layer 46 without contacting the upper electrically conductive layer 46 .
- a three-dimensional memory device which comprises: an alternating stack of insulating layers 32 and electrically conductive layers 46 containing a terrace region comprising a plurality of steps 48 , memory stack structures 55 extending through the alternating stack ( 32 , 46 ), a retro-stepped dielectric material portion 65 overlying terrace region of the alternating stack, first laterally isolated contact structures ( 82 A, 86 A) each including a respective first contact via structure 86 A and a respective first dielectric spacer 82 A, wherein the respective first contact via structure 86 A contacts a top surface of a respective upper electrically conductive layer 46 A of the electrically conductive layers 46 in the respective step 48 , and the respective first dielectric spacer 82 A extends through the retro-stepped dielectric material portion 65 and does not contact any of the electrically conductive layers 46 other than the respective upper electrically conductive layer 46 A in the respect step 48 , and second laterally isolated contact structures ( 82 B, 86 B
- Additional laterally isolated contact structures ⁇ ( 82 C, 86 C), ( 82 D, 86 D) ⁇ including a respective additional contact via structure ( 86 C, 86 D) and a respective additional dielectric spacer ( 82 C, 82 D) can be provided.
- the respective additional contact via structure ( 86 C, 86 D) contact top surfaces of respective additional electrically conductive layer ( 46 C, 46 D) of the electrically conductive layers 46 , and the respective additional dielectric spacers ( 82 C, 82 D) extend through the retro-stepped dielectric material portion 65 and respective additional electrically conductive layers ( 46 A, 46 C, or 46 B) and contact the respective additional electrically conductive layers ( 46 C, 46 D).
- the respective second dielectric spacer 82 B extends through a via cavity 85 B and contacts a sidewall of the upper electrically conductive layer 46 A exposed in the via cavity 85 B. In one embodiment, the respective second dielectric spacer 82 B contacts a sidewall of a respective one of the insulating layers 32 exposed in the via cavity 85 B.
- first dielectric spacers and the second dielectric spacers comprise a same dielectric material and have annular top surfaces located within a horizontal plane located above a top surface of the retro-stepped dielectric material portion 65 .
- first contact via structures 86 A and the second contact via structures 86 B have top surfaces located within the horizontal plane.
- each contact via structure 86 can have a top surface within the horizontal plane.
- annular bottom surface of the respective first dielectric spacer 82 A contacts a top surface of the respective upper electrically conductive layer 46 A
- annular bottom surface of the respective second dielectric spacer 82 B contacts the respective lower electrically conductive layer 46 B.
- a cylindrical portion of an outer sidewall of the respective second dielectric spacer 82 B contacts a cylindrical surface of the respective upper electrically conductive layer 46 A exposed in the via cavity 85 B.
- the respective second dielectric spacer 82 B contacts cylindrical sidewalls of at least two upper electrically conductive layers ( 46 A, 46 C) of the electrically conductive layers 46 exposed in the via cavity 85 B.
- the three-dimensional memory device comprises third laterally isolated contact structures ( 82 C, 86 C) including a respective third contact via structure 86 C and a respective third dielectric spacer 82 C, wherein the respective third contact via structure 86 C contacts a top surfaces of a respective third electrically conductive layer 46 C of electrically conductive layers 46 , and the respective third dielectric spacer 82 C extends through the retro-stepped dielectric material portion 65 .
- the retro-stepped dielectric material portion 65 comprises a contiguous set of surfaces that includes horizontal bottom surface segments and vertical surface segments, the horizontal bottom surface segments are vertically spaced apart from each other and are laterally spaced apart from each other; and each of the horizontal bottom surface segments other than a bottommost one of the horizontal bottom surface segments is adjoined to a respective pair of vertical surfaces segments of the vertical surface segments of the retro-stepped dielectric material portion 65 .
- each of the insulating layers 32 contacts has a respective sidewall that contacts a respective one of the vertical sidewall segments of the retro-stepped dielectric material portion 65
- one the vertical sidewall segments of the retro-stepped dielectric material portion 65 contacts sidewalls of at least two insulating layers 32 of the insulating layers ( 32 , 46 ).
- the alternating stack ( 32 , 46 ) has a vertical periodicity that is the same as a vertical separation distance between top surfaces of a vertically neighboring pair of insulating layers 32 within the alternating stack ( 32 , 46 ); top surfaces of the first electrically conductive layers 46 A are vertically offset from each other by multiples of K times the vertical periodicity, wherein K is an integer in a range from 2 to 2 N , and wherein N is an integer in a range from 2 to 6; and top surfaces of the second electrically conductive layers 46 B are vertically offset from each other multiples of K times the vertical periodicity.
- each of the memory stack structures 55 comprises a memory film 50 and a vertical semiconductor channel 60 which vertically extends through each layer within the alternating stack ( 32 , 46 ).
- the various embodiments of the present disclosure provide a compact terrace region in the staircase region 300 in which multiple contact via structures can be formed within the area of each step 48 .
- the number of steps 48 can be reduced relative to prior art terrace regions to simplify and reduce the number of steps in the process of forming the staircase region 300 .
- the total area of the staircase region 300 can be reduced to increase the device density in the three-dimensional memory device.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
Claims (20)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/999,388 US11410924B2 (en) | 2020-08-21 | 2020-08-21 | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
| US17/806,390 US12150300B2 (en) | 2020-08-21 | 2022-06-10 | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/999,388 US11410924B2 (en) | 2020-08-21 | 2020-08-21 | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/806,390 Continuation-In-Part US12150300B2 (en) | 2020-08-21 | 2022-06-10 | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220059454A1 US20220059454A1 (en) | 2022-02-24 |
| US11410924B2 true US11410924B2 (en) | 2022-08-09 |
Family
ID=80269826
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/999,388 Active 2041-02-02 US11410924B2 (en) | 2020-08-21 | 2020-08-21 | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US11410924B2 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220181273A1 (en) * | 2020-12-04 | 2022-06-09 | Samsung Electronics Co., Ltd. | Semiconductor devices and data storage systems including the same |
| US20220302153A1 (en) * | 2020-08-21 | 2022-09-22 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
| WO2025255251A1 (en) * | 2024-06-06 | 2025-12-11 | Micron Technology, Inc. | Memory device including high density conductive contacts |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11410924B2 (en) * | 2020-08-21 | 2022-08-09 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
| US11974430B2 (en) * | 2021-01-26 | 2024-04-30 | Micron Technology, Inc. | Microelectronic devices with dopant extensions near a GIDL region below a tier stack, and related methods and systems |
| JP2023141316A (en) * | 2022-03-23 | 2023-10-05 | キオクシア株式会社 | Semiconductor devices and semiconductor storage devices |
Citations (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5915167A (en) | 1997-04-04 | 1999-06-22 | Elm Technology Corporation | Three dimensional structure memory |
| US9853038B1 (en) * | 2017-01-20 | 2017-12-26 | Sandisk Technologies Llc | Three-dimensional memory device having integrated support and contact structures and method of making thereof |
| US9905573B1 (en) | 2016-08-30 | 2018-02-27 | Sandisk Technologies Llc | Three-dimensional memory device with angled word lines and method of making thereof |
| US9960181B1 (en) * | 2017-04-17 | 2018-05-01 | Sandisk Technologies Llc | Three-dimensional memory device having contact via structures in overlapped terrace region and method of making thereof |
| US20180261613A1 (en) | 2017-03-10 | 2018-09-13 | Sandisk Technologies Llc | Three-dimensional memory device with short-free source select gate contact via structure and method of making the same |
| US10141331B1 (en) * | 2017-05-29 | 2018-11-27 | Sandisk Technologies Llc | Three-dimensional memory device containing support pillars underneath a retro-stepped dielectric material and method of making thereof |
| US20180350879A1 (en) * | 2017-06-01 | 2018-12-06 | Sandisk Technologies Llc | Three-dimensional memory device with through-stack contact via structures and method of making thereof |
| US10181442B1 (en) * | 2017-11-30 | 2019-01-15 | Sandisk Technologies Llc | Three-dimensional memory device having L-shaped word lines and methods of making the same |
| US10192784B1 (en) * | 2018-02-22 | 2019-01-29 | Sandisk Technologies Llc | Three-dimensional memory device containing self-aligned contact via structures and methods of manufacturing the same |
| US10211215B1 (en) | 2017-11-30 | 2019-02-19 | Sandisk Technologies Llc | Three-dimensional memory device containing word lines having vertical protrusion regions and methods of making the same |
| US10217746B1 (en) | 2017-11-30 | 2019-02-26 | Sandisk Technologies Llc | Three-dimensional memory device having L-shaped word lines and a support structure and methods of making the same |
| US20190096808A1 (en) * | 2017-09-27 | 2019-03-28 | Sandisk Technologies Llc | Three-dimensional memory device with gated contact via structures and method of making thereof |
| US10304852B1 (en) * | 2018-02-15 | 2019-05-28 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures |
| US10355009B1 (en) | 2018-03-08 | 2019-07-16 | Sandisk Technologies Llc | Concurrent formation of memory openings and contact openings for a three-dimensional memory device |
| US20190229125A1 (en) | 2018-01-22 | 2019-07-25 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures that extend through word lines and method of making the same |
| US20190252404A1 (en) | 2018-02-15 | 2019-08-15 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US20190252403A1 (en) | 2018-02-15 | 2019-08-15 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US20190280001A1 (en) * | 2018-03-09 | 2019-09-12 | Sandisk Technologies Llc | Three-dimensional memory device containing replacement contact via structures and method of making the same |
| US20200035694A1 (en) * | 2018-02-15 | 2020-01-30 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US10700089B1 (en) * | 2019-02-12 | 2020-06-30 | Sandisk Technologies Llc | Three-dimensional memory device including locally thickened electrically conductive layers and methods of manufacturing the same |
| US10707233B1 (en) * | 2019-03-25 | 2020-07-07 | Sandisk Technologies Llc | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same |
| US20200258896A1 (en) * | 2019-02-11 | 2020-08-13 | Sandisk Technologies Llc | Three-dimensional memory devices using carbon-doped aluminum oxide backside blocking dielectric layer for etch resistivity enhancement and methods of making the same |
| US20210210428A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with via structures surrounded by perforated dielectric moat structure and methods of making the same |
| US20210210424A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with via structures surrounded by perforated dielectric moat structure and methods of making the same |
| US20210210503A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with dielectric isolated via structures and methods of making the same |
| US20210366808A1 (en) * | 2020-05-22 | 2021-11-25 | Sandisk Technologies Llc | Through-stack contact via structures for a three-dimensional memory device and methods of forming the same |
| US20220013534A1 (en) * | 2020-07-07 | 2022-01-13 | Micron Technology, Inc. | Microelectronic devices with lower recessed conductive structures and related methods and systems |
| US20220028879A1 (en) * | 2020-07-21 | 2022-01-27 | Sandisk Technologies Llc | Three-dimensional memory device with punch-through-resistant word lines and methods for forming the same |
| US20220045089A1 (en) * | 2020-08-05 | 2022-02-10 | Sandisk Technologies Llc | Three-dimensional memory device with double-sided stepped surfaces and method of making thereof |
| US20220051979A1 (en) * | 2020-01-07 | 2022-02-17 | Sandisk Technologies Llc | Three-dimensional memory device with dielectric isolated via structures and methods of making the same |
| US20220059454A1 (en) * | 2020-08-21 | 2022-02-24 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
-
2020
- 2020-08-21 US US16/999,388 patent/US11410924B2/en active Active
Patent Citations (43)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5915167A (en) | 1997-04-04 | 1999-06-22 | Elm Technology Corporation | Three dimensional structure memory |
| US9905573B1 (en) | 2016-08-30 | 2018-02-27 | Sandisk Technologies Llc | Three-dimensional memory device with angled word lines and method of making thereof |
| US20180061850A1 (en) | 2016-08-30 | 2018-03-01 | Sandisk Technologies Llc | Three-dimensional memory device with angled word lines and method of making thereof |
| US9853038B1 (en) * | 2017-01-20 | 2017-12-26 | Sandisk Technologies Llc | Three-dimensional memory device having integrated support and contact structures and method of making thereof |
| US20180261613A1 (en) | 2017-03-10 | 2018-09-13 | Sandisk Technologies Llc | Three-dimensional memory device with short-free source select gate contact via structure and method of making the same |
| US10256245B2 (en) | 2017-03-10 | 2019-04-09 | Sandisk Technologies Llc | Three-dimensional memory device with short-free source select gate contact via structure and method of making the same |
| US9960181B1 (en) * | 2017-04-17 | 2018-05-01 | Sandisk Technologies Llc | Three-dimensional memory device having contact via structures in overlapped terrace region and method of making thereof |
| US10141331B1 (en) * | 2017-05-29 | 2018-11-27 | Sandisk Technologies Llc | Three-dimensional memory device containing support pillars underneath a retro-stepped dielectric material and method of making thereof |
| US20180342531A1 (en) | 2017-05-29 | 2018-11-29 | Sandisk Technologies Llc | Three-dimensional memory device containing support pillars underneath a retro-stepped dielectric material and method of making thereof |
| US20180350879A1 (en) * | 2017-06-01 | 2018-12-06 | Sandisk Technologies Llc | Three-dimensional memory device with through-stack contact via structures and method of making thereof |
| US20190096808A1 (en) * | 2017-09-27 | 2019-03-28 | Sandisk Technologies Llc | Three-dimensional memory device with gated contact via structures and method of making thereof |
| US10453798B2 (en) | 2017-09-27 | 2019-10-22 | Sandisk Technologies Llc | Three-dimensional memory device with gated contact via structures and method of making thereof |
| US10181442B1 (en) * | 2017-11-30 | 2019-01-15 | Sandisk Technologies Llc | Three-dimensional memory device having L-shaped word lines and methods of making the same |
| US10211215B1 (en) | 2017-11-30 | 2019-02-19 | Sandisk Technologies Llc | Three-dimensional memory device containing word lines having vertical protrusion regions and methods of making the same |
| US10217746B1 (en) | 2017-11-30 | 2019-02-26 | Sandisk Technologies Llc | Three-dimensional memory device having L-shaped word lines and a support structure and methods of making the same |
| US20190229125A1 (en) | 2018-01-22 | 2019-07-25 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures that extend through word lines and method of making the same |
| US10727248B2 (en) | 2018-02-15 | 2020-07-28 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures |
| US20200035694A1 (en) * | 2018-02-15 | 2020-01-30 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US20190252404A1 (en) | 2018-02-15 | 2019-08-15 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US20190252396A1 (en) | 2018-02-15 | 2019-08-15 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US20190252403A1 (en) | 2018-02-15 | 2019-08-15 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures and method of making the same |
| US11049876B2 (en) * | 2018-02-15 | 2021-06-29 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures |
| US10304852B1 (en) * | 2018-02-15 | 2019-05-28 | Sandisk Technologies Llc | Three-dimensional memory device containing through-memory-level contact via structures |
| US10192784B1 (en) * | 2018-02-22 | 2019-01-29 | Sandisk Technologies Llc | Three-dimensional memory device containing self-aligned contact via structures and methods of manufacturing the same |
| US20190280003A1 (en) | 2018-03-08 | 2019-09-12 | Sandisk Technologies Llc | Three-dimensional memory device and method of making the same using concurrent formation of memory openings and contact openings |
| US10490569B2 (en) | 2018-03-08 | 2019-11-26 | Sandisk Technologies Llc | Three-dimensional memory device and method of making the same using concurrent formation of memory openings and contact openings |
| US10388666B1 (en) | 2018-03-08 | 2019-08-20 | Sandisk Technologies Llc | Concurrent formation of memory openings and contact openings for a three-dimensional memory device |
| US10355009B1 (en) | 2018-03-08 | 2019-07-16 | Sandisk Technologies Llc | Concurrent formation of memory openings and contact openings for a three-dimensional memory device |
| US20190280001A1 (en) * | 2018-03-09 | 2019-09-12 | Sandisk Technologies Llc | Three-dimensional memory device containing replacement contact via structures and method of making the same |
| US10608010B2 (en) | 2018-03-09 | 2020-03-31 | Sandisk Technologies Llc | Three-dimensional memory device containing replacement contact via structures and method of making the same |
| US20200258896A1 (en) * | 2019-02-11 | 2020-08-13 | Sandisk Technologies Llc | Three-dimensional memory devices using carbon-doped aluminum oxide backside blocking dielectric layer for etch resistivity enhancement and methods of making the same |
| US10700089B1 (en) * | 2019-02-12 | 2020-06-30 | Sandisk Technologies Llc | Three-dimensional memory device including locally thickened electrically conductive layers and methods of manufacturing the same |
| US10707233B1 (en) * | 2019-03-25 | 2020-07-07 | Sandisk Technologies Llc | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same |
| US20210210428A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with via structures surrounded by perforated dielectric moat structure and methods of making the same |
| US20210210424A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with via structures surrounded by perforated dielectric moat structure and methods of making the same |
| US20210210503A1 (en) * | 2020-01-07 | 2021-07-08 | Sandisk Technologies Llc | Three-dimensional memory device with dielectric isolated via structures and methods of making the same |
| US20220051979A1 (en) * | 2020-01-07 | 2022-02-17 | Sandisk Technologies Llc | Three-dimensional memory device with dielectric isolated via structures and methods of making the same |
| US20210366808A1 (en) * | 2020-05-22 | 2021-11-25 | Sandisk Technologies Llc | Through-stack contact via structures for a three-dimensional memory device and methods of forming the same |
| US20220013534A1 (en) * | 2020-07-07 | 2022-01-13 | Micron Technology, Inc. | Microelectronic devices with lower recessed conductive structures and related methods and systems |
| US20220028879A1 (en) * | 2020-07-21 | 2022-01-27 | Sandisk Technologies Llc | Three-dimensional memory device with punch-through-resistant word lines and methods for forming the same |
| US20220045089A1 (en) * | 2020-08-05 | 2022-02-10 | Sandisk Technologies Llc | Three-dimensional memory device with double-sided stepped surfaces and method of making thereof |
| WO2022031352A1 (en) * | 2020-08-05 | 2022-02-10 | Sandisk Technologies Llc | Three-dimensional memory device with double-sideded stepped surfaces and method of making thereof |
| US20220059454A1 (en) * | 2020-08-21 | 2022-02-24 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
Non-Patent Citations (7)
| Title |
|---|
| Endoh, T. et al., "Novel Ultra High Density Memory with a Stacked-Surrounding Gate Transistor (S-SGT) Structured Cell," IEDM Proc., (2001), 33-36. |
| U.S. Appl. No. 16/361,773, filed Mar. 22, 2019, SanDisk Technologies LLC. |
| U.S. Appl. No. 16/362,988, filed Mar. 25, 2019, SanDisk Technologies LLC. |
| U.S. Appl. No. 16/881,353, filed May 22, 2020, SanDisk Technologies LLC. |
| U.S. Appl. No. 16/918,463, filed Jul. 1, 2020, SanDisk Technologies LLC. |
| U.S. Appl. No. 16/918,493, filed Jul. 1, 2020, SanDisk Technologies LLC. |
| U.S. Appl. No. 16/934,445, filed Jul. 21, 2020, SanDisk Technologies LLC. |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220302153A1 (en) * | 2020-08-21 | 2022-09-22 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
| US12150300B2 (en) * | 2020-08-21 | 2024-11-19 | Sandisk Technologies Llc | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same |
| US20220181273A1 (en) * | 2020-12-04 | 2022-06-09 | Samsung Electronics Co., Ltd. | Semiconductor devices and data storage systems including the same |
| US11756900B2 (en) * | 2020-12-04 | 2023-09-12 | Samsung Electronics Co., Ltd. | Semiconductor devices and data storage systems including the same |
| US12027473B2 (en) | 2020-12-04 | 2024-07-02 | Samsung Electronics Co., Ltd. | Semiconductor devices and data storage systems including the same |
| WO2025255251A1 (en) * | 2024-06-06 | 2025-12-11 | Micron Technology, Inc. | Memory device including high density conductive contacts |
Also Published As
| Publication number | Publication date |
|---|---|
| US20220059454A1 (en) | 2022-02-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11244958B2 (en) | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same | |
| US11355515B2 (en) | Three-dimensional memory device including locally thickened electrically conductive layers and methods of manufacturing the same | |
| US10818542B2 (en) | Three-dimensional memory device including composite word lines and multi-strip select lines and method for making the same | |
| US11121149B2 (en) | Three-dimensional memory device containing direct contact drain-select-level semiconductor channel portions and methods of making the same | |
| US10453798B2 (en) | Three-dimensional memory device with gated contact via structures and method of making thereof | |
| US11805649B2 (en) | Three-dimensional memory device with wiggled drain-select-level isolation structure and methods of manufacturing the same | |
| US11244953B2 (en) | Three-dimensional memory device including molybdenum word lines and metal oxide spacers and method of making the same | |
| US10290643B1 (en) | Three-dimensional memory device containing floating gate select transistor | |
| US11101288B2 (en) | Three-dimensional memory device containing plural work function word lines and methods of forming the same | |
| US10847524B2 (en) | Three-dimensional memory device having double-width staircase regions and methods of manufacturing the same | |
| US10804282B2 (en) | Three-dimensional memory devices using carbon-doped aluminum oxide backside blocking dielectric layer for etch resistivity enhancement and methods of making the same | |
| US11778818B2 (en) | Three-dimensional memory device with punch-through-resistant word lines and methods for forming the same | |
| US11063063B2 (en) | Three-dimensional memory device containing plural work function word lines and methods of forming the same | |
| US11257835B2 (en) | Three-dimensional memory device containing a dummy memory film isolation structure and method of making thereof | |
| US11410924B2 (en) | Three-dimensional memory device including contact via structures for multi-level stepped surfaces and methods for forming the same | |
| US11201111B2 (en) | Three-dimensional memory device containing structures for enhancing gate-induced drain leakage current and methods of forming the same | |
| US11152284B1 (en) | Three-dimensional memory device with a dielectric isolation spacer and methods of forming the same | |
| US12213320B2 (en) | Three-dimensional memory device with finned support pillar structures and methods for forming the same | |
| US11222954B2 (en) | Three-dimensional memory device containing inter-select-gate electrodes and methods of making the same | |
| US11387142B1 (en) | Semiconductor device containing bit lines separated by air gaps and methods for forming the same | |
| US12004347B2 (en) | Three-dimensional memory device including self-aligned drain-select-level isolation structures and method of making thereof | |
| US20220238453A1 (en) | Three-dimensional memory device including molybdenum carbide or carbonitride liners and methods of forming the same | |
| US11968827B2 (en) | Three-dimensional memory device with replacement select gate electrodes and methods of manufacturing the same | |
| US11812598B2 (en) | Memory device including laterally perforated support pillar structures surrounding contact via structures and methods for forming the same | |
| US20220109003A1 (en) | Three-dimensional nand memory device with reduced reverse dipole effect and method for forming the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SANDISK TECHNOLOGIES LLC, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SUWA, HARUKI;SHIGEMURA, KEISUKE;SHIMADA, AKIHIRO;SIGNING DATES FROM 20200819 TO 20200821;REEL/FRAME:053561/0546 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: SANDISK TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SANDISK TECHNOLOGIES LLC;REEL/FRAME:069796/0423 Effective date: 20241227 Owner name: SANDISK TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNOR:SANDISK TECHNOLOGIES LLC;REEL/FRAME:069796/0423 Effective date: 20241227 |
|
| AS | Assignment |
Owner name: SANDISK TECHNOLOGIES, INC., CALIFORNIA Free format text: PARTIAL RELEASE OF SECURITY INTERESTS;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS AGENT;REEL/FRAME:071382/0001 Effective date: 20250424 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY AGREEMENT;ASSIGNOR:SANDISK TECHNOLOGIES, INC.;REEL/FRAME:071050/0001 Effective date: 20250424 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |