TWI642110B - 半導體元件及其製作方法 - Google Patents
半導體元件及其製作方法 Download PDFInfo
- Publication number
- TWI642110B TWI642110B TW103142048A TW103142048A TWI642110B TW I642110 B TWI642110 B TW I642110B TW 103142048 A TW103142048 A TW 103142048A TW 103142048 A TW103142048 A TW 103142048A TW I642110 B TWI642110 B TW I642110B
- Authority
- TW
- Taiwan
- Prior art keywords
- fin structure
- epitaxial layer
- substrate
- sacrificial
- forming
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
- H10D30/0243—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET] using dummy structures having essentially the same shapes as the semiconductor bodies, e.g. to provide stability
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6212—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies having non-rectangular cross-sections
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6212—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies having non-rectangular cross-sections
- H10D30/6213—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies having non-rectangular cross-sections having rounded corners
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6217—Fin field-effect transistors [FinFET] having non-uniform gate electrodes, e.g. gate conductors having varying doping
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6219—Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/794—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising conductive materials, e.g. silicided source, drain or gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H10D64/0112—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H10W20/0698—
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
Abstract
本發明揭露一種製作半導體元件的方法。首先提供一基底,然後形成一犧牲軸心體於基底上,其中該犧牲軸心體包含一缺口。之後再形成一側壁子於犧牲軸心體旁。
Description
本發明是關於一種製作半導體元件的方法,尤指一種利用側壁圖案轉移(sidewall image transfer,SIT)技術形成鰭狀結構的方法。
隨著半導體元件尺寸的縮小,維持小尺寸半導體元件的效能是目前業界的主要目標。然而,隨著場效電晶體(field effect transistors,FETs)元件尺寸持續地縮小,平面式(planar)場效電晶體元件的發展已面臨製程上之極限。非平面(non-planar)式場效電晶體元件,例如鰭狀場效電晶體(fin field effect transistor,Fin FET)元件,具有立體結構可增加與閘極之間接觸面積,進而提升閘極對於通道區域的控制,儼然已取代平面式場效電晶體成為目前的主流發展趨勢。
現有鰭狀場效電晶體的製程是先將鰭狀結構形成於基底上,再將閘極形成於鰭狀結構上。鰭狀結構一般為蝕刻基底所形成的條狀鰭片,但在尺寸微縮的要求下,各鰭片寬度漸窄,而鰭片之間的間距也漸縮小。因此,其製程也面臨許多限制與挑戰,例如現有遮罩及微影蝕刻技術受限於微小尺寸的限制,無法準確定義鰭狀結構的位置而造成鰭片倒塌,或是無法準確控制蝕刻時間而導致過度蝕刻等問題,連帶影響鰭狀結構的作用效能。
本發明較佳實施例揭露一種製作半導體元件的方法。首先提供一基底,然後形成一犧牲軸心體於基底上,其中該犧牲軸心體包含一缺口。之後再形成一側壁子於犧牲軸心體旁。
本發明另一實施例揭露一種半導體元件,其包含一基底;一鰭狀結構設於該基底上,該鰭狀結構包含一閘極結構設於其上以及一第一磊晶層該閘極結構兩側;一虛置鰭狀結構設於該基底上且鄰近該鰭狀結構,該虛置鰭狀結構包含一第二磊晶層;以及一接觸插塞設於該第一磊晶層及該第二磊晶層上。
本發明又一實施例揭露一種半導體元件,其包含一基底,一鰭狀結構設於基底上以及一虛置鰭狀結構設於基底上並鄰近鰭狀結構,且該虛置鰭狀結構包含一曲線。
12‧‧‧基底
14‧‧‧犧牲軸心體
16‧‧‧犧牲軸心體
18‧‧‧缺口
20‧‧‧第一側邊
22‧‧‧第二側邊
24‧‧‧側壁子
26‧‧‧側壁子
28‧‧‧鰭狀結構
30‧‧‧鰭狀結構
32‧‧‧鰭狀結構
34‧‧‧虛置鰭狀結構
36‧‧‧閘極結構
38‧‧‧閘極結構
40‧‧‧第一磊晶層
42‧‧‧第二磊晶層
44‧‧‧矽化金屬層
46‧‧‧接觸插塞
48‧‧‧轉折
50‧‧‧曲線
第1圖至第5圖為本發明較佳實施例製作一半導體元件之方法示意圖。
第6圖為第5圖中沿著切線AA'之剖面示意圖。
請參照第1圖至第5圖,第1圖至第5圖為本發明較佳實施例製作一半導體元件之上示圖。如第1圖所示,首先提供一基底12,例如一矽基底,然後形成至少一犧牲軸心體(sacrificial
mandrel),例如犧牲軸心體14、16於基底12上。在本實施例中,製作犧牲軸心體14、16的方式可先全面性形成一材料層(圖未示)於基底12上,然後進行一圖案轉移製程,利用蝕刻去除部分材料層,以形成複數個圖案化材料層作為犧牲軸心體14、16於基底12上。在本實施例中,犧牲軸心體14、16可選自多晶矽(polysilicon),氧化矽,或氮化矽等材料,但並不局限於此。另外需注意的是,本實施例雖以兩條犧牲軸心體14、16為例,但並不局限於此,本發明又可視製程需求調整犧牲軸心體14、16的數量,此實施例也屬本發明所涵蓋的範圍。
接著進行犧牲軸心體切割製程,例如可形成一圖案化遮罩,例如一圖案化光阻於犧牲軸心體14、16上並暴露出部分的犧牲軸心體16,然後利用蝕刻去除部分犧牲軸心體16以形成一缺口18且不斷開犧牲軸心體16。在本實施例中,所形成之缺口18較佳為方形,例如正方形或長方形,但不侷限於此,又可視製程需求調整圖案化光阻所暴露出的區域圖案,以形成任何幾何形狀的缺口。以另一個角度來看,經由上述切割製程所形成的犧牲軸心體圖案14、16各具有一第一側邊20與一第二側邊22,其中犧牲軸心體16的第二側邊22包含前述以切割製程所形成之缺口18。
接著如第2圖所示,先形成一遮蓋層(圖未示)並覆蓋犧牲軸心體14、16與基底12,然後進行一回蝕刻製程去除部分遮蓋層,以分別形成一側壁子24、26環繞犧牲軸心體14、16。需注意的是,由於犧牲軸心體16的第二側邊22包含缺口18,因此位於於第二側邊22的側壁子26較佳具有一轉折處,例如圖中所示約略C型之轉折48。
如第3圖所示,接著先去除犧牲軸心體14、16,利用各犧牲軸心體14、16周圍的側壁子24、26為遮罩去除部分基底12,並搭配進行一鰭狀結構切割製程,以於基底12中形成鰭狀結構28、30、32與一虛置鰭狀結構34。然後可於鰭狀結構28、30、32與虛置鰭狀結構34形成後去除側壁子24、26。
在本實施例中,鰭狀結構切割製程較佳利用例如蝕刻等方式去除頭尾兩端連接處的鰭狀結構28、30、32與虛置鰭狀結構34,使原本構成環形之鰭狀結構28、30、32與虛置鰭狀結構34分隔為彼此不相接觸的條狀圖案,其中鰭狀結構28、30、32會於後續製程中於其上形成閘極結構而虛置鰭狀結構34上則不會形成任何閘極結構。由於所形成的鰭狀結構28、30、32與虛置鰭狀結構34較佳由側壁子24、26的圖案轉移而成,因此鰭狀結構28、30、32與虛置鰭狀結構34的位置與圖案較佳對應先前側壁子24、26的位置與圖案。更具體而言,本實施例之鰭狀結構28、30、32較佳為筆直之長條形圖案,而虛置鰭狀結構34則較佳具有一轉折處之長條形圖案,例如具有圖中所示約略C型之轉折48。需注意的是,圖中所示意之轉折雖以直角型轉折進行說明,但在實際製程情況下,例如經過光學近場效應(optical proximity effect,OPE)、蝕刻、清洗等步驟影響後,如第4圖所示,虛置鰭狀結構34的轉折處較佳呈現一曲線50,例如一約略Ω形之曲線50。
接著請同時參照第5圖及第6圖,其中第6圖為第5圖中沿著切線AA'之剖面示意圖。如第5圖及第6圖所示,然後進行一閘極結構製程,例如先形成一閘極結構36於鰭狀結構32上以及一
閘極結構38於鰭狀結構28、30上,其中閘極結構36、38之組成可依據一般先閘極(gate first)製程、後閘極(gate last)製程之先閘極介電層(high-k first)製程以及後閘極製程之後閘極介電層(high-k last)製程等而有所不同,例如可包含介質層、高介電常數介電層、底部金屬阻隔層(bottom barrier metal,BBM)、由多晶矽所構成之矽層以及硬遮罩等材料層。由於閘極結構之製作為本領域者所熟知技藝,在此不另加贅述。
接著分別形成一第一磊晶層40及第二磊晶層42於鰭狀結構28、30、32及虛置鰭狀結構34上,其中第一磊晶層40較佳設於鰭狀結構28、30、32上且位於該閘極結構36、38兩側,第二磊晶層42則較佳完全覆蓋整條虛置鰭狀結構34。在本實施例中,形成第一磊晶層40與第二磊晶層42的方式可先選擇性以蝕刻於閘極結構36、38兩側的鰭狀結構32中形成凹槽(圖未示)或直接修整(trim)磊晶層,然後再以選擇性磊晶成長製程於凹槽中成長出第一磊晶層40,以及於虛置鰭狀結構34表面形成第二磊晶層42。第一磊晶層40及第二磊晶層42的組成可依據所製作之電晶體的型態調整,例如可包含鍺化矽或磷化矽,但不侷限於此。另外需注意的是,形成第一磊晶層40與第二磊晶層42之前或之後又可依據製程需求於閘極結構36、38周圍形成側壁子,以及於閘極結構36、38兩側的鰭狀結構28、30、32中形成輕摻雜汲極與源極/汲極區域等元件。由於形成這些元件的順序與細節均屬本領域所熟知技藝,在此不另加贅述。
之後可進行一金屬矽化物製程,以形成一矽化金屬層44於第一磊晶層40及第二磊晶層42上。然後形成一層間介電層(圖未
示)覆蓋基底12與閘極結構36、38,並接著於層間介電層中形成至少一接觸插塞46電連接矽化金屬層44。至此即完成本發明較佳實施例之一半導體元件的製作。
綜上所述,本發明主要在進行側壁圖案轉移(sidewall image transfer,SIT)技術時,特別是於基底上形成犧牲軸心體後先去除一部份的犧牲軸心體以形成一缺口,然後再形成側壁子於犧牲軸心體之側壁。由於缺口的存在,形成於犧牲軸心體側壁的側壁子會局部內縮而較佳具有一轉折或一曲線,因此後續將側壁子圖案轉移至基底形成鰭狀結構與虛置鰭狀結構時虛置鰭狀結構同樣具有一約略Ω形的曲線。依據本發明之較佳實施例,虛置鰭狀結構之曲線的設計可降低後續成長於鰭狀結構與虛置鰭狀結構上第一磊晶層與第二磊晶層之間的間距甚至使兩者相互接觸,使之後形成的接觸插塞可同時接觸並跨坐在第一磊晶層與第二磊晶層上,如此除了可提升接觸插塞的整體接觸面積外又可進而降低接觸插塞與磊晶層之間的阻值。
以上所述僅為本發明之較佳實施例,凡依本發明申請專利範圍所做之均等變化與修飾,皆應屬本發明之涵蓋範圍。
Claims (12)
- 一種製作半導體元件的方法,包含:提供一基底;形成一犧牲軸心體於該基底上,該犧牲軸心體包含一缺口;以及形成一側壁子於該犧牲軸心體旁並直接接觸該犧牲軸心體側壁。
- 如申請專利範圍第1項所述之方法,其中該犧牲軸心體包含一第一側邊與具有該缺口之一第二側邊,該方法另包含:形成該側壁子於該第一側邊及該第二側邊旁;去除該犧牲軸心體;以及利用該側壁子去除部分該基底以形成一鰭狀結構以及一虛置鰭狀結構。
- 如申請專利範圍第2項所述之方法,其中該虛置鰭狀結構包含一曲線。
- 如申請專利範圍第3項所述之方法,其中該曲線包含Ω形。
- 如申請專利範圍第1項所述之方法,另包含:進行一鰭狀結構切割製程;形成一閘極結構於該鰭狀結構上;形成一第一磊晶層於該鰭狀結構上且位於該閘極結構兩側以及形成一第二磊晶層於該虛置鰭狀結構上;以及形成一接觸插塞於該第一磊晶層及該第二磊晶層上。
- 如申請專利範圍第5項所述之方法,另包含:形成一矽化金屬層於該第一磊晶層及該第二磊晶層上;以及形成該接觸插塞於該矽化金屬層上。
- 一種半導體元件,包含:一基底;一鰭狀結構設於該基底上,該鰭狀結構包含一閘極結構設於其上以及一第一磊晶層該閘極結構兩側;一虛置鰭狀結構設於該基底上且鄰近該鰭狀結構,該虛置鰭狀結構包含一第二磊晶層;以及一接觸插塞設於該第一磊晶層及該第二磊晶層上。
- 如申請專利範圍第7項所述之半導體元件,另包含:一矽化金屬層設於該第一磊晶層及該第二磊晶層上;以及一接觸插塞設於該矽化金屬層上。
- 如申請專利範圍第7項所述之半導體元件,其中該第一磊晶層及該第二磊晶層包含鍺化矽或磷化矽。
- 如申請專利範圍第7項所述之半導體元件,其中該第二磊晶層完全覆蓋該虛置鰭狀結構。
- 一種半導體元件,包含:一基底;一鰭狀結構設於該基底上;以及一虛置鰭狀結構設於該基底上並鄰近該鰭狀結構,該鰭狀結構以 及該虛置鰭狀結構包含相同材料且該虛置鰭狀結構包含一曲線。
- 如申請專利範圍第11項所述之半導體元件,其中該曲線包含Ω形。
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW103142048A TWI642110B (zh) | 2014-12-03 | 2014-12-03 | 半導體元件及其製作方法 |
| US14/588,989 US9385220B2 (en) | 2014-12-03 | 2015-01-05 | Semiconductor device having fin structure that includes dummy fins |
| US15/170,904 US9608090B2 (en) | 2014-12-03 | 2016-06-01 | Method for fabricating semiconductor device having fin structure that includes dummy fins |
| US15/188,998 US9614061B2 (en) | 2014-12-03 | 2016-06-22 | Semiconductor device having fin structure that includes dummy fins |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW103142048A TWI642110B (zh) | 2014-12-03 | 2014-12-03 | 半導體元件及其製作方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW201622012A TW201622012A (zh) | 2016-06-16 |
| TWI642110B true TWI642110B (zh) | 2018-11-21 |
Family
ID=56095061
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW103142048A TWI642110B (zh) | 2014-12-03 | 2014-12-03 | 半導體元件及其製作方法 |
Country Status (2)
| Country | Link |
|---|---|
| US (3) | US9385220B2 (zh) |
| TW (1) | TWI642110B (zh) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102330757B1 (ko) * | 2015-03-30 | 2021-11-25 | 삼성전자주식회사 | 반도체 장치 및 그 제조 방법 |
| US20170140992A1 (en) * | 2015-11-16 | 2017-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor and method for fabricating the same |
| US10079302B2 (en) | 2015-12-28 | 2018-09-18 | International Business Machines Corporation | Silicon germanium fin immune to epitaxy defect |
| US10833076B2 (en) | 2016-09-30 | 2020-11-10 | Intel Corporation | Integrated circuit devices with non-collapsed fins and methods of treating the fins to prevent fin collapse |
| US9917196B1 (en) * | 2016-10-14 | 2018-03-13 | International Business Machines Corporation | Semiconductor device and method of forming the semiconductor device |
| CN111627907B (zh) * | 2019-02-28 | 2023-10-24 | 中芯国际集成电路制造(上海)有限公司 | 半导体结构及其形成方法 |
| US11211493B2 (en) * | 2019-06-18 | 2021-12-28 | Samsung Electronics Co., Ltd. | Apparatus and method of modulating threshold voltage for fin field effect transistor (FinFET) and nanosheet FET |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140145247A1 (en) * | 2012-11-26 | 2014-05-29 | International Business Machines Corporation | Fin isolation in multi-gate field effect transistors |
| TW201428970A (zh) * | 2012-11-26 | 2014-07-16 | 萬國商業機器公司 | 利用氣體團簇離子束形成暫置鰭片 |
| TW201435975A (zh) * | 2013-03-15 | 2014-09-16 | 三星電子股份有限公司 | 使用硬罩幕層形成半導體元件的方法 |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7795669B2 (en) | 2007-05-30 | 2010-09-14 | Infineon Technologies Ag | Contact structure for FinFET device |
| US7915659B2 (en) * | 2008-03-06 | 2011-03-29 | Micron Technology, Inc. | Devices with cavity-defined gates and methods of making the same |
| US7829951B2 (en) * | 2008-11-06 | 2010-11-09 | Qualcomm Incorporated | Method of fabricating a fin field effect transistor (FinFET) device |
| US8653608B2 (en) * | 2009-10-27 | 2014-02-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET design with reduced current crowding |
| US9105744B2 (en) * | 2012-03-01 | 2015-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices having inactive fin field effect transistor (FinFET) structures and manufacturing and design methods thereof |
| US9012287B2 (en) * | 2012-11-14 | 2015-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cell layout for SRAM FinFET transistors |
| US9053982B2 (en) * | 2012-11-16 | 2015-06-09 | International Business Machines Corporation | Local tailoring of fingers in multi-finger fin field effect transistors |
| US9443769B2 (en) * | 2014-04-21 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wrap-around contact |
| US9449971B2 (en) * | 2014-12-01 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming FinFETs |
-
2014
- 2014-12-03 TW TW103142048A patent/TWI642110B/zh active
-
2015
- 2015-01-05 US US14/588,989 patent/US9385220B2/en active Active
-
2016
- 2016-06-01 US US15/170,904 patent/US9608090B2/en active Active
- 2016-06-22 US US15/188,998 patent/US9614061B2/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140145247A1 (en) * | 2012-11-26 | 2014-05-29 | International Business Machines Corporation | Fin isolation in multi-gate field effect transistors |
| TW201428970A (zh) * | 2012-11-26 | 2014-07-16 | 萬國商業機器公司 | 利用氣體團簇離子束形成暫置鰭片 |
| TW201435975A (zh) * | 2013-03-15 | 2014-09-16 | 三星電子股份有限公司 | 使用硬罩幕層形成半導體元件的方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US9385220B2 (en) | 2016-07-05 |
| US20160163819A1 (en) | 2016-06-09 |
| TW201622012A (zh) | 2016-06-16 |
| US20160276458A1 (en) | 2016-09-22 |
| US9614061B2 (en) | 2017-04-04 |
| US20160300923A1 (en) | 2016-10-13 |
| US9608090B2 (en) | 2017-03-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI642110B (zh) | 半導體元件及其製作方法 | |
| US8906757B2 (en) | Methods of forming patterns of a semiconductor device | |
| US10319597B2 (en) | Semiconductor device with particular fin-shaped structures and fabrication method thereof | |
| US9224617B2 (en) | Forming cross-coupled line segments | |
| US9455194B1 (en) | Method for fabricating semiconductor device | |
| TWI647764B (zh) | 半導體元件及其製作方法 | |
| TWI653687B (zh) | 半導體元件及其製作方法 | |
| KR20140093575A (ko) | 핀 요소의 스템 영역을 포함하는 finfet 디바이스를 제조하는 방법 | |
| US20180040694A1 (en) | Semiconductor structure and method of forming the same | |
| CN103579007A (zh) | 用于鳍式场效应晶体管器件的后栅极隔离区域形成方法 | |
| CN112802901A (zh) | 半导体元件及其制作方法 | |
| US20160260636A1 (en) | Method for fabricating semiconductor device | |
| US9385236B1 (en) | Fin shaped semiconductor device structures having tipped end shape and method for fabricating the same | |
| CN106409748B (zh) | 半导体元件及其制作方法 | |
| CN105826379A (zh) | 半导体结构及其制作方法 | |
| US9196500B2 (en) | Method for manufacturing semiconductor structures | |
| CN107546127B (zh) | 半导体元件及其制作方法 | |
| US9142675B2 (en) | Fin field effect transistors and fabrication method thereof | |
| TWI621210B (zh) | 一種製作半導體元件的方法 | |
| TWI575564B (zh) | 半導體結構製作方法 | |
| US9553026B1 (en) | Semiconductor device and method for fabricating the same | |
| CN119698027A (zh) | 半导体组件 | |
| WO2017063347A1 (zh) | 鳍式场效应晶体管的制作方法 | |
| TW202441596A (zh) | 半導體元件及其製作方法 | |
| US20180166574A1 (en) | Finfet with epitaxial layer having octagonal cross-section |