TW200802803A - Technique for providing stress sources in transistors in close proximity to a channel region by recessing drain and source regions - Google Patents
Technique for providing stress sources in transistors in close proximity to a channel region by recessing drain and source regionsInfo
- Publication number
- TW200802803A TW200802803A TW096109293A TW96109293A TW200802803A TW 200802803 A TW200802803 A TW 200802803A TW 096109293 A TW096109293 A TW 096109293A TW 96109293 A TW96109293 A TW 96109293A TW 200802803 A TW200802803 A TW 200802803A
- Authority
- TW
- Taiwan
- Prior art keywords
- channel region
- close proximity
- source regions
- transistors
- technique
- Prior art date
Links
- 230000000694 effects Effects 0.000 abstract 2
- 230000005669 field effect Effects 0.000 abstract 1
- 230000001939 inductive effect Effects 0.000 abstract 1
- 239000000463 material Substances 0.000 abstract 1
- 239000002184 metal Substances 0.000 abstract 1
- 239000004065 semiconductor Substances 0.000 abstract 1
- 229910021332 silicide Inorganic materials 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/026—Manufacture or treatment of FETs having insulated gates [IGFET] having laterally-coplanar source and drain regions, a gate at the sides of the bulk channel, and both horizontal and vertical current flow
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
- H10D30/0323—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
- H10D30/6715—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes characterised by the doping profiles, e.g. having lightly-doped source or drain extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/792—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising applied insulating layers, e.g. stress liners
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/371—Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE102006015077A DE102006015077B4 (de) | 2006-03-31 | 2006-03-31 | Transistor mit abgesenkten Drain- und Source-Gebieten und Verfahren zur Herstellung desselben |
| US11/558,006 US7696052B2 (en) | 2006-03-31 | 2006-11-09 | Technique for providing stress sources in transistors in close proximity to a channel region by recessing drain and source regions |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW200802803A true TW200802803A (en) | 2008-01-01 |
| TWI511273B TWI511273B (zh) | 2015-12-01 |
Family
ID=38513194
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW096109293A TWI511273B (zh) | 2006-03-31 | 2007-03-19 | 用於藉由使汲極及源極區凹陷而於電晶體中緊鄰通道區提供應力源之技術 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US7696052B2 (zh) |
| JP (1) | JP5576655B2 (zh) |
| KR (1) | KR101430703B1 (zh) |
| CN (1) | CN101416287B (zh) |
| DE (1) | DE102006015077B4 (zh) |
| TW (1) | TWI511273B (zh) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI733788B (zh) * | 2016-11-18 | 2021-07-21 | 台灣積體電路製造股份有限公司 | 半導體裝置與其形成方法 |
Families Citing this family (35)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7719062B2 (en) * | 2006-12-29 | 2010-05-18 | Intel Corporation | Tuned tensile stress low resistivity slot contact structure for n-type transistor performance enhancement |
| US7968952B2 (en) | 2006-12-29 | 2011-06-28 | Intel Corporation | Stressed barrier plug slot contact structure for transistor performance enhancement |
| US8536619B2 (en) * | 2007-02-05 | 2013-09-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained MOS device and methods for forming the same |
| US20080246056A1 (en) * | 2007-04-09 | 2008-10-09 | Chan Victor W C | SILICIDE FORMATION FOR eSiGe USING SPACER OVERLAPPING eSiGe AND SILICON CHANNEL INTERFACE AND RELATED PFET |
| DE102007030053B4 (de) * | 2007-06-29 | 2011-07-21 | Advanced Micro Devices, Inc., Calif. | Reduzieren der pn-Übergangskapazität in einem Transistor durch Absenken von Drain- und Source-Gebieten |
| JP5165954B2 (ja) * | 2007-07-27 | 2013-03-21 | セイコーインスツル株式会社 | 半導体装置 |
| US20100155858A1 (en) * | 2007-09-04 | 2010-06-24 | Yuan-Feng Chen | Asymmetric extension device |
| US8013426B2 (en) * | 2007-12-28 | 2011-09-06 | Intel Corporation | Transistor having raised source/drain self-aligned contacts and method of forming same |
| KR100971414B1 (ko) * | 2008-04-18 | 2010-07-21 | 주식회사 하이닉스반도체 | 스트레인드 채널을 갖는 반도체 소자 및 그 제조방법 |
| DE102008030854B4 (de) * | 2008-06-30 | 2014-03-20 | Advanced Micro Devices, Inc. | MOS-Transistoren mit abgesenkten Drain- und Source-Bereichen und nicht-konformen Metallsilizidgebieten und Verfahren zum Herstellen der Transistoren |
| DE102008046400B4 (de) | 2008-06-30 | 2011-05-19 | Amd Fab 36 Limited Liability Company & Co. Kg | Verfahren zur Herstellung eines CMOS-Bauelements mit MOS-Transistoren mit abgesenkten Drain- und Sourcebereichen und einem Si/Ge-Material in den Drain- und Sourcebereichen des PMOS-Transistors |
| DE102008035816B4 (de) * | 2008-07-31 | 2011-08-25 | GLOBALFOUNDRIES Dresden Module One Ltd. Liability Company & Co. KG, 01109 | Leistungssteigerung in PMOS- und NMOS-Transistoren durch Verwendung eines eingebetteten verformten Halbleitermaterials |
| DE102008054075B4 (de) * | 2008-10-31 | 2010-09-23 | Advanced Micro Devices, Inc., Sunnyvale | Halbleiterbauelement mit Abgesenktem Drain- und Sourcebereich in Verbindung mit einem Verfahren zur komplexen Silizidherstellung in Transistoren |
| KR101107204B1 (ko) * | 2008-12-29 | 2012-01-25 | 주식회사 하이닉스반도체 | 반도체 소자의 트랜지스터 형성 방법 |
| DE102009006884B4 (de) * | 2009-01-30 | 2011-06-30 | Advanced Micro Devices, Inc., Calif. | Verfahren zur Herstellung eines Transistorbauelementes mit In-Situ erzeugten Drain- und Source-Gebieten mit einer verformungsinduzierenden Legierung und einem graduell variierenden Dotierstoffprofil und entsprechendes Transistorbauelement |
| DE102009010882B4 (de) * | 2009-02-27 | 2012-04-19 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | Transistor mit einer eingebetteten Halbleiterlegierung in Drain- und Sourcegebieten, die sich unter die Gateelektrode erstreckt und Verfahren zum Herstellen des Transistors |
| CN102024705B (zh) * | 2009-09-22 | 2012-03-14 | 中芯国际集成电路制造(上海)有限公司 | 半导体器件以及用于制造半导体器件的方法 |
| US8383474B2 (en) * | 2010-05-28 | 2013-02-26 | International Business Machines Corporation | Thin channel device and fabrication method with a reverse embedded stressor |
| US8546228B2 (en) | 2010-06-16 | 2013-10-01 | International Business Machines Corporation | Strained thin body CMOS device having vertically raised source/drain stressors with single spacer |
| US8377780B2 (en) | 2010-09-21 | 2013-02-19 | International Business Machines Corporation | Transistors having stressed channel regions and methods of forming transistors having stressed channel regions |
| CN102456572B (zh) * | 2010-10-18 | 2014-01-01 | 中芯国际集成电路制造(上海)有限公司 | 用于制作包含应力层的半导体器件结构的方法 |
| US8669146B2 (en) | 2011-01-13 | 2014-03-11 | International Business Machines Corporation | Semiconductor structures with thinned junctions and methods of manufacture |
| DE102011005641B4 (de) | 2011-03-16 | 2018-01-04 | GLOBALFOUNDRIES Dresden Module One Ltd. Liability Company & Co. KG | Verfahren zur Leistungssteigerung in Transistoren durch Reduzierung der Absenkung aktiver Gebiete und durch Entfernen von Abstandshaltern |
| US20130175585A1 (en) * | 2012-01-11 | 2013-07-11 | Globalfoundries Inc. | Methods of Forming Faceted Stress-Inducing Stressors Proximate the Gate Structure of a Transistor |
| US20130292766A1 (en) * | 2012-05-03 | 2013-11-07 | International Business Machines Corporation | Semiconductor substrate with transistors having different threshold voltages |
| US8691644B2 (en) * | 2012-07-05 | 2014-04-08 | Texas Instruments Incorporated | Method of forming a CMOS device with a stressed-channel NMOS transistor and a strained-channel PMOS transistor |
| KR102059526B1 (ko) * | 2012-11-22 | 2019-12-26 | 삼성전자주식회사 | 내장 스트레서를 갖는 반도체 소자 형성 방법 및 관련된 소자 |
| TWI605592B (zh) * | 2012-11-22 | 2017-11-11 | 三星電子股份有限公司 | 在凹處包括一應力件的半導體裝置及其形成方法(二) |
| KR101452977B1 (ko) | 2014-02-27 | 2014-10-22 | 연세대학교 산학협력단 | 트랜지스터, 및 트랜지스터의 스트레인 인가 방법 |
| CN105097930A (zh) * | 2014-05-22 | 2015-11-25 | 中芯国际集成电路制造(上海)有限公司 | 半导体器件的制作方法及半导体器件 |
| CN105470296A (zh) * | 2014-09-09 | 2016-04-06 | 中芯国际集成电路制造(上海)有限公司 | 一种半导体器件及其制造方法、电子装置 |
| US9685535B1 (en) | 2016-09-09 | 2017-06-20 | International Business Machines Corporation | Conductive contacts in semiconductor on insulator substrate |
| US10707352B2 (en) * | 2018-10-02 | 2020-07-07 | Qualcomm Incorporated | Transistor with lightly doped drain (LDD) compensation implant |
| US12484290B2 (en) * | 2022-08-30 | 2025-11-25 | Micron Technology, Inc. | Active area salicidation for NMOS and PMOS devices |
| CN115939222B (zh) * | 2022-11-24 | 2025-10-17 | 湖南三安半导体有限责任公司 | 半导体器件及其制备方法 |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6870179B2 (en) * | 2003-03-31 | 2005-03-22 | Intel Corporation | Increasing stress-enhanced drive current in a MOS transistor |
| US6891192B2 (en) * | 2003-08-04 | 2005-05-10 | International Business Machines Corporation | Structure and method of making strained semiconductor CMOS transistors having lattice-mismatched semiconductor regions underlying source and drain regions |
| US7101742B2 (en) * | 2003-08-12 | 2006-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained channel complementary field-effect transistors and methods of manufacture |
| US7138320B2 (en) * | 2003-10-31 | 2006-11-21 | Advanced Micro Devices, Inc. | Advanced technique for forming a transistor having raised drain and source regions |
| US7545001B2 (en) * | 2003-11-25 | 2009-06-09 | Taiwan Semiconductor Manufacturing Company | Semiconductor device having high drive current and method of manufacture therefor |
| US7244654B2 (en) * | 2003-12-31 | 2007-07-17 | Texas Instruments Incorporated | Drive current improvement from recessed SiGe incorporation close to gate |
| JP4700295B2 (ja) * | 2004-06-08 | 2011-06-15 | 富士通セミコンダクター株式会社 | 半導体装置とその製造方法 |
| US7172933B2 (en) * | 2004-06-10 | 2007-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Recessed polysilicon gate structure for a strained silicon MOSFET device |
| US7135724B2 (en) * | 2004-09-29 | 2006-11-14 | International Business Machines Corporation | Structure and method for making strained channel field effect transistor using sacrificial spacer |
| JP4369379B2 (ja) * | 2005-02-18 | 2009-11-18 | 富士通マイクロエレクトロニクス株式会社 | 半導体装置 |
| US7939413B2 (en) * | 2005-12-08 | 2011-05-10 | Samsung Electronics Co., Ltd. | Embedded stressor structure and process |
| JP2007220808A (ja) * | 2006-02-15 | 2007-08-30 | Toshiba Corp | 半導体装置及びその製造方法 |
-
2006
- 2006-03-31 DE DE102006015077A patent/DE102006015077B4/de active Active
- 2006-11-09 US US11/558,006 patent/US7696052B2/en active Active - Reinstated
-
2007
- 2007-02-21 CN CN2007800114369A patent/CN101416287B/zh not_active Expired - Fee Related
- 2007-02-21 KR KR1020087026877A patent/KR101430703B1/ko not_active Expired - Fee Related
- 2007-02-21 JP JP2009502792A patent/JP5576655B2/ja not_active Expired - Fee Related
- 2007-03-19 TW TW096109293A patent/TWI511273B/zh not_active IP Right Cessation
-
2010
- 2010-02-23 US US12/710,744 patent/US8274120B2/en active Active
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI733788B (zh) * | 2016-11-18 | 2021-07-21 | 台灣積體電路製造股份有限公司 | 半導體裝置與其形成方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI511273B (zh) | 2015-12-01 |
| US20100155850A1 (en) | 2010-06-24 |
| JP2009532861A (ja) | 2009-09-10 |
| JP5576655B2 (ja) | 2014-08-20 |
| KR101430703B1 (ko) | 2014-08-14 |
| DE102006015077A1 (de) | 2007-10-11 |
| US20070228482A1 (en) | 2007-10-04 |
| DE102006015077B4 (de) | 2010-12-23 |
| CN101416287B (zh) | 2010-07-21 |
| US7696052B2 (en) | 2010-04-13 |
| KR20090007388A (ko) | 2009-01-16 |
| CN101416287A (zh) | 2009-04-22 |
| US8274120B2 (en) | 2012-09-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TW200802803A (en) | Technique for providing stress sources in transistors in close proximity to a channel region by recessing drain and source regions | |
| TW200633219A (en) | Device with stepped source/drain region profile | |
| TW200729465A (en) | An embedded strain layer in thin SOI transistors and a method of forming the same | |
| GB2444198A (en) | Technique for forming recessed strained drain/source in NMOS and PMOS transistors | |
| TW200739819A (en) | Semiconductor device, and method for manufacturing the same | |
| SG139632A1 (en) | Structure and method to implement dual stressor layers with improved silicide control | |
| GB2455669A (en) | Stressed field effect transistor and methods for its fabrication | |
| GB2454135A (en) | A field effect transistor having a stressed contact etch stop layer with reduced conformality | |
| GB2460806A (en) | Strain enhanced semiconductor devices and methods for their fabrication | |
| WO2007140130A3 (en) | N-channel mosfets comprising dual stressors, and methods for forming the same | |
| SG133479A1 (en) | Formation of raised source/drain structures in nfet with embedded sige in pfet | |
| TW200701457A (en) | High performance filed effect transistors on soi substrate with stress-inducing material as buried insulator and methods | |
| ATE437449T1 (de) | Hochleistungsfähiger mosfet mit einer verspannten gate-metallsilizidschicht und herstellungsverfahren dafür | |
| SG155151A1 (en) | Integrated circuit system for suppressing short channel effects | |
| TW200644224A (en) | Semiconductor device and method for manufacturing the same | |
| SG137760A1 (en) | Method of fabricating a transistor structure | |
| GB2457411A (en) | Stress enhanced transistor and methods for its fabrication | |
| GB2470523A (en) | A cmos device comprising an nmos transistor with recessed drain and source areas and a pmos transistor having a silcon/gernanium material in the drain and sou | |
| GB2500848A (en) | Stressed channel fet with source/drain buffers | |
| WO2009120612A3 (en) | Semiconductor devices having tensile and/or compressive strain and methods of manufacturing and design structure | |
| TW200629477A (en) | Single metal gate CMOS device | |
| WO2008099528A1 (ja) | 表示装置、表示装置の製造方法 | |
| SG155122A1 (en) | Method for fabricating a semiconductor device having an epitaxial channel and transistor having same | |
| TW200731362A (en) | Resolving pattern-loading issues of SiGe stressor | |
| TW200631065A (en) | Strained transistor with hybrid-strain inducing layer |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees |