JP2012104790A - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP2012104790A JP2012104790A JP2010280391A JP2010280391A JP2012104790A JP 2012104790 A JP2012104790 A JP 2012104790A JP 2010280391 A JP2010280391 A JP 2010280391A JP 2010280391 A JP2010280391 A JP 2010280391A JP 2012104790 A JP2012104790 A JP 2012104790A
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor device
- adhesive member
- wiring board
- semiconductor chip
- wiring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H10W72/20—
-
- H10W70/68—
-
- H10W72/0113—
-
- H10W74/014—
-
- H10W90/00—
-
- H10W90/701—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H10P72/7402—
-
- H10P72/7416—
-
- H10W72/01323—
-
- H10W72/0198—
-
- H10W72/073—
-
- H10W72/07352—
-
- H10W72/075—
-
- H10W72/07532—
-
- H10W72/07533—
-
- H10W72/321—
-
- H10W72/351—
-
- H10W72/354—
-
- H10W72/536—
-
- H10W72/5449—
-
- H10W72/5522—
-
- H10W72/5525—
-
- H10W72/59—
-
- H10W72/865—
-
- H10W72/884—
-
- H10W72/932—
-
- H10W72/9445—
-
- H10W74/00—
-
- H10W74/016—
-
- H10W74/117—
-
- H10W90/28—
-
- H10W90/732—
-
- H10W90/734—
-
- H10W90/754—
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Wire Bonding (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Die Bonding (AREA)
Abstract
【解決手段】本発明の半導体装置は、配線基板2と、配線基板2の一面に接着部材10を介して搭載された半導体チップ3と、配線基板2の他面に形成され、半導体チップ3と電気的に接続された外部電極5とを有し、接着部材10の周端部10aが外部電極5と重ならない位置に配置されていることを特徴とする。
【選択図】図1
Description
図1は第1の実施例の半導体装置の概略構成を示す平面図で、図2はその断面図である。
次に、第2の実施例について説明するが、第1の実施例と同じ構成要素については同じ符号を用いることにする。図5は第2の実施例の半導体装置の概略構成を示す平面図、図6はその断面図である。
次に、第3の実施例について説明するが、第1の実施例と同じ構成要素については同じ符号を用いることにする。図9は第3の実施例の半導体装置の概略構成を示す平面図、図10はその断面図である。
次に、第4の実施例について説明するが、第1の実施例と同じ構成要素については同じ符号を用いることにする。図11は第4の実施例の半導体装置の概略構成を示す平面図である。図12の(a)は図11の半導体装置のコーナ部に対応する断面図、(b)はそのコーナ部以外の断面図である。
前記配線基板の一面に接着部材を介して搭載された半導体チップと、前記配線基板の他面に形成され、前記半導体チップと電気的に接続された外部電極とを有し、前記接着部材の周端部は前記外部電極と重ならない位置に配置されていることを特徴とする半導体装置。
2 配線基板
2a 開口部
2b 配線基板の外周端部
3 半導体チップ
3a 半導体チップの周端部
4 封止体
5 半田ボール
6 絶縁基材
7 絶縁膜
8 接続パッド
9 ランド
10 接着部材
10a 接着部材の周端部
11 電極パッド
12 導電性ワイヤ
13 製品形成部
14 ダイシングライン
15 印刷用マスク
15a 開口部
16 スキージ
17 ダイシングテープ
18 ダイシングブレード
Claims (6)
- 配線基板と、
前記配線基板の一面に接着部材を介して搭載された半導体チップと、
前記配線基板の他面に形成され、前記半導体チップと電気的に接続された外部電極とを有し、
前記接着部材の周端部は前記外部電極と重ならない位置に配置されていることを特徴とする半導体装置。 - 請求項1に記載の半導体装置であって、
前記接着部材の周端部が、前記半導体チップの周端部より外方に張り出すように配置されている半導体装置。 - 請求項1または2に記載の半導体装置であって、
前記外部電極は導電性のボールであり、かつ前記配線基板の他面に格子状に配設されている半導体装置。 - 請求項3に記載の半導体装置であって、
前記格子状に配設された導電性ボールの一群が占める領域のコーナ部に対応する、前記接着部材の周端部の部位が、前記配線基板の外周端部の近傍の位置に配されており、該コーナ部に対応する部位以外の前記接着部材の周端部が前記領域の内側に位置し、前記導電性ボールの間の位置に配置されている半導体装置。 - 請求項1乃至4のいずれか1項に記載の半導体装置であって、
前記半導体チップの、電極パッドを含む回路が形成された一面とは反対側の他面が前記配線基板の一面に接着されている半導体装置。 - 請求項1乃至4のいずれか1項に記載の半導体装置であって、
前記配線基板は前記配線基板の両面を貫通する開口部を有し、
電極パッドを含む回路が形成された前記半導体チップの一面における該電極パッドが前記開口部から露出するように、該一面が前記配線基板の一面に接着されている半導体装置。
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2010280391A JP2012104790A (ja) | 2010-10-12 | 2010-12-16 | 半導体装置 |
| US12/976,220 US20120086111A1 (en) | 2010-10-12 | 2010-12-22 | Semiconductor device |
| US14/279,852 US20140252613A1 (en) | 2010-10-12 | 2014-05-16 | Semiconductor device |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2010229615 | 2010-10-12 | ||
| JP2010229615 | 2010-10-12 | ||
| JP2010280391A JP2012104790A (ja) | 2010-10-12 | 2010-12-16 | 半導体装置 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JP2012104790A true JP2012104790A (ja) | 2012-05-31 |
Family
ID=45924490
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2010280391A Ceased JP2012104790A (ja) | 2010-10-12 | 2010-12-16 | 半導体装置 |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US20120086111A1 (ja) |
| JP (1) | JP2012104790A (ja) |
Families Citing this family (39)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2006052616A1 (en) | 2004-11-03 | 2006-05-18 | Tessera, Inc. | Stacked packaging improvements |
| US8058101B2 (en) | 2005-12-23 | 2011-11-15 | Tessera, Inc. | Microelectronic packages and methods therefor |
| US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
| WO2012108469A1 (ja) * | 2011-02-08 | 2012-08-16 | ローム株式会社 | 半導体装置および半導体装置の製造方法 |
| KR101128063B1 (ko) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | 캡슐화 층의 표면에 와이어 본드를 구비하는 패키지 적층형 어셈블리 |
| US11830845B2 (en) | 2011-05-03 | 2023-11-28 | Tessera Llc | Package-on-package assembly with wire bonds to encapsulation surface |
| US8404520B1 (en) | 2011-10-17 | 2013-03-26 | Invensas Corporation | Package-on-package assembly with wire bond vias |
| US8946757B2 (en) | 2012-02-17 | 2015-02-03 | Invensas Corporation | Heat spreading substrate with embedded interconnects |
| US8372741B1 (en) | 2012-02-24 | 2013-02-12 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
| US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
| US9391008B2 (en) | 2012-07-31 | 2016-07-12 | Invensas Corporation | Reconstituted wafer-level package DRAM |
| US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
| US8878353B2 (en) | 2012-12-20 | 2014-11-04 | Invensas Corporation | Structure for microelectronic packaging with bond elements to encapsulation surface |
| US8940630B2 (en) | 2013-02-01 | 2015-01-27 | Invensas Corporation | Method of making wire bond vias and microelectronic package having wire bond vias |
| US9136254B2 (en) * | 2013-02-01 | 2015-09-15 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
| JP2014165210A (ja) * | 2013-02-21 | 2014-09-08 | Fujitsu Component Ltd | モジュール基板 |
| US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
| US9685365B2 (en) | 2013-08-08 | 2017-06-20 | Invensas Corporation | Method of forming a wire bond having a free end |
| US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
| US9263394B2 (en) | 2013-11-22 | 2016-02-16 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
| US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
| US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
| US9406660B2 (en) | 2014-04-29 | 2016-08-02 | Micron Technology, Inc. | Stacked semiconductor die assemblies with die support members and associated systems and methods |
| US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
| US9735084B2 (en) | 2014-12-11 | 2017-08-15 | Invensas Corporation | Bond via array for thermal conductivity |
| US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
| US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
| US9761554B2 (en) | 2015-05-07 | 2017-09-12 | Invensas Corporation | Ball bonding metal wire bond wires to metal pads |
| US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
| US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
| US10332854B2 (en) | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
| US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
| US9911718B2 (en) | 2015-11-17 | 2018-03-06 | Invensas Corporation | ‘RDL-First’ packaged microelectronic device for a package-on-package device |
| US9659848B1 (en) | 2015-11-18 | 2017-05-23 | Invensas Corporation | Stiffened wires for offset BVA |
| US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
| US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
| US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
| US20190206827A1 (en) * | 2017-12-29 | 2019-07-04 | Intel Corporation | Semiconductor package with externally accessible wirebonds |
| US12532730B2 (en) * | 2022-09-27 | 2026-01-20 | Samsung Electronics Co., Ltd. | Semiconductor package with semiconductor chips |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002198458A (ja) * | 2000-12-26 | 2002-07-12 | Nec Corp | 半導体装置及び半導体装置製造方法 |
| JP2009212315A (ja) * | 2008-03-04 | 2009-09-17 | Elpida Memory Inc | 半導体装置及びその製造方法 |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5216278A (en) * | 1990-12-04 | 1993-06-01 | Motorola, Inc. | Semiconductor device having a pad array carrier package |
| US6157085A (en) * | 1998-04-07 | 2000-12-05 | Citizen Watch Co., Ltd. | Semiconductor device for preventing exfoliation from occurring between a semiconductor chip and a resin substrate |
| JP3437107B2 (ja) * | 1999-01-27 | 2003-08-18 | シャープ株式会社 | 樹脂封止型半導体装置 |
| US6242815B1 (en) * | 1999-12-07 | 2001-06-05 | Advanced Semiconductor Engineering, Inc. | Flexible substrate based ball grid array (BGA) package |
| WO2005045903A2 (en) * | 2003-10-28 | 2005-05-19 | Dow Corning Corporation | Method for making a flat-top pad |
| US7422930B2 (en) * | 2004-03-02 | 2008-09-09 | Infineon Technologies Ag | Integrated circuit with re-route layer and stacked die assembly |
| US8564954B2 (en) * | 2010-06-15 | 2013-10-22 | Chipmos Technologies Inc. | Thermally enhanced electronic package |
-
2010
- 2010-12-16 JP JP2010280391A patent/JP2012104790A/ja not_active Ceased
- 2010-12-22 US US12/976,220 patent/US20120086111A1/en not_active Abandoned
-
2014
- 2014-05-16 US US14/279,852 patent/US20140252613A1/en not_active Abandoned
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002198458A (ja) * | 2000-12-26 | 2002-07-12 | Nec Corp | 半導体装置及び半導体装置製造方法 |
| JP2009212315A (ja) * | 2008-03-04 | 2009-09-17 | Elpida Memory Inc | 半導体装置及びその製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20140252613A1 (en) | 2014-09-11 |
| US20120086111A1 (en) | 2012-04-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2012104790A (ja) | 半導体装置 | |
| US10825774B2 (en) | Semiconductor package | |
| US8076770B2 (en) | Semiconductor device including a first land on the wiring substrate and a second land on the sealing portion | |
| KR101131138B1 (ko) | 다양한 크기의 볼 패드를 갖는 배선기판과, 그를 갖는반도체 패키지 및 그를 이용한 적층 패키지 | |
| US8432033B2 (en) | Electronic device and manufacturing method therefor | |
| JP5579402B2 (ja) | 半導体装置及びその製造方法並びに電子装置 | |
| KR100716871B1 (ko) | 반도체패키지용 캐리어프레임 및 이를 이용한반도체패키지와 그 제조 방법 | |
| JP2015195263A (ja) | 半導体装置及びその製造方法 | |
| JP2009212315A (ja) | 半導体装置及びその製造方法 | |
| KR20100069589A (ko) | 반도체 디바이스 | |
| JP2009043767A (ja) | 半導体装置及びその製造方法 | |
| WO2014175133A1 (ja) | 半導体装置及びその製造方法 | |
| JP5501562B2 (ja) | 半導体装置 | |
| KR20070009428A (ko) | 반도체 장치 및 그 제조 방법 | |
| JP5557439B2 (ja) | 半導体装置及びその製造方法 | |
| US8098496B2 (en) | Wiring board for semiconductor device | |
| JP5547703B2 (ja) | 半導体装置の製造方法 | |
| JP2009283835A (ja) | 半導体装置及びその製造方法 | |
| JP2010010269A (ja) | 半導体装置、半導体装置製造用中間体およびそれらの製造方法 | |
| WO2014203739A1 (ja) | 半導体装置及びその製造方法 | |
| US20100301468A1 (en) | Semiconductor device and method of manufacturing the same | |
| JP3939707B2 (ja) | 樹脂封止型半導体パッケージおよびその製造方法 | |
| JP2011061055A (ja) | 半導体装置の製造方法 | |
| JP4038021B2 (ja) | 半導体装置の製造方法 | |
| JP2011233672A (ja) | 半導体装置および半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A711 | Notification of change in applicant |
Free format text: JAPANESE INTERMEDIATE CODE: A711 Effective date: 20130730 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20131210 |
|
| RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20140411 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20141023 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20141028 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20150128 |
|
| RD03 | Notification of appointment of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7423 Effective date: 20150327 |
|
| RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20150403 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20150707 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20150928 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20160107 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20160126 |
|
| A045 | Written measure of dismissal of application [lapsed due to lack of payment] |
Free format text: JAPANESE INTERMEDIATE CODE: A045 Effective date: 20160531 |