JP2010502009A - フィン電界効果トランジスタを製造するためのシステムと方法 - Google Patents
フィン電界効果トランジスタを製造するためのシステムと方法 Download PDFInfo
- Publication number
- JP2010502009A JP2010502009A JP2009525552A JP2009525552A JP2010502009A JP 2010502009 A JP2010502009 A JP 2010502009A JP 2009525552 A JP2009525552 A JP 2009525552A JP 2009525552 A JP2009525552 A JP 2009525552A JP 2010502009 A JP2010502009 A JP 2010502009A
- Authority
- JP
- Japan
- Prior art keywords
- substrate
- etching
- fin
- spacer
- wall
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/611—Insulated-gate field-effect transistors [IGFET] having multiple independently-addressable gate electrodes influencing the same channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
-
- H10P32/1408—
-
- H10P32/171—
-
- H10P50/695—
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Engineering & Computer Science (AREA)
- Semiconductor Memories (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
Abstract
Description
減らすことが望ましい。
スフローを記載する。デバイスとプロセスフローの観点からこの実施形態を扱う前に、本技法の実施形態に従う例示的なシステムが記載される。
易にするために、電気的結合のための機構を提供する。図3の実施形態は様々な標準規格に従って利用され得る。例えば、メモリモジュール52は、シングルデータレート(SDR)、完全バッファ型(FB)-DIMM、ダブルデータレート(DDR)、およびダブルデータレート2(DDR2)システム10で利用されてもよい。
グラフィーマスクはおよそ200以下の幅とおよそ1500以上の長さを持つ壁166を画定し得る。フォトリソグラフィーマスクが適用された後、技法102は、ブロック138で示されるように、壁166を形成するために窒化物層164とPADOX 162をエッチングすることを含み得る。一実施形態では、窒化物層とPADOX 162のエッチングは、活性イオンエッチングもしくは他の適切な形の異方性エッチングなどの、in situエッチングを行うことを含み得る。あるいは、他の適切な形の湿式エッチングと乾式エッチングが利用されてもよい。加えて、いくつかの実施形態では、技法102は、窒化物層164とPADOX 162のエッチングと同時に基板160の一部分を通るエッチングも含み得る。例えば、一実施形態では、技法102は、壁166よりも下ではない領域において、基板160からおよそ200Åエッチングすることを含み得る。エッチングが完了した後、技法102は、ブロック140で示されるようにフォトリソグラフィーマスクを除去することを含み得る。ブロック140の後に形成される半導体構造の一実施形態は図6に図示される。
Claims (21)
- 基板の上に窒化物の層を堆積するステップと、
壁の位置を画定するために前記窒化物の層の上にフォトリソグラフィーマスクを配置するステップと、
前記壁を作るために前記窒化物の層をエッチングするステップと、
前記フォトリソグラフィーマスクを除去するステップと、
前記壁に隣接するスペーサー層を堆積するステップと、
前記壁に隣接するスペーサーを作るために前記スペーサー層をエッチングし、前記スペーサーと前記壁は前記基板の第一の部分を覆う、ステップと、
トレンチを作るために、前記スペーサーによって覆われていない前記基板の第二の部分をエッチングするステップと、
を含む方法。 - 前記スペーサー層を堆積するステップは、オルトケイ酸テトラエチルシリコンの層を堆積するステップを含む、請求項1に記載の方法。
- 前記トレンチを誘電材料で充填するステップを含む、請求項1に記載の方法。
- 前記トレンチを充填するステップは、前記トレンチをスピンオン誘電体で充填するステップを含む、請求項3に記載の方法。
- 前記基板の前記第一の部分の一部を露出するために、前記窒化物の層をエッチングするステップを含む、請求項3に記載の方法。
- チャネルを作るために、前記基板の前記第一の部分の前記露出された部分をある深さまでエッチングするステップを含む、請求項5に記載の方法。
- 前記誘電材料を前記基板とおおよそ同じ深さまでエッチングするステップを含む、請求項6に記載の方法。
- 前記誘電材料を前記基板とおおよそ同じ深さまでエッチングするステップは、フィンを作るステップを含む、請求項7に記載の方法。
- 前記フィンを作るステップは、前記基板の上面より下に埋め込まれたフィンを作るステップを含む、請求項8に記載の方法。
- 前記誘電材料を前記基板とおおよそ同じ深さまでエッチングするステップは、第一のフィンと第二のフィンを作るステップを含む、請求項7に記載の方法。
- 前記基板の前記第一の部分の前記露出された部分をエッチングするステップは、前記第一のフィンの第一の壁と、前記第二のフィンの第一の壁を作るステップを含む、請求項7に記載の方法。
- 前記基板上に堆積されたゲートを形成するステップを含む、請求項7に記載の方法。
- フィンの上にゲートを形成するステップを含む、請求項7に記載の方法。
- フォトリソグラフィーマスクを使用せずに、フィンの第一の壁を作るために第一のエッチングを行うステップと、
前記フィンの第二の壁を作るために第二のエッチングを行うステップと、
前記フィンの上にゲートを堆積し、前記ゲートは前記第二のエッチングの後に堆積される、ステップと、
を含む、フィンとゲートを含むトランジスタの製造方法。 - 前記第一のエッチングを行うステップは、基板の上面よりも下に埋め込まれた前記フィンの前記第一の壁を作るステップを含む、請求項14に記載の方法。
- 前記方法は単一ゲートを含むトランジスタを製造するステップを含む、請求項14に記載の方法。
- 前記第一のエッチングを行うステップは、別のフィンの第一の壁を作る、請求項14に記載の方法。
- 基板内のトレンチと、
エッチングプロセスによって形成されるチャネルを含む、前記トレンチによって部分的に画定される前記基板からの露出部と、
前記トレンチの第一の側面上の前記露出部の上面の上に配列された第一のスペーサーと、
前記トレンチの第二の側面上の前記露出部の前記上面の上に配列された第二のスペーサーとを含み、
前記第一のスペーサーと前記第二のスペーサーは前記エッチングプロセス中に前記露出部をマスクするように構成される、
構造。 - 前記チャネルはフィンの壁を画定する、請求項18に記載の構造。
- 前記第一のスペーサーはオルトケイ酸テトラエチルシリコンを含む、請求項18に記載の構造。
- 前記露出部の前記上面は、前記基板の前記上面より下に埋め込まれる、請求項18に記載の構造。
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/508,047 | 2006-08-22 | ||
| US11/508,047 US7745319B2 (en) | 2006-08-22 | 2006-08-22 | System and method for fabricating a fin field effect transistor |
| PCT/US2007/017571 WO2008024200A1 (en) | 2006-08-22 | 2007-08-07 | System and method for fabricating a fin field effect transistor |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2010502009A true JP2010502009A (ja) | 2010-01-21 |
| JP5299703B2 JP5299703B2 (ja) | 2013-09-25 |
Family
ID=38652384
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009525552A Active JP5299703B2 (ja) | 2006-08-22 | 2007-08-07 | フィン及びゲートを含むトランジスタを製造する方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (4) | US7745319B2 (ja) |
| JP (1) | JP5299703B2 (ja) |
| KR (1) | KR101064467B1 (ja) |
| CN (1) | CN101506957B (ja) |
| TW (1) | TWI352394B (ja) |
| WO (1) | WO2008024200A1 (ja) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2010034467A (ja) * | 2008-07-31 | 2010-02-12 | Renesas Technology Corp | 半導体装置の製造方法 |
| CN110349906A (zh) * | 2018-04-03 | 2019-10-18 | 长鑫存储技术有限公司 | 一种自对准沟槽的形成方法 |
Families Citing this family (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6949795B2 (en) * | 2003-11-13 | 2005-09-27 | Micron Technology, Inc. | Structure and method of fabricating a transistor having a trench gate |
| US7745319B2 (en) * | 2006-08-22 | 2010-06-29 | Micron Technology, Inc. | System and method for fabricating a fin field effect transistor |
| US7825460B2 (en) * | 2006-09-06 | 2010-11-02 | International Business Machines Corporation | Vertical field effect transistor arrays and methods for fabrication thereof |
| US7808042B2 (en) * | 2008-03-20 | 2010-10-05 | Micron Technology, Inc. | Systems and devices including multi-gate transistors and methods of using, making, and operating the same |
| US8110466B2 (en) * | 2009-10-27 | 2012-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cross OD FinFET patterning |
| US9130058B2 (en) | 2010-07-26 | 2015-09-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming crown active regions for FinFETs |
| KR20130110733A (ko) | 2012-03-30 | 2013-10-10 | 삼성전자주식회사 | 반도체 장치의 제조 방법 및 이에 의해 형성된 반도체 장치 |
| US9368388B2 (en) * | 2012-04-13 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus for FinFETs |
| US9633905B2 (en) * | 2012-04-20 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor fin structures and methods for forming the same |
| KR101908980B1 (ko) | 2012-04-23 | 2018-10-17 | 삼성전자주식회사 | 전계 효과 트랜지스터 |
| US11037923B2 (en) | 2012-06-29 | 2021-06-15 | Intel Corporation | Through gate fin isolation |
| US9142400B1 (en) | 2012-07-17 | 2015-09-22 | Stc.Unm | Method of making a heteroepitaxial layer on a seed area |
| US8841185B2 (en) | 2012-08-13 | 2014-09-23 | International Business Machines Corporation | High density bulk fin capacitor |
| US8658536B1 (en) * | 2012-09-05 | 2014-02-25 | Globalfoundries Inc. | Selective fin cut process |
| US8946050B2 (en) * | 2012-10-30 | 2015-02-03 | Globalfoundries Inc. | Double trench well formation in SRAM cells |
| KR102067171B1 (ko) | 2013-02-14 | 2020-01-16 | 삼성전자주식회사 | 반도체 장치 및 그 제조 방법 |
| US9412847B2 (en) | 2013-03-11 | 2016-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned passivation of active regions |
| WO2015076792A1 (en) * | 2013-11-20 | 2015-05-28 | Intel Corporation | Microelectronic transistor contacts and methods of fabricating the same |
| US10504893B2 (en) | 2014-08-29 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device with protection layer |
| KR102284888B1 (ko) | 2015-01-15 | 2021-08-02 | 삼성전자주식회사 | 반도체 장치 |
| KR102352155B1 (ko) | 2015-04-02 | 2022-01-17 | 삼성전자주식회사 | 반도체 소자 및 그 제조방법 |
| US9818647B2 (en) | 2015-06-03 | 2017-11-14 | International Business Machines Corporation | Germanium dual-fin field effect transistor |
| CN106711213B (zh) * | 2015-07-20 | 2021-02-26 | 联华电子股份有限公司 | 半导体元件及其制作方法 |
| US11017999B2 (en) | 2016-10-05 | 2021-05-25 | International Business Machines Corporation | Method and structure for forming bulk FinFET with uniform channel height |
| CN110034068B (zh) * | 2018-01-11 | 2021-07-13 | 中芯国际集成电路制造(上海)有限公司 | 半导体结构及其形成方法 |
| KR102620595B1 (ko) | 2018-01-22 | 2024-01-03 | 삼성전자주식회사 | 소자분리막을 갖는 반도체 소자 및 그 제조 방법 |
| US10381218B1 (en) | 2018-05-17 | 2019-08-13 | Micron Technology, Inc. | Methods of forming a semiconductor structure and methods of forming isolation structures |
| US11088142B2 (en) | 2019-12-26 | 2021-08-10 | Micron Technology, Inc. | Integrated assemblies having voids along regions of gates, and methods of forming conductive structures |
| DE102020112203B4 (de) * | 2020-03-13 | 2024-08-08 | Taiwan Semiconductor Manufacturing Co. Ltd. | Integrierte schaltung und verfahren zum einbetten planarer fets mit finfets |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003031116A (ja) * | 2001-07-17 | 2003-01-31 | Nec Corp | 電界放出型冷陰極及びその製造方法並びに電解放出型冷陰極を備えた平面画像装置 |
| WO2006028777A1 (en) * | 2004-09-01 | 2006-03-16 | Micron Technology, Inc. | Dram cells with vertical u-shaped transistors |
| JP2006128494A (ja) * | 2004-10-29 | 2006-05-18 | Toshiba Corp | 半導体集積回路装置及びその製造方法 |
| JP2006135067A (ja) * | 2004-11-05 | 2006-05-25 | Toshiba Corp | 半導体装置およびその製造方法 |
| JP2006196617A (ja) * | 2005-01-12 | 2006-07-27 | Fujitsu Ltd | 半導体装置の製造方法とその方法で製造した半導体装置 |
Family Cites Families (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5021353A (en) * | 1990-02-26 | 1991-06-04 | Micron Technology, Inc. | Split-polysilicon CMOS process incorporating self-aligned silicidation of conductive regions |
| US5177027A (en) * | 1990-08-17 | 1993-01-05 | Micron Technology, Inc. | Process for fabricating, on the edge of a silicon mesa, a MOSFET which has a spacer-shaped gate and a right-angled channel path |
| US5804506A (en) * | 1995-08-17 | 1998-09-08 | Micron Technology, Inc. | Acceleration of etch selectivity for self-aligned contact |
| US5858865A (en) * | 1995-12-07 | 1999-01-12 | Micron Technology, Inc. | Method of forming contact plugs |
| US6110798A (en) * | 1996-01-05 | 2000-08-29 | Micron Technology, Inc. | Method of fabricating an isolation structure on a semiconductor substrate |
| US6018180A (en) * | 1997-12-23 | 2000-01-25 | Advanced Micro Devices, Inc. | Transistor formation with LI overetch immunity |
| JP4270719B2 (ja) * | 1999-06-30 | 2009-06-03 | 株式会社東芝 | 半導体装置及びその製造方法 |
| US6376380B1 (en) * | 2000-08-30 | 2002-04-23 | Micron Technology, Inc. | Method of forming memory circuitry and method of forming memory circuitry comprising a buried bit line array of memory cells |
| US6346455B1 (en) * | 2000-08-31 | 2002-02-12 | Micron Technology, Inc. | Method to form a corrugated structure for enhanced capacitance |
| US6492212B1 (en) * | 2001-10-05 | 2002-12-10 | International Business Machines Corporation | Variable threshold voltage double gated transistors and method of fabrication |
| US6903425B2 (en) * | 2002-08-05 | 2005-06-07 | Micron Technology, Inc. | Silicon rich barrier layers for integrated circuit devices |
| US7071043B2 (en) * | 2002-08-15 | 2006-07-04 | Micron Technology, Inc. | Methods of forming a field effect transistor having source/drain material over insulative material |
| US20040191980A1 (en) * | 2003-03-27 | 2004-09-30 | Rafael Rios | Multi-corner FET for better immunity from short channel effects |
| US6963104B2 (en) * | 2003-06-12 | 2005-11-08 | Advanced Micro Devices, Inc. | Non-volatile memory device |
| KR100496891B1 (ko) * | 2003-08-14 | 2005-06-23 | 삼성전자주식회사 | 핀 전계효과 트랜지스터를 위한 실리콘 핀 및 그 제조 방법 |
| US7091566B2 (en) * | 2003-11-20 | 2006-08-15 | International Business Machines Corp. | Dual gate FinFet |
| KR100610496B1 (ko) * | 2004-02-13 | 2006-08-09 | 삼성전자주식회사 | 채널용 핀 구조를 가지는 전계효과 트랜지스터 소자 및 그제조방법 |
| KR100587677B1 (ko) * | 2004-03-18 | 2006-06-08 | 삼성전자주식회사 | 전계효과 트랜지스터 구조 및 그의 제조방법 |
| KR100621628B1 (ko) * | 2004-05-31 | 2006-09-19 | 삼성전자주식회사 | 비휘발성 기억 셀 및 그 형성 방법 |
| US7084461B2 (en) * | 2004-06-11 | 2006-08-01 | International Business Machines Corporation | Back gate FinFET SRAM |
| KR100594282B1 (ko) * | 2004-06-28 | 2006-06-30 | 삼성전자주식회사 | FinFET을 포함하는 반도체 소자 및 그 제조방법 |
| US7122425B2 (en) * | 2004-08-24 | 2006-10-17 | Micron Technology, Inc. | Methods of forming semiconductor constructions |
| US7242057B2 (en) * | 2004-08-26 | 2007-07-10 | Micron Technology, Inc. | Vertical transistor structures having vertical-surrounding-gates with self-aligned features |
| US7241655B2 (en) * | 2004-08-30 | 2007-07-10 | Micron Technology, Inc. | Method of fabricating a vertical wrap-around-gate field-effect-transistor for high density, low voltage logic and memory array |
| US7547945B2 (en) * | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
| US7285812B2 (en) * | 2004-09-02 | 2007-10-23 | Micron Technology, Inc. | Vertical transistors |
| US7199419B2 (en) * | 2004-12-13 | 2007-04-03 | Micron Technology, Inc. | Memory structure for reduced floating body effect |
| US7282433B2 (en) * | 2005-01-10 | 2007-10-16 | Micron Technology, Inc. | Interconnect structures with bond-pads and methods of forming bump sites on bond-pads |
| JP4672400B2 (ja) * | 2005-03-09 | 2011-04-20 | 株式会社東芝 | 過水素化ポリシラザン溶液およびそれを用いた半導体装置の製造方法 |
| US7265059B2 (en) * | 2005-09-30 | 2007-09-04 | Freescale Semiconductor, Inc. | Multiple fin formation |
| US7745319B2 (en) * | 2006-08-22 | 2010-06-29 | Micron Technology, Inc. | System and method for fabricating a fin field effect transistor |
| US8866254B2 (en) * | 2008-02-19 | 2014-10-21 | Micron Technology, Inc. | Devices including fin transistors robust to gate shorts and methods of making the same |
-
2006
- 2006-08-22 US US11/508,047 patent/US7745319B2/en active Active
-
2007
- 2007-08-07 KR KR1020097003577A patent/KR101064467B1/ko active Active
- 2007-08-07 CN CN200780030668.9A patent/CN101506957B/zh active Active
- 2007-08-07 JP JP2009525552A patent/JP5299703B2/ja active Active
- 2007-08-07 WO PCT/US2007/017571 patent/WO2008024200A1/en not_active Ceased
- 2007-08-21 TW TW096130937A patent/TWI352394B/zh active
-
2010
- 2010-06-07 US US12/795,495 patent/US8076721B2/en active Active
-
2011
- 2011-12-13 US US13/324,520 patent/US8748280B2/en active Active
-
2014
- 2014-05-30 US US14/292,443 patent/US9281402B2/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003031116A (ja) * | 2001-07-17 | 2003-01-31 | Nec Corp | 電界放出型冷陰極及びその製造方法並びに電解放出型冷陰極を備えた平面画像装置 |
| WO2006028777A1 (en) * | 2004-09-01 | 2006-03-16 | Micron Technology, Inc. | Dram cells with vertical u-shaped transistors |
| JP2008511997A (ja) * | 2004-09-01 | 2008-04-17 | マイクロン テクノロジー,インコーポレイテッド | 縦型のu字形トランジスタを有するdramセル |
| JP2006128494A (ja) * | 2004-10-29 | 2006-05-18 | Toshiba Corp | 半導体集積回路装置及びその製造方法 |
| JP2006135067A (ja) * | 2004-11-05 | 2006-05-25 | Toshiba Corp | 半導体装置およびその製造方法 |
| JP2006196617A (ja) * | 2005-01-12 | 2006-07-27 | Fujitsu Ltd | 半導体装置の製造方法とその方法で製造した半導体装置 |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2010034467A (ja) * | 2008-07-31 | 2010-02-12 | Renesas Technology Corp | 半導体装置の製造方法 |
| CN110349906A (zh) * | 2018-04-03 | 2019-10-18 | 长鑫存储技术有限公司 | 一种自对准沟槽的形成方法 |
| CN110349906B (zh) * | 2018-04-03 | 2021-11-09 | 长鑫存储技术有限公司 | 一种自对准沟槽的形成方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US7745319B2 (en) | 2010-06-29 |
| US20140346613A1 (en) | 2014-11-27 |
| TW200818338A (en) | 2008-04-16 |
| US20100252886A1 (en) | 2010-10-07 |
| CN101506957A (zh) | 2009-08-12 |
| US20080050885A1 (en) | 2008-02-28 |
| US8748280B2 (en) | 2014-06-10 |
| CN101506957B (zh) | 2015-11-25 |
| US20120088349A1 (en) | 2012-04-12 |
| KR101064467B1 (ko) | 2011-09-15 |
| KR20090042275A (ko) | 2009-04-29 |
| WO2008024200A1 (en) | 2008-02-28 |
| TWI352394B (en) | 2011-11-11 |
| US9281402B2 (en) | 2016-03-08 |
| JP5299703B2 (ja) | 2013-09-25 |
| US8076721B2 (en) | 2011-12-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5299703B2 (ja) | フィン及びゲートを含むトランジスタを製造する方法 | |
| US7993988B2 (en) | Techniques for fabricating a non-planar transistor | |
| CN104103638B (zh) | 半导体装置及半导体模块 | |
| TWI732758B (zh) | 具有第一及第二閘極電極的半導體元件 | |
| WO2023028869A1 (en) | Memory devices having vertical transistors and methods for forming the same | |
| US20160329338A1 (en) | Semiconductor device | |
| US12274049B2 (en) | Memory devices having vertical transistors and stacked storage units and methods for forming the same | |
| CN106169472A (zh) | 具有多个栅结构的半导体器件 | |
| JP2025084758A (ja) | 3次元のメモリデバイスおよびそれを形成するための方法 | |
| US12328867B2 (en) | Memory devices having vertical transistors and methods for forming the same | |
| US12082399B2 (en) | Memory devices having vertical transistors in staggered layouts | |
| US20140327056A1 (en) | Semiconductor device having contact plug and method of manufacturing the same | |
| US20260026010A1 (en) | Memory devices having vertical transistors and methods for forming the same | |
| US7736989B2 (en) | Method of forming semiconductor device | |
| KR101785447B1 (ko) | 반도체 소자의 제조 방법 | |
| US20250016985A1 (en) | Memory devices having vertical transistors and methods for forming the same | |
| US20230380142A1 (en) | Memory devices having vertical transistors and fabricating methods thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20120607 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20120619 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120914 Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20120914 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20121218 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A821 Effective date: 20130315 Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130315 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20130521 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20130605 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5299703 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |