HK1002092B - Digital broadcast receiver - Google Patents
Digital broadcast receiver Download PDFInfo
- Publication number
- HK1002092B HK1002092B HK98100472.0A HK98100472A HK1002092B HK 1002092 B HK1002092 B HK 1002092B HK 98100472 A HK98100472 A HK 98100472A HK 1002092 B HK1002092 B HK 1002092B
- Authority
- HK
- Hong Kong
- Prior art keywords
- signal
- frequency
- pll synthesizer
- microcomputer
- qpsk
- Prior art date
Links
Description
The present invention relates to a digital broadcast receiver for receiving a digital broadcast signal transmitted as a digitally modulated video signal.
A usual satellite broadcast receiver is a receiver for receiving an FM (frequency modulated) satellite broadcast signal transmitted with a frequency modulated video signal and as shown in FIG. 14, a desired frequency modulated signal is frequency converted from a first IF (intermediate frequency) signal from a digitally modulated signal into a designated second intermediate frequency signal, a frequency modulated signal in the desired channel is taken out at a channel filter and then it is frequency demodulated.
A local oscillation signal used for the frequency conversion is generated at a PLL (phase-locked loop) synthesizer 30, which is composed of a local oscillator 31, a prescaler 32 frequency dividing a local oscillation signal, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35, a reference frequency signal generator 36 and a loop filter 37. The local oscillation frequency Fvco is expressed by (eq. 1). where fvco: oscillation frequency of the local oscillator,
fr: frequency of the reference frequency signal,
Npsc: frequency dividing ratio of the prescaler,
Np: frequency dividing ratio of the programmable frequency divider, and
R: frequency dividing ratio of the reference frequency signal.
The local oscillation signal according to the frequency of the desired channel is obtained by varying the dividing ratio of programmable frequency divider 33 by microcomputer (CPU) 50. AFC (automatic frequency control) for compensating the frequency drift of the first IF signal due to the frequency drift of a frequency converter (not shown in the drawing) in a receiving antenna for satellite broadcast is made by that microcomputer 50 controls the frequency dividing ratio of programmable frequency divider 33 in PLL synthesizer 30 by a frequency drift detecting signal outputted from a FM demodulator 201, as disclosed in USP 1871000.
A usual receiver for digital broadcast receiving a transmitted signal using QPSK (quarternary phase-shift keying) modulation as a digital modulation shown in FIG. 15 is a receiver for FM satellite broadcast frequency-modulating a video signal and a QPSK-modulated PCM (pulse code modulation) audio signal and a desired FM signal is obtained by frequency-converting into a designated second IF signal from the first IF signal outputted from the antenna for satellite broadcast and an FM signal of the desired channel is taken out through a channel filter and is frequency modulated and then it is separated into a video signal and an audio signal and they are processed.
A local oscillation signal used for the frequency conversion is generated at a PLL synthesizer 30, which is composed of a local oscillator 31, a prescaler 32 frequency dividing a local oscillation signal, a programmable frequency divider 33, a reference frequency signal generator 36, a reference frequency signal divider 35, phase detection means 34 and a loop filter 37. The local oscillation frequency can be expressed by (eq. 1) like the case of broadcast receiver receiving a previously-mentioned FM signal.
Therefore, a local oscillation signal corresponding to a desired channel frequency is obtained by varying a frequency dividing ratio of the programmable frequency divider by microcomputer 50.
The control by microcomputer 50 is necessary for a control of many LSIs (large scale integrations) such as not only PLL synthesizer 30 but also PCM sound signal processor 205 and the like. A common bus such as an IIC (inter integrated circuit) bus is used as a control bus because the number of output terminals of microcomputer 50 has a limitation.
AFC for compensating the frequency drift of the first IF signal due to the frequency drift of a frequency converter in a receiving antenna for satellite broadcast is made by that microcomputer 50 controls the frequency dividing ratio of programmable frequency divider 33 in PLL synthesizer 30 by a frequency drift detecting signal outputted from a FM demodulator 201, as disclosed in USP 1871000, like an example of the prior art. The control data of the microcomputer is renewed at every several tens milliseconds, considering malfunction of a PLL synthesizer and each LSI (large scale integration circuit) due to a surge of thunder even after signal reception.
However, in the case in which a usual AFC is done at a PLL synthesizer for channel selection, the reference frequency fr/R of a phase detection at the PLL synthesizer determines AFC accuracy and if the frequency dividing ratio of the reference frequency signal is so much decreased, the number of steps of AFC control becomes large and a correct AFC can not be done. In a receiver of digital modulation such as QPSK modulation, because the phase noise characteristic of a local oscillation frequency signal influences a bit error rate, the phase noise must be small and it is necessary not only to improve a phase noise characteristic of a local oscillator circuit itself but also to improve a phase noise characteristic by the PLL synthesizer such as making a reference frequency fr/R of the PLL synthesizer for phase frequency detection large.
In the case of a receiver receiving a digitally modulated signal such as QPSK modulation, when a control data is inputted from a microcomputer to a PLL synthesizer, the control data gives an interference to the local oscillator circuit for channel selection and the noise characteristic of the local oscillation signal rapidly deteriorates. Thus, the noise characteristic of the local oscillation signal gives an influence to the bit error rate.
By using a control bus from the microcomputer to the PLL synthesizer in common with a control bus of the other signal processing LSIs, when the other signal processing LSIs are controlled during reception, the control data is inputted also to the PLL synthesizer and whenever AFC during reception is made in the PLL synthesizer or the control data is periodically renewed against malfunction of the PLL synthesizer due to a surge of the like, noise in the local oscillation signal becomes big and deteriorates the bit error rate and the quality of reception. This is a problem.
US-A-5325401 discloses an L-band tuner stage which is combined with a quadrature downconverter stage in a single shielded enclosure as an L-band-to-baseband PSK tuner. The bandwidths within the two stages are optimized for digital PSK demodulation, and certain functions are shared, such as automatic gain control and carrier tracking information. Electronically switchable attenuators and voltage-variable gain controlled amplifiers, in connection with a low-phase-noise local oscillator employing a microstrip resonator, are provided. The IF frequency and bandwidth are selected so that voltage-variable tunable bandpass filters of conventional design may be used to obtain the RF image rejection necessary for reception of PSK signals. The IF signal from an L-band tuner stage is passed to the quadrature downconverter stage, where the signal is split, and an IF local oscillator signal is injected into double balanced mixers to mix with the IF output of the L-band downconverter stage. The output of the mixers is the desired baseband I and Q data signals for PSK demodulation, which is fed directly to a PSK demodulator stage.
The present invention aims to make a high performance reception possible which can simultaneously attain improvement of AFC function at channel selection means and improvement of bit error rate possible in a receiver receiving a digitally modulated signal. To achieve this object, the present invention provides a digital broadcast receiver as set out in appended claim 1.
Preferably, a phase noise characteristic of a local oscillation signal is improved, keeping an AFC accuracy by that phase noise characteristic control means does AFC (automatic frequency control) continuously at the orthogonal detection means using an AFC signal expressing a frequency drift of a receiving signal detected at the digital demodulation means and the reference frequency of phase detection of the PLL synthesizer comprising oscillation means and oscillation frequency control means is made as high as the phase noise near the oscillation frequency of a local oscillation signal can be reduced by making an open loop gain of the PLL synthesizer large.
The deterioration of a noise characteristic of a local oscillation signal is prevented by using the exclusive control bus for transmitting a control signal of oscillation frequency control means and separating it from the other control buses for transmitting control signals of the other devices including digital demodulation means.
The phase noise characteristic of the local oscillation signal can be prevented to deteriorate and the bit error rate characteristic can be prevented to deteriorate with the control data supplied from the microcomputer during reception by limiting the control of the oscillation frequency control means to the case in which a channel is selected or the demodulation signal is not synchronized.
- Fig. 1 is a block diagram of a digital satellite broadcast receiver in accordance with a first exemplary arrangement.
- FIG. 2 is a block diagram of a digital satellite broadcast receiver in accordance with a second exemplary arrangement.
- FIG. 3 is a block diagram of a digital satellite broadcast receiver in accordance with a third exemplary arrangement.
- FIG. 4 is a circuit diagram of a voltage controlled oscillator composing a PLL synthesizer for channel selection.
- FIG. 5 is a phase noise characteristic of a voltage controlled oscillator composing a PLL synthesizer for channel selection.
- FIG. 6 is an AFC characteristic of an orthogonal detection voltage controlled oscillator.
- FIG. 7 is a block diagram of a digital satellite broadcast receiver in accordance with a first exemplary embodiment of the present invention.
- FIG. 8 is a block diagram of a digital satellite broadcast receiver in accordance with a second exemplary embodiment of the present invention.
- FIG. 9 is a block diagram of a digital satellite broadcast receiver in accordance with a third exemplary embodiment of the present invention.
- FIG. 10 is a block diagram of a digital satellite broadcast receiver in accordance with a fourth exemplary embodiment of the present invention.
- FIG. 11 is a block diagram of a digital satellite broadcast receiver in accordance with an fifth exemplary embodiment of the present invention.
- FIG. 12 is a block diagram of a digital satellite broadcast receiver in accordance with a sixth exemplary embodiment of the present invention.
- FIG. 13 is an exemplary circuit diagram of an orthogonal detection voltage controlled oscillator.
- FIG. 14 is a block diagram of a satellite broadcast receiver in accordance with the prior art.
- FIG. 15 is a block diagram of a digital satellite broadcast receiver in accordance with the prior art.
Some exemplary embodiments of the present invention are explained below, referring to FIGs. 1 to 12.
The first three arrangements are described by way of example and do not form part of the invention.
In FIG. 1, the terminal 10 is an input terminal of a first IF signal from a receiving antenna for satellite broadcast. The block 11 is a mixer for frequency-converting a desired QPSK modulation signal into a designated second IF signal. The block 12 is a bandpass filter for extracting only the designated second IF signal from the output of mixer 11. The block 16 is orthogonal detector inputting the output of bandpass filter 12 and for obtaining base band signals of an in-phase component I and a quadrature component Q by orthogonal detection. The block 21 is an A/D converter inputting the output of the I/Q orthogonal detector 16 and for converting the I and Q base band signals into digital signals. The block 22 is a QPSK demodulator inputting the digitalized I and Q signals and for demodulating the inputted I and Q signals by QPSK. The block 30 is a PLL synthesizer for generation a local oscillation signal necessary when the desired QPSK modulation signal is frequency-converted into a designated second IF signal at mixer 11. The block 17 is an orthogonal detection voltage-controlled oscillator for generating a local oscillation signal necessary for orthogonal detection.
The function of a digital broadcast receiver composed like the above is explained below. The first IF signal from a digitally modulated signal of RF band received from a receiving antenna for satellite broadcast is mixed with a local oscillation signal generated at PLL synthesizer 30 at mixer 11 and a desired QPSK modulation signal of the first IF signal is frequency-converted into a designated second IF signal.
PLL synthesizer 30 is composed of a local oscillator 31, a prescaler 32, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35, a reference frequency signal generator 36 and a loop filter 37.
The output of local oscillator 31 is frequency-divided at prescaler 32, is inputted to programmable frequency divider 33 and is further frequency-divided. The output of programmable frequency divider 33 is inputted to phase detector 34 and PLL synthesizer 30 is controlled so that the inputted signal to phase detector 34 coincides with a reference frequency signal 40 obtained by dividing the output of a reference frequency signal generator 36 at a reference frequency signal divider 35 in frequency and phase. The local oscillation frequency fvco is expressed by eq. 2. where fvco: oscillation frequency of the local oscillator,
fr: frequency of the reference frequency signal,
Npsc: frequency dividing ratio of the prescaler,
Np: frequency dividing ratio of the programmable frequency divider, and
R: frequency dividing ratio of the reference frequency signal.
A local oscillation frequency corresponding to a frequency of a desired QPSK modulation signal can be obtained by varying the frequency dividing ratio Np of programmable frequency divider 33 at microcomputer 50.
The QPSK modulation signal frequency-converted into a designated second IF signal at mixer 11 is inputted to orthogonal detector 16 after being extracted at bandpass filter 12. At orthogonal detector 16, an oscillation signal generated at orthogonal detection voltage-controlled oscillator 17 with a designated second IF and a signal phase-shifted by 90 degrees from the oscillation signal are supplied to mixers 13 and 15, respectively and they are mixed with the output signal of bandpass filter 12 there and base band signals of an in-phase component I and a quadrature component Q in the QPSK modulation signal are obtained, respectively. The I and Q base band signals are converted to digital signals at an A/D converter 21 and are digitally demodulated at QPSK demodulator 22. QPSK demodulator 22 includes a carrier recovery and a clock recovery necessary for demodulation, an AGC detector and an AFC detector.
The oscillation frequency of local oscillator 31 generating a local frequency signal used for channel selection of a QPSK modulation signal is expressed by (eq. 3). where fvco: oscillation frequency of the local oscillator for channel selection,
f1stIF: frequency of the first IF, and
f2ndIF: frequency of the second IF.
The oscillation frequency of local oscillator 31 is higher than the frequency of the first IF inputted from the receiving antenna for satellite broadcast by the frequency of the second IF and a frequency range of the first IF signal is necessary as an oscillation frequency range.
As an oscillator circuit to obtain such a wide frequency range, an oscillator having a resonant circuit using a microstrip line and a variable capacitance diode as shown in FIG. 4 is necessary.
In a digital modulation like QPSK, the phase noise of a local oscillation signal used for frequency conversion influences on a reception performance (bit error rate) of the receiver, different from a usual FM modulation. As a phase noise not to influence on bit error rate, 85 dBc/Hz at a frequency off-set by 10 kHz from the oscillation frequency and 95 dBc/Hz at a frequency off-set by 100 kHz from the oscillation frequency.
The phase noise of a local oscillation signal having a wide oscillation frequency range, however, becomes large because the quality factor Q of the resonant circuit decreases due to an internal resistance of the variable capacitance diode and the phase noise power decreases according to increase of frequency deviation from the oscillation frequency as shown in FIG. 5. That is a 1/f characteristic. The noise characteristic near the oscillation frequency such as at 10 kHz and 100 kHz previously described can be improved by using a PLL synthesizer and can be realized by making a reference frequency of the phase detection at PLL synthesizer 30 high and making an open loop gain high. The reference frequency is determined by an oscillation frequency at reference frequency signal generator 36 and a frequency dividing ratio at reference frequency signal divider 35 and it is selected as high as the phase noise near the oscillation frequency can be reduced and its value is several hundreds kHz. The reference frequency (fr/R) of the phase frequency detection is a step frequency of PLL synthesizer 30 and the output frequency of local oscillator 31 is integer times of the reference frequency and does not always coincide with local oscillation frequency to convert the first IF signal into a designated second IF signal.
That is, a deviation occurs in the frequency of the second IF signal. Therefore, by making orthogonal detection voltage-controlled oscillator 17 so that the oscillation frequency continuously varies by an AFC signal outputted from QPSK demodulator 22 as shown in FIG. 6, frequency drift of a frequency converter (not shown) in a receiving antenna for satellite broadcast and frequency drift from the original second IF frequency due to frequency drift by increasing the reference frequency of phase frequency detection at PLL synthesizer 30 can be compensated with high accuracy at orthogonal detector 16.
Thus, according to the first exemplary arrangement, the characteristic of bit error rate as a receiver can be kept good, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy.
The frequency drift of the second IF signal can be also compensated with a high accuracy at orthogonal detector 16 by controlling orthogonal detection voltage-controlled oscillator 17 by PLL synthesizer, making its step frequency smaller enough than the step frequency of PLL synthesizer 30 used for channel selection and varying the oscillation frequency according to an AFC signal outputted from QPSK demodulator 22. Thus, the characteristic of bit error rate as a receiver can be kept good, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy.
Although a reception of satellite broadcast is described in this arrangement, it is obvious to have the same effect as described above in general kinds of receivers receiving a digitally modulated signal.
In FIG. 2, the terminal 10 is an input terminal of a first IF signal from a receiving antenna for satellite broadcast. The block 11 is a mixer for frequency-converting a desired QPSK modulation signal into a designated second IF signal. The block 12 is a bandpass filter for extracting only the designated second IF signal from the output of mixer 11. The block 16 is orthogonal detection means inputting the output of bandpass filter 12 and for obtaining base band signals of an in-phase component I and a quadrature component Q by orthogonal detection. The block 21 is an A/D converter inputting the output of the I/Q orthogonal detection means 16 and for converting the base band signals of I and Q components into digital signals. The block 22 is a QPSK demodulator inputting the digitalized I and Q signals and for demodulating the inputted I and Q signals by QPSK. The block 30 is a PLL synthesizer for generation a local oscillation signal necessary when the desired QPSK modulation signal is frequency-converted into a designated second IF signal at mixer 11. The block 17 is an orthogonal detection voltage-controlled oscillator for generating a local oscillation signal necessary for orthogonal detection.
The function of a digital broadcast receiver composed like the above is explained below. The first IF signal received through a receiving antenna for satellite broadcast is mixed with a local oscillation signal generated at PLL synthesizer 30 at mixer 11 and a desired QPSK modulation signal of the first IF signal is frequency-converted into a designated second IF signal.
PLL synthesizer 30 is composed of a local oscillator 31, a prescaler 32, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35 and a loop filter 37.
The output of local oscillator 31 is frequency-divided at prescaler 32, is inputted to programmable frequency divider 33 and is further frequency-divided. The output of programmable frequency divider 33 is inputted to phase detector 34 and PLL synthesizer 30 is controlled so that the inputted signal to phase detector 34 coincides with a reference frequency signal 40 obtained by dividing the symbol clock of QPSK recovered at QPSK demodulator 22 at a reference frequency signal divider 35 in frequency and phase. The local oscillation frequency fvco is expressed by (eq. 4). where fvco: oscillation frequency of the local oscillator,
fr: frequency of the reference frequency signal,
Npsc: frequency dividing ratio of the prescaler,
Np: frequency dividing ratio of the programmable frequency divider, and
R: frequency dividing ratio of the reference frequency signal.
A local oscillation frequency corresponding to a frequency of a desired QPSK modulation signal can be obtained by varying frequency dividing ratio Np of programmable frequency divider 33 by microcomputer 50.
The QPSK modulation signal frequency-converted into a designated second IF signal at mixer 11 is inputted to orthogonal detector 16 after being extracted at bandpass filter 12. At orthogonal detector 16, an oscillation signal generated at orthogonal detection voltage-controlled oscillator 17 with a designated second IF and a signal phase-shifted by 90 degrees from the oscillation signal are supplied to mixers 13 and 15, respectively and they are mixed with the output signal of bandpass filter 12 there and base band signals of an in-phase component I and a quadrature component Q of the QPSK modulation signal, respectively.
The I and Q base band signals are converted to digital signals at an A/D converter 21 and are digitally demodulated at QPSK demodulator 22. QPSK demodulator 22 includes a carrier recovery and a clock recovery necessary for demodulation, an AGC detector and an AFC detector.
The oscillation frequency of local oscillator 31 generating a local frequency signal used for channel selection of a QPSK modulation signal is expressed by (eq. 5). where fvco: oscillation frequency of the local oscillator for channel selection,
f1stIF: frequency of the first IF, and
f2ndIF: frequency of the second IF.
The oscillation frequency of local oscillator 31 is higher than the frequency of the first IF inputted from the receiving antenna for satellite broadcast by the frequency of the second IF and a frequency range of the first IF signal is necessary as an oscillation frequency range. As an oscillator circuit to obtain such a wide frequency range, an oscillator having a resonant circuit using a microstrip line and a variable capacitance diode as shown in FIG. 4 is necessary.
In a digital modulation like QPSK, the phase noise of a local oscillation signal used for frequency conversion influences on a reception performance (bit error rate) of the receiver, different from a usual FM modulation. As a phase noise not to influence on bit error rate, 85 dBc/Hz at a frequency off-set by 10 kHz from the oscillation frequency and 95 dBc/Hz at a frequency off-set by 100 kHz from the oscillation frequency.
The phase noise of a local oscillation signal having a wide oscillation frequency range, however, becomes large because the quality factor Q of the resonant circuit decreases due to an internal resistance of the variable capacitance diode and the phase noise power decreases according to increase of frequency deviation from the oscillation frequency as shown in FIG. 5. That is a 1/f characteristic. The noise characteristic near the oscillation frequency such as at 10 kHz and 100 kHz previously described can be improved by using a PLL synthesizer and can be realized by making a reference frequency of the phase detection at PLL synthesizer 30 high and making an open loop gain high. The reference frequency is determined by a frequency fr of a QPSK symbol clock (baud rate of QPSK) recovered at QPSK demodulator 22 and a frequency dividing ratio R at reference frequency signal divider 35 and it is selected as high as the phase noise near the oscillation frequency of local oscillator 31 can be reduced and its value is several hundreds kHz.
In Japan, the symbol clock frequency is 21.096 MHz in a digital satellite broadcast and to exceed the reference frequency of several hundreds kHz, a frequency dividing ratio of 32 to 128 is necessary as a frequency dividing ratio of reference frequency signal divider 35. The reference frequency fr/R of the phase frequency detection is a step frequency of PLL synthesizer 30 and the output frequency of local oscillator 31 is integer times of the reference frequency and does not always coincide with local oscillation frequency to convert the first IF signal into a designated second IF signal. That is, a deviation occurs in the frequency of the second IF signal.
Therefore, by making orthogonal detection voltage-controlled oscillator 17 so that the oscillation frequency continuously varies by an AFC signal outputted from QPSK demodulator 22 as shown in FIG. 6, frequency drift of a frequency converter (not shown) in a receiving antenna for satellite broadcast and frequency drift from the original second IF frequency due to frequency drift by increasing the reference frequency of PLL synthesizer 30 can be compensated with high accuracy at orthogonal detector 16.
Thus, according to the second exemplary arrangement, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy, the characteristic of bit error rate as a receiver can be kept good and because a clock signal recovered at QPSK demodulator 22 is frequency-divided and the divided signal is used as a reference frequency signal of phase frequency detection at PLL synthesizer 30 and a clock signal of the transmitter side in good accuracy is used as a reference frequency signal, the frequency accuracy of the reference frequency signal against temperature variation is kept good and a reference frequency signal generator in PLL synthesizer 30 can be eliminated.
It is obvious that a similar effect can be obtained also in the case in which the reference frequency signal of the phase frequency detection at PLL synthesizer 30 is obtained by frequency-dividing a sampling clock of the A/D converter 21 recovered at QPSK demodulator 22 and a reference frequency signal divider 35 having a frequency dividing ratio corresponding to that of the sampling clock.
Also by controlling orthogonal detection voltage-controlled oscillator 17 by PLL synthesizer, making the step frequency smaller enough than the step frequency of PLL synthesizer 30 used for channel selection and varying the oscillation frequency according to the AFC signal outputted from QPSK demodulator 22, frequency drift of the second IF signal can be compensated with high accuracy at orthogonal detector 16 and the characteristic of bit error rate as a receiver can be kept good, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy.
In FIG. 3, the terminal 10 is an input terminal of a first IF signal from a receiving antenna for satellite broadcast. The block 11 is a mixer for frequency-converting a desired QPSK modulation signal into a designated second IF signal. The block 12 is a bandpass filter for extracting only the designated second IF signal from the output of mixer 11. The block 16 is orthogonal detection means inputting the output of bandpass filter 12 and for obtaining base band signals of an in-phase component I and a quadrature component Q by orthogonal detection. The block 21 is an A/D converter inputting the output of the I/Q orthogonal detection means 16 and for converting the I and Q base band signals into digital signals. The block 22 is a QPSK demodulator inputting the digitalized I and Q signals and for demodulating the inputted I and Q signals by QPSK. The block 23 is an error correction decoder. The block 24 is a demultiplexer for demultiplexing a transport stream in which band compressed video and sound signals are multiplexed. The block 30 is a PLL synthesizer for generation a local oscillation signal necessary when the desired QPSK modulation signal is frequency-converted into a designated second IF signal at mixer 11. The block 17 is an orthogonal detection voltage-controlled oscillator for generating a local oscillation signal necessary for orthogonal detection.
The function of a digital broadcast receiver composed like the above is explained below.
The first IF signal received through a receiving antenna for satellite broadcast is mixed with a local oscillation signal generated at PLL synthesizer 30 at mixer 11 and a desired QPSK modulation signal of the first IF signal is frequency-converted into a designated second IF signal. PLL synthesizer 30 is composed of a local oscillator 31, a prescaler 32, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35 and a loop filter 37.
The output of local oscillator 31 is frequency-divided at prescaler 32, is inputted to programmable frequency divider 33 and is further frequency-divided. The output of programmable frequency divider 33 is inputted to phase detector 34 and PLL synthesizer 30 is controlled so that the inputted signal to phase detector 34 coincides with a reference frequency signal 40 obtained by dividing the system clock signal generated at demultiplexer 24 at a reference frequency signal divider 35 in frequency and phase. The local oscillation frequency fvco is expressed by (eq. 6). where fvco: oscillation frequency of the local oscillator,
fr: frequency of the reference frequency signal,
Npsc: frequency dividing ratio of the prescaler,
Np: frequency dividing ratio of the programmable frequency divider and
R: frequency dividing ratio of the reference frequency signal.
A local oscillation frequency corresponding to a frequency of a desired QPSK modulation signal can be obtained by varying frequency dividing ratio Np of programmable frequency divider 33 by microcomputer 50.
The QPSK modulation signal frequency-converted into a designated second IF signal at mixer 11 is inputted to orthogonal detector 16 after being extracted at bandpass filter 12. At orthogonal detector 16, an oscillation signal generated at orthogonal detection voltage-controlled oscillator 17 with a designated second IF and a signal phase-shifted by 90 degrees from the oscillation signal are supplied to mixers 13 and 15, respectively and they are mixed with the output signal of bandpass filter 12 there and base band signals of an in-phase component I and a quadrature component Q of the QPSK modulation signal, respectively.
The I and Q base band signals are converted to digital signals at an A/D converter 21 and are digitally demodulated at QPSK demodulator 22. QPSK demodulator 22 includes a carrier recovery and a clock recovery necessary for demodulation, an AGC detector and an AFC detector. The output of QPSK demodulator 22 does Viterbi decoding, deinterleaving, Reed-Solomon decoding or the like at error correction decoder 23 and corrects the error generated at a transmission route. The output signal from error correction decoder 23 is a transport stream multiplexed with video and sound signals encoded for band compression. Demultiplexer 24 demultiplexes and extracts video and sound signals encoded from the transport stream. The output of demultiplexer 24 is band expanded for each of video and sound signals and video and sound signals are reproduced.
The oscillation frequency of local oscillator 31 generating a local frequency signal used for channel selection of a QPSK modulation signal is expressed by (eq. 7). where fvco: oscillation frequency of of the local oscillator for channel selection,
f1stIF: frequency of the first IF, and
f2ndIF: frequency of the second IF.
The oscillation frequency of local oscillator 31 is higher than the frequency of the first IF inputted from the receiving antenna for satellite broadcast by the frequency of the second IF and a frequency range of the first IF signal is necessary as an oscillation frequency range.
As an oscillator circuit to obtain such a wide frequency range, an oscillator having a resonant circuit using a microstrip line and a variable capacitance diode as shown in FIG. 4 is necessary. In a digital modulation like QPSK, the phase noise of a local oscillation signal used for frequency conversion influences on a reception performance (bit error rate) of the receiver, different from a usual FM modulation. As a phase noise not to influence on bit error rate, 85 dBc/Hz and 95 dBc/Hz are necessary at frequencies off-set by 10 kHz and 100 kHz from the oscillation frequency, respectively.
The phase noise of a local oscillation signal having a wide oscillation frequency range, however, becomes large because the quality factor Q of the resonant circuit decreases due to an internal resistance of the variable capacitance diode and the phase noise power decreases according to increase of frequency deviation from the oscillation frequency as shown in FIG. 5. That is a 1/f characteristic. The noise characteristic near the oscillation frequency such as at 10 kHz and 100 kHz previously described can be improved by using a PLL synthesizer and can be realized by making a reference frequency of the phase detection at PLL synthesizer 30 high and making an open loop gain high. The reference frequency is determined by a frequency of a QPSK system clock generated at demultiplexer 24 and a frequency dividing ratio at reference frequency signal divider 35 and it is selected as high as the phase noise near the oscillation frequency of local oscillator 31 can be reduced and its value is several hundreds kHz. The system clock frequency generated at demultiplexer 24 is 27 MHz and to exceed the reference frequency of several hundreds kHz, a frequency dividing ratio of 32 to 128 is necessary as a frequency dividing ratio of reference frequency signal divider 35. The reference frequency (fr/R) is a step frequency of PLL synthesizer 30 and the output frequency of local oscillator 31 is integer times of the reference frequency and does not always coincide with local oscillation frequency to convert the first IF signal into a designated second IF signal. That is, a deviation occurs in the frequency of the second IF signal.
Therefore, by making orthogonal detection voltage-controlled oscillator 17 so that the oscillation frequency continuously varies by an AFC signal outputted from QPSK demodulator 22 as shown in FIG. 6, frequency drift of a frequency converter (not shown) in a receiving antenna for satellite broadcast and frequency drift from the original second IF frequency due to frequency drift by increasing the reference frequency of PLL synthesizer 30 can be compensated with high accuracy at orthogonal detector 16.
Thus, according to the third exemplary arrangement, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy, the characteristic of bit error rate as a receiver can be kept good and because a system clock signal at demultiplexer means of encoded and multiplexed video and sound signals is frequency-divided and the divided signal is used as a reference frequency signal of phase frequency detection at PLL synthesizer 30 and a clock signal of the transmitter side in good accuracy is used as a reference frequency signal, the frequency accuracy of the reference frequency signal against temperature variation is kept good and a reference frequency signal generator in PLL synthesizer 30 can be eliminated.
Also by controlling orthogonal detection voltage-controlled oscillator 17 by PLL synthesizer, making the step frequency smaller enough than the step frequency of PLL synthesizer 30 used for channel selection and varying the oscillation frequency according to the AFC signal outputted from QPSK demodulator 22, frequency drift of the second IF signal can be compensated with high accuracy at orthogonal detector 16 and the characteristic of bit error rate as a receiver can be kept good, because a phase noise characteristic of the local oscillation frequency is improved keeping AFC accuracy.
In FIG. 7, the terminal 10 is an input terminal of a first IF signal from a receiving antenna for satellite broadcast. The block 11 is a mixer for frequency-converting a desired QPSK modulation signal into a designated second IF signal. The block 12 is a bandpass filter for extracting only the designated second IF signal from the output of mixer 11. The block 16 is orthogonal detection means inputting the output of bandpass filter 12 and for obtaining base band signals of an in-phase component I and a quadrature component Q by orthogonal detection. The block 21 is an A/D converter inputting the output of the I/Q orthogonal detection means 16 and for converting the base band signals of I and Q components into digital signals. The block 22 is a QPSK demodulator inputting the digitalized I and Q signals and for demodulating the inputted I and Q signals by QPSK. The block 23 is an error correction decoder. The block 24 is a transport demultiplexer for separating a transport stream signal which band compressed video and sound signals are multiplexed. The block 30 is a PLL synthesizer for generation a local oscillation signal necessary when the desired QPSK modulation signal is frequency-converted into a designated second IF signal at mixer 11. The block 17 is an orthogonal detection oscillator for generating a local oscillation signal necessary for orthogonal detection. The block 50 is a microcomputer. The block 111 is a control bus from microcomputer 50 to PLL synthesizer 30. The block 112 is a control bus from microcomputer 50 to QPSK demodulator 22 and the like.
The function of a digital broadcast receiver composed like the above is explained below.
The first IF signal received through a receiving antenna for satellite broadcast is mixed with a local oscillation signal generated at PLL synthesizer 30 at mixer 11 and a desired QPSK modulation signal of the first IF signal is frequency-converted into a designated second IF signal. PLL synthesizer 30 is composed of a local oscillator 31, a prescaler 32, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35, reference frequency signal generator 36 and a loop filter 37.
The output of local oscillator 31 is inputted to programmable frequency divider 33 and frequency-divided after being frequency-divided at prescaler 32. The output of programmable frequency divider 33 is inputted to phase frequency detector 34 and PLL synthesizer 30 is controlled so that the inputted signal to phase detector 34 coincides in frequency and phase with a reference frequency signal 40 obtained by dividing the output of a reference frequency signal generator 36 at a reference frequency signal divider 35. The local oscillation frequency Fvco is expressed by (eq. 2) as previously shown and a local oscillation frequency corresponding to a frequency of desired QPSK modulation signal can be obtained by varying a frequency dividing ratio Np of programmable frequency divider 33 by microcomputer 50. The QPSK modulation signal frequency-converted into a designated second IF at mixer 11 is inputted to orthogonal detector 16 after being extracted at bandpass filter 12.
At orthogonal detector 16, an oscillation signal generated at orthogonal detection oscillator 17 with a designated second IF and a signal phase-shifted by 90 degrees from the oscillation signal are supplied to mixers 13 and 15, respectively and they are mixed with the output signal of bandpass filter 12 there and base band signals of an in-phase component I and a quadrature component Q of the QPSK modulation signal, respectively.
The base band signals of I and Q components are converted to digital signals at an A/D converter 21 and are digitally demodulated at QPSK demodulator 22. QPSK demodulator 22 includes a carrier recovery and a clock recovery necessary for demodulation, an AGC detector and an AFC detector. The output of QPSK demodulator 22 does Viterbi decoding, deinterleaving, Reed-Solomon decoding or the like at error correction decoder 23 and corrects the error generated at a transmission route. The output signal from error correction decoder 23 is a transport stream signal multiplexed with video and sound signals encoded for band compression. Transport demultiplexer 24 separates and extracts video and sound signals encoded from the transport stream signal. The output of transport demultiplexer 24 is band expanded for each of video and sound signals and video and sound signals are reproduced.
To prevent deterioration of bit error rate due to a control signal from the microcomputer during reception, the control bus of microcomputer 50 is separated into a bus 111 to PLL synthesizer 30 and another bus 112 to QPSK demodulator 22, error correction decoder 23, etc.. Because synchronization at transport demultiplexer 24 becomes impossible when PLL synthesizer 30 malfunctions by a surge and the like due to a thunder during reception and a channel selection becomes impossible, microcomputer 50 checks a synchronization establishment signal 113 from transport demultiplexer 24, renews the control data to PLL synthesizer 30 when transport demultiplexer 24 can not synchronize and makes a channel selection again.
It is obvious that a similar effect is obtained also when the circuit is composed so that microcomputer 50 checks synchronization establishment signal 113 from transport demultiplexer 24 through control bus 112.
Thus, it is possible to prevent deterioration of receiving quality due to deterioration of noise characteristic of a local oscillation signal during a reception.
A second exemplary embodiment of the present invention is explained below, referring to FIG. 8.
In FIG. 8, the terminal 10 is an input terminal of a first IF signal from a receiving antenna for satellite broadcast. The block 11 is a mixer for frequency-converting a desired QPSK modulation signal into a designated second IF signal. The block 12 is a bandpass filter for extracting only the designated second IF signal from the output of mixer 11. The block 16 is orthogonal detection means inputting the output of bandpass filter 12 and for obtaining base band signals of an in-phase component I and a quadrature component Q by orthogonal detection. The block 21 is an A/D converter inputting the output of the orthogonal detection means 16 and for converting the I and Q base band signals into digital signals. The block 22 is a QPSK demodulator inputting the digitalized I and Q signals and for demodulating the inputted I and Q signals by QPSK. The block 23 is an error correction decoder. The block 24 is a transport demultiplexer for demultiplexing a transport stream in which band-compressed video and sound signals are multiplexed. The block 30 is a PLL synthesizer for generation a local oscillation signal necessary when the desired QPSK modulation signal is frequency-converted into a designated second IF signal at mixer 11. The block 17 is an orthogonal detection voltage-controlled oscillator for generating a local oscillation signal necessary for orthogonal detection. The block 50 is a microcomputer. The block 111 is a control bus from microcomputer 50 to PLL synthesizer 30. The block 112 is a control bus from microcomputer 50 to QPSK demodulator 22 and the like.
The function of a digital broadcast receiver composed like the above is explained below.
The first IF signal received through a receiving antenna for satellite broadcast is mixed with a local oscillation signal generated at PLL synthesizer 30 at mixer 11 and a desired QPSK modulation signal of the first IF signal is frequency-converted into a designated second IF signal. PLL synthesizer 30 is composed of a local oscillator 31, a prescaler 32, a programmable frequency divider 33, a phase frequency detector 34, a reference frequency signal divider 35, reference frequency signal generator 36 and a loop filter 37. The output of local oscillator 31 is inputted to programmable frequency divider 33 and frequency-divided after being frequency-divided at prescaler 32. The output of programmable frequency divider 33 is inputted to phase detector 34 and PLL synthesizer 30 is controlled so that the input signal to phase detector 34 coincides in frequency and phase with a reference frequency signal 40 obtained by dividing the output of a reference frequency signal generator 36 at a reference frequency signal divider 35.
The local oscillation frequency Fvco is expressed by (eq. 4) as previously shown and a local oscillation frequency corresponding to a frequency of desired QPSK modulation signal can be obtained by varying a frequency dividing ratio Np of programmable frequency divider 33 by microcomputer 50. The QPSK modulation signal frequency-converted into a designated second IF at mixer 11 is inputted to orthogonal detector 16 after being extracted at bandpass filter 12.
At orthogonal detector 16, an oscillation signal generated at orthogonal detection oscillator 17 with a designated second IF and a signal phase-shifted by 90 degrees from the oscillation signal are supplied to mixers 13 and 15, respectively and they are mixed with the output signal of bandpass filter 12 there and low band signals equivalent to an in-phase component I and a quadrature component Q of the QPSK modulation signal, respectively.
The low band signals equivalent to I and Q signals are converted to digital signals at an A/D converter 21 and are digitally demodulated at QPSK demodulator 22. QPSK demodulator 22 includes a carrier recovery and a clock recovery necessary for demodulation, an AGC detector and an AFC detector. The output of QPSK demodulator 22 does Viterbi decoding, deinterleaving, Reed-Solomon decoding or the like at error correction decoder 23 and corrects the error generated at a transmission route. The output signal from error correction decoder 23 is a transport stream signal multiplexed with video and sound signals encoded for band compression. Transport demultiplexer 24 demultiplexes and extracts video and sound signals encoded from the transport stream signal. The output of transport demultiplexer 24 is band expanded for each of video and sound signals and video and sound signals are reproduced.
To prevent deterioration of bit error rate due to a control signal from the microcomputer during reception, the control bus of microcomputer 50 is separated into a bus 111 to PLL synthesizer 30 and another bus 112 to QPSK demodulator 22, error correction decoder 23, etc.. Because frame synchronization at error correction decoder 23 becomes impossible when PLL synthesizer 30 malfunctions by a surge and the like due to a thunder during reception and a channel selection becomes impossible, microcomputer 50 checks a frame synchronization signal 114 from error correction decoder 23, renews the control data to PLL synthesizer 30 when error correction decoder 23 can not synchronize and makes a channel selection again.
It is obvious that a similar effect is obtained also when the circuit is composed so that microcomputer 50 checks the frame sync signal from error correction decoder 23 through control bus 112 of microcomputer 50.
Thus, it is possible to prevent deterioration of receiving quality due to deterioration of noise characteristic of a local oscillation signal during a reception.
A third exemplary embodiment of the present invention is explained below, referring to FIG. 9.
FIG. 9 shows that an AFC function is added to prevent deterioration of bit error rate by a control bus from the microcomputer during reception in the first exemplary embodiment shown in FIG. 7. The blocks having the same reference numbers have similar functions to those in the first exemplary embodiment and their explanations are omitted.
A frequency drift occurs in the first IF signal inputted from a first IF signal input terminal 10 due to a frequency converter of a receiving antenna (not shown) for satellite broadcast. The frequency drift of the first IF signal is generally +/- 2.5 MHz and to compensate it, AFC is needed in a receiver.
Because if the AFC is done by varying a frequency dividing ratio of PLL synthesizer 30 through microcomputer 50 as shown in the prior art, the control data is sent to PLL synthesizer 30 during reception and it brings deterioration of bit error rate due to phase noise deterioration of local frequency oscillator 31, the AFC is made as follows in the third exemplary embodiment.
In QPSK demodulator 22, the frequency drift is detected from inputted I and Q base band signals and a frequency drift detection signal 120 is outputted as an analog voltage against the frequency drift. A voltage-controlled oscillator shown in FIG. 13 is used as an orthogonal detection oscillator 17, which is used for an orthogonal detector 16. The oscillation frequency is varied by varying the capacitance of a variable capacitance diode 302 shown in FIG. 13 through frequency drift detection signal 120 and the frequency drift of QPSK demodulator 22 is compensated.
Thus, because microcomputer 50 does not need to renew a frequency dividing ratio control signal to PLL synthesizer 30 against the frequency drift of QPSK modulated signal by doing AFC at orthogonal detector 16, it is possible to prevent deterioration of reception quality due to sending control data to PLL synthesizer 30 at AFC during reception.
A fourth exemplary embodiment of the present invention is explained below, referring to FIG. 10.
FIG. 10 shows that an AFC function is added to prevent deterioration of bit error rate by a control bus from the microcomputer during reception in the second exemplary embodiment shown in FIG. 8. The blocks having the same reference numbers have similar functions to those in the second exemplary embodiment and their explanations are omitted.
A frequency drift occurs in the first IF signal inputted from a first IF signal input terminal 10 due to a frequency converter of a receiving antenna (not shown) for satellite broadcast. The frequency drift of the first IF signal is generally +/- 2.5 MHz and to compensate it, AFC is needed in a receiver.
Because if the AFC is done by varying a frequency dividing ratio of PLL synthesizer 30 through microcomputer 50 as shown in the prior art, the control data is sent to PLL synthesizer 30 during reception and it brings deterioration of bit error rate due to phase noise deterioration of local frequency oscillator 31, the AFC is made as follows in the fourth exemplary embodiment.
In QPSK demodulator 22, the frequency drift is detected from inputted I and Q base band signals and a frequency drift detection signal 120 is outputted as an analog voltage against the frequency drift. A voltage-controlled oscillator shown in FIG. 13 is used as an orthogonal detection oscillator 17, which is used for an orthogonal detector 16. The oscillation frequency is varied by varying the capacitance of a variable capacitance diode 302 shown in FIG. 13 through frequency drift detection signal 120 and the frequency drift of QPSK demodulator 22 is compensated.
Thus, because microcomputer 50 does not need to renew a frequency dividing ratio control signal to PLL synthesizer 30 against the frequency drift of QPSK modulated signal by doing AFC at orthogonal detector 16, it is possible to prevent deterioration of reception quality due to sending control data to PLL synthesizer 30 at AFC during reception.
A fifth exemplary embodiment of the present invention is explained below, referring to FIG. 11.
FIG. 11 shows that an AFC function is added to prevent deterioration of bit error rate by a control bus from the microcomputer during reception in the first exemplary embodiment shown in FIG. 7. The blocks having the same reference numbers have similar functions to those in the first exemplary embodiment and their explanations are omitted.
A frequency drift occurs in the first IF signal inputted from a first IF signal input terminal 10 due to a frequency converter of a receiving antenna (not shown) for satellite broadcast. The frequency drift of the first IF signal is generally +/- 2.5 MHz and to compensate it, AFC is needed in a receiver.
In the case in which the frequency drift of the first IF signal is smaller enough than the necessary bandwidth of the QPSK modulation signal (for example, the frequency drift is +/- 2.5 MHz against the necessary bandwidth of 27 MHz of the QPSK modulation signal), there is no problem with only a control by orthogonal detection oscillator 17 as shown in the third exemplary embodiment but when the frequency drift of the first IF signal is going larger against the necessary bandwidth of the QPSK modulation signal, unless the AFC is made by PLL synthesizer 30, the bandwidth of the desired QPSK modulation signal is narrowed at a bandpass filter (SAW filter, surface acoustic wave filter) 12 for extracting a QPSK modulation signal and the reception becomes impossible. In such a case, an AFC by PLL synthesizer 30 is necessary. An AFC of the present invention is described below, which does not cause deterioration of bit error rate due to phase noise deterioration of local frequency oscillator 31 during reception even if AFC is done by varying the frequency dividing ratio of PLL synthesizer 30 by microcomputer 50.
Because synchronization of transport demultiplexer 24 becomes impossible when the frequency drift is large at channel selection and PLL synthesizer 30 malfunctions by a surge due to a thunder during reception and as a result, channel selection becomes impossible, microcomputer 50 checks a synchronization establishment signal 113 coming from transport demultiplexer 24 and control data for PLL synthesizer 30 is renewed only at this case and AFC is done at PLL synthesizer 30.
During reception, the frequency drift is detected from I and Q base band signals at QPSK demodulator 22 and a frequency drift detection signal 120 is outputted as an analogue voltage for a frequency drift. By using a voltage-controlled oscillator shown in FIG. 13 as an orthogonal detection oscillator 17 used in orthogonal detector 16 and varying the capacity of variable capacitance diode 302 shown in FIG. 13 by frequency drift detection signal 120, the oscillation frequency is varied and AFC is controlled.
Thus, because microcomputer 50 does not renew a control signal of the frequency dividing ratio for PLL synthesizer 30 during reception by doing AFC at PLL synthesizer 30 when transport demultiplexer 24 is not synchronized and by doing AFC at orthogonal detector 16 when transport demultiplexer 24 is synchronized, it becomes possible to prevent reception quality deterioration due to sending control data to PLL synthesizer 30 at AFC during reception.
A similar effect is obtained by doing AFC at PLL synthesizer 30 and orthogonal detector 16 when transport demultiplexer 24 is not synchronized and by doing AFC at only orthogonal detector 16 when transport demultiplexer 24 is synchronized,
It is obvious that a similar effect can be obtained also when the apparatus is composed so that microcomputer 50 checks a synchronization establishment signal of transport demultiplexer 24 through control bus 112.
A sixth exemplary embodiment of the present invention is explained below, referring to FIG. 12.
FIG. 12 shows that an AFC function is added to prevent deterioration of bit error rate by a control bus from the microcomputer during reception in the second exemplary embodiment shown in FIG. 8. The blocks having the same reference numbers have similar functions to those in the second exemplary embodiment and their explanations are omitted.
A frequency drift occurs in the first IF signal inputted from a first IF signal input terminal 10 due to a frequency converter of a receiving antenna (not shown) for satellite broadcast. The frequency drift of the first IF signal is generally +/- 2.5 MHz and to compensate it, AFC is needed in a receiver.
In the case in which the frequency drift of the first IF signal is smaller enough than the necessary bandwidth of the QPSK modulation signal (for example, the frequency drift is +/- 2.5 MHz against the necessary bandwidth of 27 MHz of the QPSK modulation signal), there is no problem with only a control by orthogonal detection oscillator 17 as shown in the fourth exemplary embodiment but when the frequency drift of the first IF signal is going larger against the necessary bandwidth of the QPSK modulation signal, unless the AFC is made by PLL synthesizer 30, the bandwidth of the desired QPSK modulation signal is narrowed at a bandpass filter 12 for extracting a QPSK modulation signal and the reception becomes impossible.
In such a case, an AFC by PLL synthesizer 30 is necessary. An AFC of the present invention is described below, which does not cause any picture quality deterioration due to phase noise deterioration of local frequency oscillator 31 during reception even if an AFC is done by varying the frequency dividing' ratio of PLL synthesizer 30 by microcomputer 50.
Because frame synchronization of error correction decoder 23 becomes impossible when PLL synthesizer 30 malfunctions by a surge due to a thunder during reception and as a result, channel selection becomes impossible, microcomputer 50 checks a frame sync signal 114 coming from error correction decoder 23 at channel selection and control data for PLL synthesizer 30 is renewed only at this case and AFC is done at PLL synthesizer 30.
During reception, the frequency drift is detected from I and Q base band signals at QPSK demodulator 22 and a frequency drift detection signal 120 is outputted as an analog voltage for a frequency drift. By using a voltage-controlled oscillator shown in FIG. 13 as an orthogonal detection oscillator 17 used in orthogonal detector 16 and varying the capacity of variable capacitance diode 302 shown in FIG. 13 by frequency drift detection signal 120, the oscillation frequency is varied and AFC is controlled.
Thus, because microcomputer 50 does not renew a control signal of the frequency dividing ratio for PLL synthesizer 30 during reception by doing AFC at PLL synthesizer 30 when error correction decoder 23 is not synchronized and by doing AFC at orthogonal detector 16 when error correction decoder 23 is synchronized, it becomes possible to prevent reception quality deterioration due to sending control data to PLL synthesizer 30 at AFC during reception.
A similar effect is obtained by doing AFC at PLL synthesizer 30 and orthogonal detector 16 when error correction decoder 23 is not synchronized and by doing AFC at only orthogonal detector 16 when error correction decoder 23 is synchronized.
It is obvious that a similar effect can be obtained also when the apparatus is composed so that microcomputer 50 checks a frame synchronization establishment signal of error correction decoder 23 through control bus 112.
According to a digital broadcast receiver in accordance with the first to third exemplary arrangements, because the phase noise characteristic of a local oscillation signal is improved, keeping an AFC accuracy, the bit error rate characteristic as a receiver can be kept good.
According to a digital broadcast receiver in accordance with the first to sixth exemplary embodiments of the present invention, it is possible to prevent deterioration of a bit error rate and a reception quality by that the noise characteristic of a local oscillation signal deteriorates due to control data coming from a microcomputer during reception.
The invention may be embodied in other specific form without departing from the essential characteristics thereof. The present embodiment is therefore to be considered in all respects as illustrative and not restrictive, the scope of the invention being indicated by the appended claims rather than by the foregoing description and all changes which come within the scope of the claims are therefore intended to be embraced therein.
Claims (3)
- A digital broadcast receiver comprising:PLL synthesizer means (30) for generating a local oscillation signal based on a reference frequency signal;a mixer (11) for mixing a quadrature phase shift keying (QPSK) modulation signal of a first intermediate frequency (IF) signal and the local oscillation signal;bandpass filter means (12) for extracting a second IF signal from an output signal of said mixer (11);orthogonal detection means (16) for detecting an analog in-phase component (I) signal and an analog quadrature component (Q) signal from the second IF frequency;A/D converter means (21) for converting the analog I signal and the analog Q signal to a digital I signal and a digital Q signal respectively;QPSK demodulation means (22) for demodulating the digital I signal and the digital Q signal;error correction means (23) for correcting an error of the multiplexed signal;demultiplex means (24) for demultiplexing multiplexed video and sound signals that are error corrected by said error correction means (23);a microcomputer (50) for controlling said PLL synthesizer means (30) so as to set a frequency of the local oscillation signal to a predetermined frequency; andan exclusive control bus provided between said PLL synthesizer means (30) and said microcomputer (50), on which a control signal is transmitted from said microcomputer to said PLL synthesizer means separately from other control buses on which control signals for the other devices including the QPSK demodulation means are transmitted, whereinsaid microcomputer (50) controls said PLL synthesizer means (30) via said exclusive control bus to update setting of the local oscillation frequency, when a channel selection is required, or when synchronization of said demultiplex means (24) is not established.
- A digital broadcast receiver as claimed in claim 1, wherein the reference frequency signal used in said PLL synthesizer means (30) is one of a symbol clock signal reproduced by said QPSK demodulation means (22) and a system clock signal generated by said demultiplex means (24).
- A digital broadcast receiver as claimed in claim 1 or 2, further comprising:a voltage control oscillator (17) of which oscillation frequency is controlled by an automatic frequency control signal, wherein the automatic frequency control signal indicates a frequency deviation of a received signal demodulated by said QPSK demodulation means (22),wherein said orthogonal detection means (16) detects the analog I signal and the analog Q signal from the second IF signal, responsive to an output signal of said voltage control oscillator (17).
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP136224/96 | 1996-05-30 | ||
| JP8136224A JPH09321818A (en) | 1996-05-30 | 1996-05-30 | Digital satellite broadcast receiver |
| JP8205634A JPH1051506A (en) | 1996-08-05 | 1996-08-05 | Digital satellite broadcast receiver |
| JP205634/96 | 1996-08-05 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| HK1002092A1 HK1002092A1 (en) | 1998-07-31 |
| HK1002092B true HK1002092B (en) | 2005-12-02 |
Family
ID=
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0810750B1 (en) | Digital broadcast receiver | |
| US5440587A (en) | Demodulator for digitally modulated wave | |
| US4837853A (en) | Dual port FM demodulation in phase locked receivers | |
| US7330707B2 (en) | Hetrodyne receiver and IC | |
| JP2000341241A (en) | Receiver | |
| JPH0993152A (en) | Double conversion television tuner | |
| JPH09121315A (en) | Digital carrier recovery apparatus and method in television signal receiver | |
| JPH07245633A (en) | Digital data receiver | |
| US5388125A (en) | Frequency converter circuit with improved intermediate frequency stability | |
| US4618996A (en) | Dual pilot phase lock loop for radio frequency transmission | |
| EP1158676B1 (en) | Interference reducing circuit and television broadcasting receiver | |
| JP2000151553A (en) | Signal transmitteir | |
| US6725023B2 (en) | Radio FM receiver | |
| JPH07250115A (en) | Digital data receiver | |
| US6081699A (en) | FM multiplex broadcasting receiver for receiving RDS and DARC signals | |
| HK1002092B (en) | Digital broadcast receiver | |
| JPH08130490A (en) | Shared receiver | |
| JPH10178599A (en) | Digital satellite broadcast receiver | |
| JPH09181628A (en) | Double super tuner | |
| JPH1051506A (en) | Digital satellite broadcast receiver | |
| JPH09321818A (en) | Digital satellite broadcast receiver | |
| KR100423407B1 (en) | Tuner demodulator block made in one chip with tuner ic and demodulator ic | |
| JP2001024721A (en) | Shared receiver | |
| JPH08288972A (en) | Digital modulation broadcasting receiver | |
| JPH0353819B2 (en) |