GB2627069A - Display apparatus and driving method thereof - Google Patents
Display apparatus and driving method thereof Download PDFInfo
- Publication number
- GB2627069A GB2627069A GB2319213.1A GB202319213A GB2627069A GB 2627069 A GB2627069 A GB 2627069A GB 202319213 A GB202319213 A GB 202319213A GB 2627069 A GB2627069 A GB 2627069A
- Authority
- GB
- United Kingdom
- Prior art keywords
- output
- gate
- output change
- signal
- image
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2007—Display of intermediate tones
- G09G3/2074—Display of intermediate tones using sub-pixels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2003—Display of colours
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3607—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals for displaying colours or for displaying grey scales with a specific pixel layout, e.g. using sub-pixels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0202—Addressing of scan or signal lines
- G09G2310/0205—Simultaneous scanning of several lines in flat panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0267—Details of drivers for scan electrodes, other than drivers for liquid crystal, plasma or OLED displays
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0289—Details of voltage level shifters arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/08—Details of timing specific for flat panels, other than clock recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/06—Adjustment of display parameters
- G09G2320/0613—The adjustment depending on the type of the information to be displayed
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/08—Arrangements within a display terminal for setting, manually or automatically, display parameters of the display terminal
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2340/00—Aspects of display data processing
- G09G2340/04—Changes in size, position or resolution of an image
- G09G2340/0407—Resolution change, inclusive of the use of different resolutions for different screen areas
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2340/00—Aspects of display data processing
- G09G2340/04—Changes in size, position or resolution of an image
- G09G2340/0407—Resolution change, inclusive of the use of different resolutions for different screen areas
- G09G2340/0435—Change or adaptation of the frame rate of the video stream
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of El Displays (AREA)
- Liquid Crystal Display Device Control (AREA)
- Liquid Crystal (AREA)
Abstract
A display apparatus includes a display panel configured to display an image, a gate driver configured to supply gate signals to the display panel, a data driver connected with the display panel, and a timing controller configured to control the gate driver. The timing controller controls an output type of the gate driver so that one gate signal of the gate signals is applied per one gate line (Figure 6, Gout(1) to Gout(8)) or per at least two gate lines, Gout(1) to Gout(7) ,based on an image applied from an external device. The timing controller can generate an output change signal that controls the output type of the gate driver based on one of resolution information and frequency information in the image. The output change signal may have a high logic based on an active period when an image is displayed, and a low logic based on a blank period when an image is not displayed .
Description
DISPLAY APPARATUS AND DRIVING METHOD THEREOF
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of the Republic of Korea Patent Application No. 10-2022-0177236 filed on December 16, 2022, which is hereby incorporated by reference in its entirety.
BACKGROUND
Field
[0002] The present disclosure relates to a display apparatus and a driving method thereof. Discussion of the Related Art [0003] As information technology advances, the market for display apparatuses which are connection mediums connecting a user with information is increasing. Therefore, the use of display apparatuses such as light emitting display apparatuses, quantum dot display (QDD) apparatuses, and liquid crystal display (LCD) apparatuses is increasing.
[0004] The display apparatuses described above include a display panel which includes a plurality of subpixels, a driver which outputs a driving signal for driving the display panel, and a power supply which generates power which is to be supplied the display panel or the driver. [0005] In such display apparatuses, when the driving signal (for example, a scan signal and a data signal) is supplied to each of the subpixels provided in the display panel, a selected subpixel may transmit light or may self-emit light, and thus, an image may be displayed.
SUMMARY
[0006] To overcome the aforementioned problem of the related art, the present disclosure may provide a display apparatus which may change a driving mode of a display panel on the basis of a resolution or a driving frequency of an image applied to the display apparatus and where platforms of circuits may be integrated in implementing an apparatus for increasing or decreasing a driving scan rate, thereby increasing general purpose. Also, the present disclosure may provide a general-purpose change circuit for changing a driving scan rate in a method requiring the sensing and compensation of a display panel or a method having no requirement. [0007] To achieve these objects and other advantages and in accordance with the purpose of the disclosure, as embodied and broadly described herein, a display apparatus includes a display panel configured to display an image, a gate driver configured to supply gate signals to the display panel, a data driver connected with the display panel, and a timing controller configured to control the gate driver, wherein the timing controller controls an output type of the gate driver so that one gate signal of the gate signals is applied per one gate line or per at least two gate lines, based on an image applied from an external device.
[0008] The gate driver may include a shift register configured to output the gate signals, a level shifter configured to output scan clock signals for driving the shift egister, and an output change circuit configured to be activated or deactivated based on control by the timing controller to control an output of the shift register or the level shifter.
[0009] The output change circuit may be activated or deactivated based on control by the timing controller to control the gate signals output from the shift register or control the scan clock signals output from the level shifter.
[0010] The timing controller may generate an output change signal for controlling an output type of the gate driver, based on at least one of resolution information and frequency information in the image applied from the external device.
[0011] When a resolution is changed by the image applied from the external device, the output change signal may be generated as high logic, based on an active period where an image is displayed, and the output change signal may be generated as low logic, based on a blank period where an image is not displayed.
[0012] When the output change signal is generated as low logic based on a blank period where an image is not displayed, the data driver may sense the display panel through a sensing line and may prepare a sensing value.
[0013] The display panel may include a resolution change period for operating an apparatus under a changed driving condition when a resolution is changed by the image applied from the external device, and the gate signals may be not output during the resolution change period. [0014] The output change circuit may include a first-type transistor including a gate electrode connected with an output change signal line through which the output change signal is transferred, a first electrode connected with a first output terminal of the shift register included in the gate driver and a first gate line, and a second electrode connected with a second output terminal of the shift register and a second gate line and a second-type transistor including a gate electrode connected with the output change signal line, a first electrode connected with the second output terminal of the shift register, and a second electrode connected with the second gate line, and the first type may differ from the second type.
[0015] In another aspect of the present disclosure, a driving method of a display apparatus includes detecting resolution information in an image applied from an external device, generating an output change signal when a resolution is changed by the image applied from the external device, generating an output change signal having a first logic based on an active period where an image is displayed, and generating an output change signal having a second logic differing from the first logic, based on a blank period where an image is not displayed, and performing control so that one gate signal is applied per one gate line based on the output change signal having the first logic and one gate signal is applied per two gate lines based on the output change signal having the second logic.
[0016] When the resolution is changed from a high resolution to a low resolution, the output change signal may be generated as the first logic.
[0017] When the output change signal is generated as the second logic, sensing the display panel to prepare a sensing value.
[0018] When a resolution is changed by the image applied from the external device, the display panel includes a resolution change period for operating an apparatus under a changed driving condition, and the gate signals are not output during the resolution change period.
BRIEF DESCRIPTION OF THE DRAWINGS
[0019] The accompanying drawings, which are included to provide a further understanding of the disclosure and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the disclosure and together with the description serve to explain the principle of the disclosure. In the drawings: [0020] FIG. 1 is a block diagram schematically illustrating a display apparatus according to one embodiment; [0021] FIG. 2 is a block diagram schematically illustrating a subpixel illustrated in FIG. 1 according to one embodiment; [0022] FIGS. 3 and 4 are diagrams for describing a configuration of a gate in panel (G113)-type gate driver according to one embodiment; [0023] FIG. 5 is a diagram illustrating an arrangement example of the GIP-type gate driver according to one embodiment; [0024] FIG. 6 is a block diagram illustrating output types of gate signals in first mode driving of a display apparatus according to a first embodiment of the present disclosure; [0025] FIG. 7 is a block diagram illustrating output types of gate signals in second mode driving of the display apparatus according to the first embodiment of the present disclosure; [0026] FIG. 8 is a main configuration diagram of the display apparatus according to the first embodiment of the present disclosure; [0027] FIG. 9 is a waveform diagram for describing an output change signal applied to an output change circuit unit illustrated in FIG. 8 according to one embodiment; [0028] FIG. 10 is an exemplary diagram for describing an output change circuit unit according to the first embodiment of the present disclosure; [0029] FIGs. 11 and 12 are arrangement diagrams of an output change circuit unit according to a modification embodiment of the first embodiment of the present disclosure, [0030] FIG. 13 is a detailed configuration diagram of the output change circuit unit according to one embodiment; [0031] FIGs. 14 and 15 are diagrams for describing an operation of the output change circuit unit according to one embodiment; [0032] FIG. 16 is a flowchart for describing an operation of the output change circuit unit based on a driving state of a display panel according to one embodiment; [0033] FIG. 17 is a main configuration diagram of a display apparatus according to a second embodiment of the present disclosure; [0034] FIG. 18 is an exemplary diagram for describing an output change circuit unit according to the second embodiment of the present disclosure; [0035] FIGs. 19 and 20 are diagrams for describing an operation of the output change circuit unit according to one embodiment; [0036] FIGs. 21 and 22 are diagrams for describing an output change circuit unit of a display apparatus according to a third embodiment of the present disclosure; and [0037] FIG. 23 is a configuration diagram of a display apparatus according to the third embodiment of the present disclosure.
DETAILED DESCRIPTION
[0038] A display apparatus according to the present disclosure may be applied to televisions (TVs), video players, personal computers (PCs), home theaters, electronic devices for vehicles, and smartphones, but is not limited thereto. The display apparatus according to the present disclosure may be implemented as a light emitting display apparatus, a quantum dot display (QDD) apparatus, or a liquid crystal display (LCD) apparatus. Hereinafter, for convenience of description, a light emitting display apparatus self-emitting light on the basis of an inorganic light emitting diode or an organic light emitting diode will be described for example.
[0039] Moreover, in the following description, a thin film transistor (TFT) may be implemented as a p-type TFT or with an n-type TFT and a p-type TFT. The TFT may be a three-electrode element including a gate, a source, and a drain. The source may be an electrode which provides a carrier to a transistor. In the TFT, a carrier may start to flow from the source. The drain may be an electrode where the carrier flows from the TFT to the outside. That is, in the TFT, the carrier flows from the source to the drain.
[0040] In the p-type TFT, because a carrier is a hole, a source voltage may be higher than a drain voltage so that the hole flows from the source to the drain. In the p-type TFT, because the hole flows from the source to the drain, a current may flow from the source to the drain. On the other hand, in the n-type TFT, because a carrier is an electron, a source voltage may be lower than a drain voltage so that the electron flows from the source to the drain. In the n-type TFT, because the electron flows from the drain to the source, a current may flow from the drain to the source. However, a source and a drain of a TFT may switch therebetween based on a voltage applied thereto. Based thereon, in the following description, one of a source and a drain will be described as a first electrode, and the other of the source and the drain will be described as a second electrode.
[0041] FIG. 1 is a block diagram schematically illustrating a display apparatus according to one embodiment, and FIG. 2 is a block diagram schematically illustrating a subpixel illustrated in FIG. I according to one embodiment.
[0042] As illustrated in FIGs. 1 and 2, the display apparatus may include a video supply unit 110, a timing controller 120, a gate driver 130, a data driver 140, a display panel 150, and a power supply 180.
[0043] The video supply unit 110 (a set or a host system) may output a video data signal supplied from the outside or a video data signal (an image data signal) stored in an internal memory thereof The video supply unit 110 may supply a data signal and the various driving signals to the timing controller 120.
[0044] The timing controller 120 may output a gate timing control signal GDC for controlling an operation timing of the gate driver 130, a data timing control signal DDC for controlling an operation timing of the data driver 140, and various synchronization signals (for example, a vertical synchronization signal VSYNC, a horizontal synchronization signal HSYNC, etc.). The timing controller 120 may provide the data driver 140 with the data timing control signal DDC and a data signal DATA supplied from the video supply unit 110. The timing controller 120 may be implemented as an integrated circuit (IC) type and may be mounted on a printed circuit board (PCB), but is not limited thereto.
[0045] The gate driver 130 may output a gate signal (or a gate voltage) in response to the gate timing control signal GDC supplied from the timing controller 120. The gate driver 130 may supply the gate signal to a plurality of subpixels, included in the display panel 150, through a plurality of gate lines GL1 to GLm. The gate driver 130 may be implemented as an IC type or may be directly provided on the display panel 150 in a gate in panel (GIP) type, but is not limited thereto.
[0046] In response to the data timing control signal DDC supplied from the timing controller 120, the data driver 140 may sample and latch the data signal DATA, convert a digital data signal into an analog data voltage on the basis of a gamma reference voltage, and output the analog data voltage. The data driver 140 may respectively supply data voltages to the subpixels of the display panel 150 through a plurality of data lines DL1 to DLn. The data driver 140 may be implemented as an IC type or may be mounted on the display panel 150 or a PCB, but is not limited thereto.
[0047] The power supply 180 may generate a high-level voltage and a low-level voltage on the basis of an external input voltage supplied from the outside and may output the high-level voltage and the low-level voltage through a first power line EVDD and a second power line EVSS. The power supply unit 180 may generate and output a voltage (a gate voltage including a gate high voltage and a gate low voltage) needed for driving of the gate driver 130 or a voltage (a drain voltage including a half drain voltage and a drain voltage) needed for driving of the data driver 140, in addition to the high-level voltage and the low-level voltage.
[0048] The display panel 150 may display an image on the basis of a driving signal including the gate signal and a data voltage and a driving voltage including the high-level voltage and the low-level voltage. The subpixels of the display panel 150 may each self-emit light. The display panel 150 may be manufactured based on a substrate, having stiffness or flexibility, such as glass, silicon, or polyimide. Also, the subpixels emitting light may include pixels including red, green, and blue, or may include pixels including red, green, blue, and white.
[0049] For example, one subpixel SP may be connected to a first data line DL1, a first gate line GL1, the first power line EVDD, and the second power line EVSS and may include a pixel circuit which includes a switching transistor, a driving transistor, a capacitor, and an organic light emitting diode. The subpixel SP applied to the light emitting display apparatus may self-emit light, and thus, may be complicated in circuit configuration. Also, the subpixel SP may further include various circuits such as a compensation circuit which compensates for a degradation in the organic light emitting diode emitting light and a degradation in the driving transistor supplying a driving current to the organic light emitting diode. Accordingly, it may be assumed that the subpixel SP is simply illustrated in a block form.
[0050] Hereinabove, each of the timing controller 120, the gate driver 130, and the data driver 140 has been described as an individual element. However, based on an implementation type of the light emitting display apparatus, one or more of the timing controller 120, the gate driver 130, and the data driver 140 may be integrated into one IC.
[0051] FIGs. 3 and 4 are diagrams for describing a configuration of a G1P-type gate driver 130 according to one embodiment, and FIG. 5 is a diagram illustrating an arrangement example of the GIP-type gate driver 130 according to one embodiment.
[0052] As illustrated in FIG. 3, the GIP-type gate driver 130 may include a shift register 131 and a level shifter 135. The level shifter 135 may generate clock signals Clks and a start signal Vst, based on signals and voltages output from the timing controller 120 and the power supply 180. The shift register 131 may operate based on the clock signals Clks and the start signal Vst output from the level shifter 135 and may output gate signals Gout[l] to Gout[m].
[0053] As illustrated in FIGs. 3 and 4, the level shifter 135 may be independently provided as an IC type unlike the shift register 131, or may be included in the power supply 180. However, this may be merely an embodiment, and embodiments of the present disclosure are not limited thereto.
[0054] As illustrated in FIG. 5, first and second shift registers 13 la and 131b which output gate signals in the GIP-type gate driver may be disposed in a non-di splay area NA of the display panel 150. The first and second shift registers 131a and 131b may be implemented as a thin film type in the display panel 150, based on the GIP type. An example is illustrated where the first and second shift registers 131a and 131b are respectively disposed in a left non-display area NA and a right non-display area NA of the display panel 150, but embodiments of the present disclosure are not limited thereto.
[0055] FIG. 6 is a block diagram illustrating output types of gate signals in first mode driving of a display apparatus according to a first embodiment of the present disclosure, FIG. 7 is a block diagram illustrating output types of gate signals in second mode driving of the display apparatus according to the first embodiment of the present disclosure, FIG. 8 is a main configuration diagram of the display apparatus according to the first embodiment of the present disclosure, and FIG. 9 is a waveform diagram for describing an output change signal applied to an output change circuit unit illustrated in FIG. 8 according to one embodiment.
[0056] As illustrated in FIG. 6, the display apparatus according to the first embodiment of the present disclosure may sequentially divide and output gate signals Gout[1] to Gout[8] which are to be supplied to the display panel 150, and in this case, may output one gate signal per one gate line. Accordingly, a first gate signal Gout[1] may be output through a first gate line and then a second gate signal Gout[2] may be output through a second gate line so that a partial period thereof overlaps the first gate signal Gout[1].
[0057] As illustrated in FIG. 7, the display apparatus according to the first embodiment of the present disclosure may sequentially divide and output the gate signals Gout[1] to Gout[8] which are to be supplied to the display panel 150, in driving in a second mode, and in this case, may output one gate signal per two gate lines. Accordingly, the first gate signal Gout[l] may be output through the first gate line and the second gate line and then a third gate signal Gout[3] may be output through a third gate line and a fourth gate line so that a partial period thereof overlaps the first gate signal Gout[]]. That is, two gate lines vertically adjacent to each other may transfer one gate signal which is identically generated.
[0058] Furthermore, in FIGs. 6 and 7, it has been described that an operation of outputting a gate signal having a high voltage H denotes an operation of outputting a signal and an operation of outputting a gate signal having a low voltage L denotes an operation where a signal is not output. However, an example may be described where a transistor included in a subpixel of the display panel 150 is turned on by the high voltage H. That is, in a case where the transistor included in the subpixel of the display panel 150 is turned off by the low voltage L, it may be described that a gate signal is output when having a phase opposite to an illustrated phase.
[0059] As illustrated in FIG. 8, the display apparatus according to the first embodiment of the present disclosure may include the timing controller 120, the level shifter 135, the shift register 131, an output change circuit unit 132, and the display panel 150.
[0060] The timing controller 120 may output first clock signals needed for an operation of the level shifter 135. The level shifter 135 may output second clock signals needed for an operation of the shift register 131, based on the first clock signals. The timing controller 120 may output an output change signal through an output change signal line DLG EN.
[0061] The output change circuit unit 132 (e.g., a circuit) may be included in the shift register 131. The output change circuit unit 132 may change output types of gate signals Gout[] to Gout[m] output from the shift register 131, based on a logic state of the output change signal output from the timing controller 120. For example, the output change circuit unit 132 may change the output types of gate signals Gout[1] to Gout[m] to a type illustrated in FIG. 6 or 7. [0062] As illustrated in FIGS. 8 and 9, an output change signal DLG en may be generated in a high logic state or a low logic state. In the output change signal DLG en, the high logic state may be defined as an activation signal ENA which activates an operation of the output change circuit unit 132, and the low logic state may be defined as a deactivation signal DIS which deactivates an operation of the output change circuit unit 132.
[0063] The output change signal DLG en may be generated as an activation signal ENA type or a deactivation signal DIS type, based on driving frequency Dfreq information about the display apparatus or resolution information about the display panel. For example, in a case where the driving frequency Dfreq of the display apparatus is A Hz, when the output change signal DLG en is generated as the deactivation signal DIS type and then is changed to B Hz, the output change signal DLG_en may be generated as the activation signal ENA type. In this case, a relationship between A Hz and B Hz is A Hz (relative low frequency or low-speed driving) < B Hz (relative high frequency or high-speed driving), but is not limited thereto. Furthermore, even when the driving frequency Dfreq of the display apparatus is B Hz, depending on the case, the output change signal DLG_en may be temporarily generated as the deactivation signal DIS type. Hereinafter, an example thereof will be described.
[0064] FIG. 10 is an exemplary diagram for describing an output change circuit unit according to the first embodiment of the present disclosure, FIGs. 11 and 12 are arrangement diagrams of an output change circuit unit according to a modification embodiment of the first embodiment of the present disclosure, FIG. 13 is a detailed configuration diagram of the output change circuit unit according to one embodiment, FIGs. 14 and 15 are diagrams for describing an operation of the output change circuit unit according to one embodiment, and FIG. 16 is a flowchart for describing an operation of the output change circuit unit based on a driving state of a display panel according to one embodiment.
[0065] As illustrated in FIGs. 8 and 10, an output change signal DLG en may be generated as high logic during an active period ACTIVE where a display panel displays an image and may be generated as low logic during a blank period BLANK where the display panel does not display an image.
[0066] In a case where a driving frequency Dfreq of a display apparatus is A Hz, the output change signal DLG_en may be generated as low logic regardless of the active period and the blank period. In this case, because an output change circuit unit 132 is in a deactivation state, gate signals Gout[1] to Gout[8] which are to be supplied to a display panel 150 may be sequentially divided and output, and in this case, one gate signal per one gate line may be output.
[0067] In a case where the driving frequency Dfreq of the display apparatus is B Hz, the output change signal DLG en may be generated as high logic, based on the active period ACTIVE. In this case, because the output change circuit unit 132 is in an activation state, the gate signals Gout[1] to Gout[8] which are to be supplied to the display panel 150 may be sequentially divided and output, and in this case, one gate signal per two gate lines may be output.
[0068] In a case where the driving frequency Dfreq of the display apparatus is B Hz, the output change signal DLG_en may be generated as low logic, based on the blank period BLANK. In this case, although the output change circuit unit 132 is in a deactivation state, only a gate signal which is to be supplied to a selected gate line may be output to the display panel 150. In FIG. 10, an example has been described where a first gate signal Gout[] ] is output in a first blank period BLANK and a second gate signal Gout[2] is output in a second blank period BLANK, but one or more gate signals may be output at various positions.
[0069] As illustrated in FIG. 11, the output change circuit unit 132 may be disposed in a non-display area NA of the display panel 150 and may be disposed between a shift register 131 and a display area AA. Also, as illustrated in FIG. 12, the output change circuit unit 132 may be disposed in the non-display area NA of the display panel 150 and may be disposed adjacent to the display area AA. Furthermore, in FIGs. 8, 11, and 12, an example is described where the timing controller 120 and the level shifter 135 are mounted on the same substrate in an IC type, but embodiments of the present disclosure are not limited thereto.
[0070] The reason that the output change circuit unit 132 is disposed as in FIGs. 8, 11, and 12 may be because circuits configuring the output change circuit unit 132 are formed by the same thin film process as elements included in the display panel 150. Hereinafter, elements configuring the output change circuit unit 132 will be described.
[0071] As illustrated in FIG. 13, the output change circuit unit 132 may include Ath transistors TA1 and TA2 and Bill transistors TB1 and TB2. The Ail' transistors TAI and TA2 may be selected as an n type, and Bth transistors TB1 and TB2 may be selected as a p type. In the Ath transistors TAI and TA2 and the Bill transistors TB1 and TB2, gate electrodes (control electrodes) may be connected with an output change signal line DLG_EN in common. A connection relationship thereof will be described below with respect to a lAth transistor TA1 and a 113111 transistor TB1.
[0072] A gate electrode of the lAth transistor TA1 may be connected with the output change signal line DLG_EN, a first electrode thereof may be connected with a first output terminal GO1 of the shift register 131 and a first gate line GL1, and a second electrode thereof may be connected with a second output terminal GO2 of the shift register 131 and a second gate line GL2. A gate electrode of the 1B1' transistor TB1 may be connected with the output change signal line DLG EN, a first electrode thereof may be connected with the second output terminal GO2 of the shift register 131, and a second electrode thereof may be connected with the second gate line GL2. A gate electrode of the 2Ath transistor TA2 may be connected with the output change signal line DLG EN, a first electrode thereof may be connected with a third output terminal GO3 of the shift register 131 and a third gate line GL3, and a second electrode thereof may be connected with a fourth output terminal GO4 of the shift register 131 and a fourth gate line GL4. A gate electrode of the 2131" transistor TB2 may be connected with the output change signal line DLG EN, a first electrode thereof may be connected with the fourth output terminal GO4 of the shift register 131, and a second electrode thereof may be connected with the fourth gate line GL4.
[0073] The Ath transistors TA1 and TA2 and the 13th transistors TB1 and TB2 may operate as follows, based on a logic state of an output change signal supplied through the output change signal line DLG EN. The Ail' transistors TA1 and TA2 may operate to connect two gate lines adjacent to each other with each other. Also, the Bill transistors TB1 and TB2 may operate to mask (non-output) a gate signal output through one gate line (an odd gate line or an even gate line) selected from among two gate lines adjacent to each other.
[0074] As illustrated in FIG. 14, when the output change signal is in a low state, the 13111 transistors TB1 and TB2 may have a turn-on state, but the At" transistors TA1 and TA2 may have a turn-off state. In this case, gate signals may be output to first to fourth gate lines GLI to GL4 in a type illustrated in FIG. 6.
[0075[ As illustrated in FIG. 15, when the output change signal is in a high state, the IP transistors TB1 and TB2 may have a turn-off state, but the Ath transistors TA1 and TA2 may have a turn-on state. In this case, gate signals may be output to the first to fourth gate lines GL1 to GL4 in a type illustrated in FIG. 7.
[0076] As illustrated in FIGs. 8 and 16, the timing controller 120 may check a driving state of the display panel 150 (S10) and may check whether driving for displaying an image is being performed (S20). When driving for normally displaying an image is being performed (Y), the timing controller 120 may check the output change signal DLG en (S30) and may output high logic HIGH or low logic LOW (S40).
[0077] However, when driving for normally displaying an image is not being performed (N), the timing controller 120 may check a driving state again (S10). Here, a case where driving for normally displaying an image is not being performed may include a sensing operation and a compensation operation of the display panel 150.
[0078] When the output change signal DLG_en having high logic HIGH is output from the timing controller 120, the output change circuit unit 132 may be in an activation state DLG:ON and may perform an output change operation (S50). On the other hand, when the output change signal DLG en having low logic LOW is output from the timing controller 120, the output change circuit unit 132 may be in a deactivation state DLG:OFF and may not perform an output change operation (S60).
[0079] FIG. 17 is a main configuration diagram of a display apparatus according to a second embodiment of the present disclosure, FIG. 18 is an exemplary diagram for describing an output change circuit unit according to the second embodiment of the present disclosure, and FIGs. 19 and 20 are diagrams for describing an operation of the output change circuit unit according to one embodiment.
[0080] As illustrated in FIG. 17, the display apparatus according to the second embodiment of the present disclosure may include a timing controller UO, a level shifter 135, a shift register 131, an output change circuit unit 132, and a display panel 150.
[0081] The timing controller 120 may output first clock signals needed for an operation of the level shifter 135. The level shifter 135 may output second clock signals needed for an operation of the shift register 131, based on the first clock signals. The timing controller 120 may output an output change signal through an output change signal line DLG EN.
[0082] The output change circuit unit 132 may be included in the shift register 131. The output change circuit unit 132 may change output types of the second clock signals output from the shift register 131, based on a logic state of the output change signal output from the timing controller 120. A change in output types of the second clock signals output from the shift register 131 will be described below.
[0083] As illustrated in FIGs. 17 and 18, an output change signal DLG en may be generated as high logic during an active period ACTIVE where a display panel displays an image and may be generated as low logic during a blank period BLANK where the display panel does not display an image.
[0084] In a case where a driving frequency Dfreq of a display apparatus is A Hz, the output change signal DLG en may be generated as low logic regardless of the active period and the blank period. In this case, because the output change circuit unit 132 is in a deactivation state, gate signals Gout[i] to Gout[8] which are to be supplied to a display panel 150 may be sequentially divided and output, and in this case, one gate signal per one gate line may be output. [0085] In a case where the driving frequency Dfreq of the display apparatus is B Hz, the output change signal DLG en may be generated as high logic, based on the active period ACTIVE. In this case, because the output change circuit unit 132 is in an activation state, the gate signals Gout[1] to Gout[8] which are to be supplied to the display panel 150 may be sequentially divided and output, and in this case, one gate signal per two gate lines may be output.
100861 In a case where the driving frequency Dfreq of the display apparatus is B Hz, the output change signal DLG en may be generated as low logic, based on the blank period BLANK. In this case, although the output change circuit unit 132 is in a deactivation state, only a gate signal which is to be supplied to a selected gate line may be output to the display panel 150.
[0087] As illustrated in FIGs. 17, 19, and 20, the level shifter 135 may be supplied with first clock signals IClks output from the timing controller 120. The first clock signals IClks may include a first driving clock signal Gclk and a second driving clock signal Mclk.
[0088] For example, the first driving clock signal Gclk may be generated as a pulse type which has a certain period and is alternately switched between high logic and low logic. Also, the second driving clock signal Mclk may be generated as a pulse type which is alternately switched between high logic and low logic, and a time for which high logic is generated may be longer than a time for which low logic is generated. However, this may be merely an embodiment, but embodiments of the present disclosure are not limited thereto.
[0089] The level shifter 135 may output second clock signals OClks needed for an operation of the shift register 131, based on the first clock signals IClks supplied from the timing controller 120. The second clock signals OCIks may include first to ith scan clock signal Sclkl to Sclki (where i may be an integer of 4 or more).
[0090] For example, the first scan clock signal Sclkl may be generated as high logic in synchronization with a first rising edge of the first driving clock signal Gclk and may be generated as low logic in synchronization with a first falling edge of the second driving clock signal Mclk. Also, the second scan clock signal Sclk2 may be generated as high logic in synchronization with a second rising edge of the first driving clock signal Gclk and may be generated as low logic in synchronization with a second falling edge of the second driving clock signal Mclk. However, this may be merely an embodiment, but embodiments of the present disclosure are not limited thereto.
[0091] When an output change signal having low logic is output from the timing controller 120, the level shifter 135 may output the second clock signals OCIks including the scan clock signals Sclkl to Sclki which are sequentially generated so that adjacent scan clock signals overlap each other during a certain period as in FIG. 19.
[0092] On the other hand, when an output change signal having high logic is output from the timing controller 120, the level shifter 135 may output the second clock signals OClks including the scan clock signals Sclkl to Sclki which are sequentially generated so that adjacent scan clock signals overlap each other during a certain period as in FIG. 20 and where two adjacent scan clock signals are paired to be simultaneously generated. That is, two scan clock signals vertically adjacent to each other may be paired and generated as the same type.
[0093] The level shifter 135 may change output types of the second clock signals OCIks, based on a logic state of the output change signal output from the timing controller 120. Also, the shift register 131 may output gate signals Gout[1] to Gout[8] in a type illustrated in FIG. 18, based on a change in output types of the second clock signals °elks [0094] FIGs. 21 and 22 are diagrams for describing an output change circuit unit of a display apparatus according to a third embodiment of the present disclosure, and FIG. 23 is a configuration diagram of a display apparatus according to the third embodiment of the present disclosure.
[0095] As illustrated in FIG. 21, the display apparatus according to the third embodiment of the present disclosure may deactivate (DLG: OFF) or activate (DLG: ON) an output change circuit unit 132, based on a resolution displayed on a display panel 150.
[0096] For example, when an image having an A resolution is displayed on the display panel 150, the output change circuit unit 132 may be deactivated (DLG: OFF), and when an image having a B resolution is displayed on the display panel 150, the output change circuit unit 132 may be activated (DLG ON). In this case, a relationship between the A resolution and the B resolution may be "A resolution (relative high resolution) > B resolution (relative low resolution)", but is not limited thereto.
[0097] As illustrated in FIG. 22, when an image having an ultra-high definition (UHD) resolution is applied to the display panel 150, an output change signal DLG en may be generated as low logic, and when an image having a full HD (FHD) resolution is applied to the display panel 150, the output change signal DLG en may be generated as high logic. Also, even when an image having an FHD resolution is applied to the display panel 150, the output change signal DLG en may be generated as high logic during an active period ACTIVE of the display panel 150 and may be generated as low logic during a blank period BLANK of the display panel 150.
[0098] Furthermore, when a resolution of an image applied to the display panel 150 is changed from UHD to FED, a resolution change period TRS may be provided therebetween. The resolution change period TRS may be defined as a period for synchronizing (matching) a driving timing of the display panel with a timing at which the output change signal DLG en is generated. Apparatuses may be synchronized with a changed driving condition in driving of the display apparatus during the resolution change period TRS, and thus, a phenomenon may be prevented where an apparatus operates in an abnormal state (for example, an abnormal screen output) in changing a resolution.
[0099] The application of an UHD image may end and the display panel may enter the resolution change period TRS, and simultaneously, the output change signal DLG en may be generated as high logic. However, the output change signal DLG en may be applied to an output change circuit unit 130, and there may be a time for updating a driving condition to a new driving condition. Accordingly, a certain delay time may elapse after the output change signal DLG en is generated, and then, the output change circuit unit 130 may be activated (DLG ON).
[00100[ A period where a UHD image is applied to the display panel 150 may be defined as a normal driving period NDRV (or a first mode driving period). Gate signals Gout may be sequentially output during the normal driving period NDRV, and in this case, one gate signal per one gate line may be output to be applied to the display panel 150.
[00101] The resolution change period TRS where a resolution of an image applied to the display panel 150 is changed may be defined as a non-driving period XDRV. The gate signals Gout may not be output during the non-driving period XDRV. Furthermore, in FIG. 22, it may be assumed that a certain delay time elapses after the resolution change period TRS is generated (because there is a time taken in controlling a scan driver and a data driver on the basis of a signal output from a timing controller), and then, the non-driving period XDRV occurs.
[00102] In a period where an FHD image is applied to the display panel 150, an active period ACTIVE may be defined as a double driving period DDRV (or a second mode driving period). The gate signals Gout may be sequentially output during the double driving period DDRV, and in this case, one gate signal per two gate lines may be output to be applied to the display panel 150.
[00103] In a period where an FHD image is applied to the display panel 150, a blank period BLANK may be defined as a sensing driving period SDRV (or a third mode driving period). Only a gate signal, which is to be supplied to a selected gate line, of the gate signals Gout may be output during the sensing driving period SDRV.
[00104] As illustrated in FIGs. 22 and 23, the timing controller 120 may include a resolution detector RES (e.g., a circuit), a signal detector DED (e.g., a circuit), a signal generator GEN (e.g., a circuit), and a compensator COMP (e.g., a circuit). The resolution detector RES and the signal detector DED may detect resolution information and a data enable signal (including frequency information), which activates an output of a data signal, in a data signal DATA input to the timing controller 120. The signal generator GEN may generate the output change signal DLG_en, based on the resolution information and the data enable signal, and may supply the output change signal DLG en to the output change circuit unit 130.
[00105] The data driver 140 may drive the display panel 150, based on the data signal DATA supplied from the timing controller 120. The data driver 140 may supply data voltages to subpixels through data lines DL of the display panel 150 during the normal driving period NDRV or the double driving period DDRV.
[00106] The data driver 140 may sense a characteristic (a threshold voltage, mobility, etc.) of element(s) included in subpixels through a sensing line SL of the display panel 150 during the sensing driving period SDRV. The data driver 140 may convert a sensing value SEN, corresponding to a characteristic of an element obtained through the sensing line SL, into a digital signal and may supply a digital sensing value SEN to the timing controller 140.
[00107] The compensator COMP may determine whether a characteristic of an element is degraded or not, based on the sensing value SEN supplied to the timing controller 140, and may generate a compensation data signal CDATA for compensating for the degradation. The compensator COMP may generate the compensation data signal CDATA, based on a variation of a threshold voltage of a driving transistor or an organic light emitting diode included in subpixels. Furthermore, the compensator COMP may update and store information, associated with compensation, such as a compensation value and a position of an element(s) which is degraded, based on a memory.
[00108] As described above, the present disclosure may change a driving mode of a display panel on the basis of a resolution or a driving frequency of an image applied to a display apparatus. Also, the present disclosure may integrate platforms of circuits in implementing an apparatus for increasing or decreasing a driving scan rate of the display apparatus, thereby increasing general purpose. Also, the present disclosure may provide a general-purpose change circuit for changing a driving scan rate in a method requiring the sensing and compensation of a display panel or a method having no requirement.
[00109] The effects according to the present disclosure are not limited to the above examples, and other various effects may be included in the specification.
[00110] While the present disclosure has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present disclosure as defined by the following claims.
Claims (13)
- WHAT IS CLAIMED IS: 7. A display apparatus comprising: a display panel configured to display an image; a gate driver configured to supply gate signals to the display panel; a data driver connected with the display panel; and a timing controller configured to control the gate driver, wherein the timing controller controls an output type of the gate driver such that one gate signal of the gate signals is applied per one gate line or the one gate signal is applied per at least two gate lines, based on an image applied from an external device.
- The display apparatus of claim 1, wherein the gate driver comprises: a shift register configured to output the gate signals; a level shifter configured to output scan clock signals that drive the shift register; and an output change circuit configured to be activated or deactivated based on control by the timing controller, the output change circuit controlling an output of the shift register or the level shifter.
- 3. The display apparatus of claim 2, wherein the output change circuit is activated or deactivated based on control by the timing controller to control the gate signals output from the shift register or control the scan clock signals output from the level shifter.
- The display apparatus of claim 2 or 3, wherein the timing controller generates an output change signal that controls an output type of the gate driver based on at least one of resolution information and frequency information in the image applied from the external device.
- 5. The display apparatus of claim 4, wherein responsive to a resolution change by the image applied from the external device, the output change signal is generated as a high logic based on an active period where an image is displayed, and the output change signal is generated as a low logic based on a blank period where the image is not displayed.
- 6. The display apparatus of claim 4 or 5, wherein responsive to the output change signal being generated as a low logic based on a blank period where the image is not displayed, the data driver senses the display panel through a sensing line and prepares a sensing value.
- 7. The display apparatus of any preceding claim, wherein during a resolution change period of the display panel during which an apparatus is operated under a changed driving condition when a resolution is changed by the image applied from the external device, the gate signals are not output during the resolution change period.
- The display apparatus of any of claims 4 to 7, wherein, the frequency includes driving frequency of the display apparatus, when the driving frequency is a first frequency, the output change signal is generated as low logic, and when the driving frequency is a second frequency, the output change signal is generated as high logic based on an active period where an image is displayed, and the output change signal is generated as low logic based on a blank period where an image is not displayed, wherein the first frequency is smaller than the second frequency.
- The display apparatus of any of claims 4 to 8, wherein the output change circuit comprises: a first-type transistor including a gate electrode connected with an output change signal line through which the output change signal is transferred, a first electrode connected with a first output terminal of the shift register ncluded in the gate driver and a first gate line, and a second electrode connected with a second output terminal of the shift register and a second gate line; and a second-type transistor including a gate electrode connected with the output change signal line, a first electrode connected with the second output terminal of the shift register, and a second electrode connected with the second gate line, and the first-type transistor differs from the second-type transistor.
- 10. A driving method of a display apparatus, the driving method comprising: detecting resolution information in an image applied from an external device; generating an output change signal responsive to a resolution change by the image applied from the external device; generating an output change signal having a first logic based on an active period where an image is displayed; generating an output change signal having a second logic differing from the first logic based on a blank period where an image is not displayed; and performing control such that one gate signal is applied per one gate line based on the output change signal having the first logic and one gate signal is applied per two gate lines based on the output change signal having the second logic.
- 11. The driving method of claim 10, wherein responsive to the resolution being changed from a high resolution which is larger than a predefined resolution to a low resolution which is equal to or smaller than the predefined resolution, the output change signal is generated as the first logic.
- 12. The driving method of claim 10 or 11, further comprising: responsive to the output change signal being generated as the second logic, sensing a display panel to prepare a sensing value.
- 13. The driving method of any of claims 10 to 12, wherein responsive to a resolution being changed by the image applied from the external device, during a resolution change period of a display panel during which an apparatus is operated under a changed driving condition, the gate signals are not output during the resolution change period.
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020220177236A KR20240094709A (en) | 2022-12-16 | 2022-12-16 | Display Device and Driving Method of the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| GB202319213D0 GB202319213D0 (en) | 2024-01-31 |
| GB2627069A true GB2627069A (en) | 2024-08-14 |
Family
ID=89662528
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB2319213.1A Pending GB2627069A (en) | 2022-12-16 | 2023-12-14 | Display apparatus and driving method thereof |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US12475841B2 (en) |
| JP (1) | JP7649836B2 (en) |
| KR (1) | KR20240094709A (en) |
| CN (1) | CN118212860A (en) |
| DE (1) | DE102023134901A1 (en) |
| GB (1) | GB2627069A (en) |
| TW (1) | TWI885641B (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20250001669A (en) * | 2023-06-29 | 2025-01-07 | 삼성전자주식회사 | Display device, display system, and driving method of display device |
| CN120126404A (en) * | 2023-12-08 | 2025-06-10 | Tcl华星光电技术有限公司 | Display panel driving method and display device |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20170066773A (en) * | 2015-12-04 | 2017-06-15 | 삼성디스플레이 주식회사 | Scan driver and display device having the same |
| CN109036246A (en) * | 2018-08-10 | 2018-12-18 | 京东方科技集团股份有限公司 | A kind of display panel, its display methods and display device |
| WO2022160160A1 (en) * | 2021-01-28 | 2022-08-04 | 京东方科技集团股份有限公司 | Gate driving circuit, method for driving same, and display panel |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2005010282A (en) | 2003-06-17 | 2005-01-13 | Mitsubishi Electric Corp | Image display device |
| JP5479808B2 (en) | 2009-08-06 | 2014-04-23 | 株式会社ジャパンディスプレイ | Display device |
| US10235938B2 (en) * | 2013-07-18 | 2019-03-19 | Joled Inc. | Gate driver circuit including variable clock cycle control, and image display apparatus including the same |
| EP3118844A4 (en) * | 2014-03-10 | 2018-02-28 | LG Display Co., Ltd. | Display device |
| KR102288351B1 (en) * | 2014-10-29 | 2021-08-11 | 삼성디스플레이 주식회사 | Display apparatus and driving method thereof |
| KR20160066131A (en) | 2014-12-01 | 2016-06-10 | 삼성디스플레이 주식회사 | Display device and driving method thereof |
| KR102276329B1 (en) | 2014-12-15 | 2021-07-13 | 삼성디스플레이 주식회사 | Liquid crystal display |
| CN104966506B (en) | 2015-08-06 | 2017-06-06 | 京东方科技集团股份有限公司 | The driving method and relevant apparatus of a kind of shift register, display panel |
| WO2018197985A1 (en) | 2017-04-27 | 2018-11-01 | 株式会社半導体エネルギー研究所 | Display unit, display device, and electronic apparatus |
| DE102017129795B4 (en) * | 2017-06-30 | 2024-08-08 | Lg Display Co., Ltd. | DISPLAY DEVICE AND GATE DRIVER CIRCUIT THEREOF, DRIVING METHOD AND VIRTUAL REALITY DEVICE |
| CN107230447A (en) * | 2017-08-04 | 2017-10-03 | 京东方科技集团股份有限公司 | A kind of driving method, drive circuit and display panel |
| CN109188806A (en) | 2018-09-18 | 2019-01-11 | 深圳市华星光电技术有限公司 | Liquid crystal display device |
| KR102749164B1 (en) | 2020-12-31 | 2025-01-03 | 엘지디스플레이 주식회사 | Display device and compensation method |
-
2022
- 2022-12-16 KR KR1020220177236A patent/KR20240094709A/en active Pending
-
2023
- 2023-11-14 CN CN202311512980.9A patent/CN118212860A/en active Pending
- 2023-11-20 US US18/514,342 patent/US12475841B2/en active Active
- 2023-11-24 JP JP2023198739A patent/JP7649836B2/en active Active
- 2023-12-13 DE DE102023134901.5A patent/DE102023134901A1/en active Pending
- 2023-12-14 GB GB2319213.1A patent/GB2627069A/en active Pending
- 2023-12-15 TW TW112148913A patent/TWI885641B/en active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20170066773A (en) * | 2015-12-04 | 2017-06-15 | 삼성디스플레이 주식회사 | Scan driver and display device having the same |
| CN109036246A (en) * | 2018-08-10 | 2018-12-18 | 京东方科技集团股份有限公司 | A kind of display panel, its display methods and display device |
| WO2022160160A1 (en) * | 2021-01-28 | 2022-08-04 | 京东方科技集团股份有限公司 | Gate driving circuit, method for driving same, and display panel |
Also Published As
| Publication number | Publication date |
|---|---|
| CN118212860A (en) | 2024-06-18 |
| GB202319213D0 (en) | 2024-01-31 |
| TWI885641B (en) | 2025-06-01 |
| TW202429437A (en) | 2024-07-16 |
| JP2024086603A (en) | 2024-06-27 |
| JP7649836B2 (en) | 2025-03-21 |
| US20240203333A1 (en) | 2024-06-20 |
| US12475841B2 (en) | 2025-11-18 |
| DE102023134901A1 (en) | 2024-06-27 |
| KR20240094709A (en) | 2024-06-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11094266B2 (en) | Data driving circuit, display panel and display device | |
| US10937370B2 (en) | Data driving circuit, display panel and display | |
| US9019187B2 (en) | Liquid crystal display device including TFT compensation circuit | |
| KR101240655B1 (en) | Driving apparatus for display device | |
| US8848007B2 (en) | Organic light emitting diode display and method for driving the same | |
| US12475841B2 (en) | Display apparatus and driving method thereof | |
| US11922888B2 (en) | Display device, data driving circuit and display driving method | |
| CN114446232A (en) | Display driving apparatus and method | |
| US20230206819A1 (en) | Display Apparatus and Driving Method Thereof | |
| KR20200061476A (en) | Display device and driving method of the same | |
| US10049619B2 (en) | Display device and method of driving the same | |
| KR102573311B1 (en) | Display Device Of Active Matrix Type | |
| KR102420492B1 (en) | Level shifter device using serial interface and display device having the same | |
| US20250209992A1 (en) | Scan Signal Generation Circuit and Display Device Including the Same | |
| KR20180024376A (en) | Organic light emitting display device | |
| KR20230101617A (en) | Gate Driving Circuit and Display Device using the same | |
| US11837173B2 (en) | Gate driving circuit having a node controller and display device thereof | |
| KR20160089648A (en) | Control circuit device and display comprising thereof | |
| KR102495831B1 (en) | Scan Driver, Display Device and Driving Method of Display Device | |
| US12347387B2 (en) | Display apparatus and driving method thereof | |
| US12374280B2 (en) | Display device and method of driving the same | |
| US12334021B2 (en) | Display apparatus capable of changing resolution in response to input image and driving method thereof | |
| US20250349253A1 (en) | Pixel Circuit and Display Apparatus Including the Same | |
| KR20070065063A (en) | Data line driving method and flat panel display device using the same | |
| KR20250128867A (en) | Display driver and display device including the same |