GB2434048A - A protection circuit for a transimpedance amplifier with an APD input - Google Patents
A protection circuit for a transimpedance amplifier with an APD input Download PDFInfo
- Publication number
- GB2434048A GB2434048A GB0600759A GB0600759A GB2434048A GB 2434048 A GB2434048 A GB 2434048A GB 0600759 A GB0600759 A GB 0600759A GB 0600759 A GB0600759 A GB 0600759A GB 2434048 A GB2434048 A GB 2434048A
- Authority
- GB
- United Kingdom
- Prior art keywords
- tia
- apd
- protection
- circuit according
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 230000003287 optical effect Effects 0.000 claims abstract description 19
- 235000004348 Perilla frutescens Nutrition 0.000 claims description 3
- 244000124853 Perilla frutescens Species 0.000 claims description 3
- 238000001514 detection method Methods 0.000 claims 1
- 230000005669 field effect Effects 0.000 claims 1
- 238000004891 communication Methods 0.000 abstract description 2
- 238000010586 diagram Methods 0.000 description 10
- 239000003990 capacitor Substances 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000013307 optical fiber Substances 0.000 description 3
- 238000012163 sequencing technique Methods 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/52—Circuit arrangements for protecting such amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/52—Circuit arrangements for protecting such amplifiers
- H03F1/523—Circuit arrangements for protecting such amplifiers for amplifiers using field-effect devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/04—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only
- H03F3/08—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only controlled by light
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
- Electronic Switches (AREA)
Abstract
The input of a CMOS transimpedance amplifier TIA in a high data rate optical communication receiver may be damaged by high voltage from the avalanche photodiode circuit if the power supply (3.3 V) to the TIA is removed. To prevent this overvoltage damage the APD bias voltage (28 36V) is removed when a fall in the TIA power supply voltage is detected. The APD bias may be disabled by use of a shunt NMOS transistor Q2 circuit or by use of a series PMOS switch (Q1, figure 2). The circuit is simple, compact and consumes little power, making it suitable for small form factor pluggable modules such as XFP or SFP modules. The amplifier protection circuit may be incorporated in an APD overload circuit (figure 3).
Description
<p>M&C Folio No P53187GB 1 Transimpedance Amplifier Protection Circuits
This invention relates to transimpedance amplifier (TIA) protection circuits and is concerned more particularly, but not exclusively, with the use of such TIA protection circuits in small form factor pluggable transceiver modules of the type known as SFP and XFP operating at very high data rates, for example at data rates of up to 10 Gbit/s or more.</p>
<p>As technology increases the speed of CMOS-based IC chips to multi-gigabit data rates, increasing use is being made of such CMOS-based IC chips, such as the M02014 TIA supplied by Mindspeed Technologies, in pluggable module products, such as pluggable transceiver modules of the type known as SFP and XFP. Although the M02014 TIA has the advantages of high performance and low power consumption as compared with other technologies (SiGe or InGaAs), it has its own shortcomings. One problem is that the M020l4 TIA tends to be very open circuit when the power supply is switched off.</p>
<p>The circuit topology that has been used in the M02014 TIA does not have a DC path to ground at the signal input node when the power supply to the TIA is off. This could cause serious problems in avalanche photodiode (APD) based applications. When the power supply to the M020 14 TIA is off, and the bias supply to the APD is on, there is no current flow, and there can be a very large amount of voltage on the input gate of the TIA. This may cause serious damage to the TIA.</p>
<p>Traditionally this problem can he solved by power supply sequencing so that the power supply to the TIA is turned on before the APD bias and turned off after the APD bias.</p>
<p>However in pluggable module applications such power sequencing cannot be always true. For example, if the XFP/SFP module is removed from the system board, the power supply to the TIA may drop faster than the APD bias because the equivalent load of the TIA is much lower than the equivalent load of the APD.</p>
<p>It is an object of the invention to provide a TIA protection circuit that operates reliably to prevent damage to the TIA when the power supply to the TIA is switched off.</p>
<p>M&C Folio No P53187GB 2 According to the present invention there is provided a TIA protection circuit comprising TIA biasing means for applying a bias voltage to the TIA, avalanche photodiode (APD) biasing means for applying a bias voltage to an APD connected to an input of the TIA, and TIA protection means for reducing the bias voltage applied to the APD to a safe level when the power supplied to the TIA is removed so as to protect the input of the TIA from the application of an excessive voltage.</p>
<p>The invention provides a hardware solution to the problem of providing fast protection against high voltages to the input stage of a CMOS-based TIA that is simple and reliable in operation. Due to space limitations and power consumption constraints in small form factor pluggable modules, such as XFP and SFP modules, the circuit must be simple, small and require very low power. Several alternative protection schemes are possible, one using a circuit in parallel with the APD biasing means and one using circuit in series with the APD biasing means. The parallel protection scheme uses a fast switch in parallel with the APD bias supply so that, when the TIA bias voltage is turned off for any reason, the protection switch will connect the APD cathode (and TIA input) to ground (OV). In the serial protection scheme the protection switch is connected between the APD and APD bias supply so that, when the TIA bias voltage is turned off for any reason, the protection switch will isolate the APD cathode from the high voltage APD bias supply.</p>
<p>In one embodiment of the invention isolating means is provided for isolating the APD from the APD biasing means when the power supplied to the TIA is removed.</p>
<p>In a development of the invention APD overload protection means is provided for reducing the voltage applied to the input of the TIA to a safe level when the input optical power to the APD is above an APD protection threshold value. In one embodiment a single switch is provided for both APD overload protection and TIA protection.</p>
<p>M&C Folio No P53187GB 3 In order that the invention may be more fully understood, a number of embodiments of TIA protection circuit in accordance with the invention will now be described, by way of example, with reference to the accompanying drawings, in which: Figure 1 is a simplified block diagram of a first embodiment utilising a parallel protection scheme; Figure 2 is a simplified block diagram of a second embodiment utilising a serial protection scheme; Figure 3 is a simplified block diagram of a third embodiment with APD overload protection; Figure 4 is a simplified block diagram of a fourth embodiment utilising an alternative parallel protection scheme; and Figure 5 is a simplified block diagram of a typical pluggable module with which such protection circuits may be used.</p>
<p>Figure 1 is a block diagram of a protection circuit utilising a parallel protection scheme for a TIA and associated APD of a receiver optical sub-assembly (ROSA) of a 10 Gbit/s XFP transceiver module 1 for use in an optical fibre communication system. An APD bias supply VAPD of typically 28 to 36V is applied to the APD through a current sensing circuit CS, and a TIA bias supply VIJA of typically 3.3V is applied to the TIA. The protection circuit uses two FET switches Qi and Q2 biased by the bias supply VAPD and two resistors Ri and R2 and a capacitor Ci for TIA input protection. The drains of the two switches Qi and Q2 are connected to ground, and the gate of the switch Q2 is connected to the source of the switch Qi, the resistor Ri being connected between the bias supply VAPD and the gate of the switch Q2, and the resistor R2 being connected between the gate of the switch Q2 and ground. The source of the switch Q2 is connected to the APD, and the gate of the switch Ql is connected to the TIA. Under normal operating conditions the switch Ql is on and the switch Q2 is off. If for some M&C Folio No P53187GB 4 reason the TIA bias is switched off, the switch QI is opened and the switch Q2 is closed as long as the bias voltage VAPD is still applied to the switch Q2. In this case the switch Q2 will pull the voltage applied to the APD cathode down to ground, thereby protecting the input of the TIA.</p>
<p>Such a protection circuit is simple and works adequately provided that the threshold voltage Vth of the switch Qi is between 2V and 3V, that the current mirror/APD bias supply can take a low impedance should the TIA bias come down, and that the time constant defined by the gate capacitance (typically 31 OpF) of the switch QI and the resistors RI and R2 is not too long. The resistor RI constantly sees the full APD bias voltage (2836V) when all is well, so that the resistor value needs to be carefully selected. The voltage divider (RI and R2) will protect the gate of the switch Q2 from being damaged in the TIA protection mode (so that the gate-source voltage VGS needs to be kept less than by).</p>
<p>The transceiver module comprises a receiver optical sub-assembly (ROSA) for receiving a modulated optical signal transmitted along an optical fibre, and for supplying an electrical output signal representative of the data modulation of the optical signal, and a transmitter optical sub-assembly (TOSA) for receiving an electrical data signal and for modulating an optical output signal from a laser with the data signal to produce a modulated optical signal to be transmitted along an optical fibre to a remote receiver.</p>
<p>Figure 2 is a block diagram of an alternative protection circuit for a TIA and associated APD of a receiver optical sub-assembly utilising a serial protection scheme (as opposed to the parallel protection scheme of Figure 1). In this case the drain of the switch Qi is connected to the bias supply VAPD, and the source of the switch QI is connected to the APD. The drain of the switch Q2 is connected to ground, and the source of the switch Q2 is connected to the bias supply VAPD by way of the resistors Ri and R2, the gate of the switch Q2 being connected to the TIA bias. The gate of the switch Ql is connected to the centre point of the voltage divider Rl/R2, and a resistor R3 is connected between the source of the switch Qi and ground. Under normal operating conditions both of the M&C Folio No P53187GB 5 switches QI and Q2 will be in low impedance states (closed). If for some reason the 3.3V supply to the TIA is switched off, then both of the switches Qi and Q2 will be in high impedance states (open). This will isolate the APD cathode from the high voltage supply. The resistor R3 will pull the APD cathode to ground and thereby protect the TIA input from damage due to the application of excessive voltages.</p>
<p>Figure 3 is a block diagram of a third protection circuit for a TIA and associated APD of a receive optical sub-assembly utilising TIA input protection combined with APD overload protection. The circuit consists of a current monitor IC UI connected to the APD bias Supply VAPD and the TIA bias supply VTIA, a fast comparator U3 with open drain output connected to the TIA bias supply VTIA, a fast FET switch Qi connected between the output of the comparator U3 and the APD cathode, a pull up resistor R2 for TIA protection, a serial resistor Ri for self-latching in the APD protection mode, and current sensing resistors R4 and R5 for APD current monitoring. The current monitor is connected to the centre point of the resistors R4 and R5 and to ground by a capacitor C2, and the APD cathode is connected to ground by a capacitor Cl.</p>
<p>Under normal operating conditions (both V and Vbas on) and when the input optical power is below the APD protection threshold (voltage at U3 pin3 is lower than V00), the output of the comparator U3 (pini) is low and the protection switch Qi is open. The APD bias voltage is applied to the APD cathode (not shown) by way of the resistor R3.</p>
<p>In the APD overload condition, both V and Vbias are on but the voltage at U3 pin 3 is above so that the output of the comparator U3 (pin I) changes to high and the protection switch Qi is closed. This will pull the APD cathode to a low safe voltage (close to OV).</p>
<p>If the input optical power is below the threshold but the is off for some reason, the output of the comparator U3 (pini) become open (the output of U3 is an open drain circuit). The resistor R3 will pull the gate of the switch QI to high and the switch Qi will be closed. This will pull the voltage to the APD cathode to ground (OV) so that no voltage will be applied to the TIA input. The resistor R3 is also used to prevent any possibility of any ESD protection diode in the microprocessor I/O port pulling the gate M&C Folio No P53187GB 6 of the switch Qi to below the conducting threshold (12.5V) if the supply voltage to the microprocessor is also off. If the input optical power is above the APD protection threshold and V is off for some reason, the output of the comparator U3 (pini) will still be open because no supply voltage is applied to the comparator, and the switch Q 1 will be closed by the pull-up resistor R2. The APD cathode will be pulled down to a low safe voltage (close to OV) and no voltage will be applied to the TIA input.</p>
<p>Figure 4 is a block diagram of a fourth protection circuit for a TIA and associated APD of a receiver optical sub-assembly again utilising a parallel protection scheme. This circuit make use of an APD bias voltage monitor network comprising resistors Ri, R2 and R3 similar to that already used but with the addition of two FET switches Qi and Q2 and a further resistor R4. The ratio of the resistors R2/R3 is chosen so that, in the worst case (Vbias3SV), the monitor voltage is <3V so that normally the source to drain impedance of the switch Qi is high (open) and the gate voltage of the switch Q2 is pulled low by the resistor R4 so that the impedance of the switch Q2 is also high (open).</p>
<p>This represents the normal working condition in which the TIA protection switch Q2 is deactivated. If for some reason the TIA bias becomes low and the APD voltage stays high, the switch Qi is biased by the resistors Ri, R2 and R3 and the source to drain impedance of the switch Qi becomes low (closed). This will pull up the gate of the switch Q2 to around 2-3V, and the impedance of the switch Q2 becomes low (closed).</p>
<p>In this case the APD cathode (and TIA input) will be pulled down to a low safe voltage (close to OV).</p>
<p>Figure 5 is a simplified block diagram of a receiver circuit in a typical pluggable module with which the protection circuits described above may be used. The receiver circuit typically comprises a photodetector (P[N or APD) to convert an optical input signal into an electrical current signal, and a high gain transimpedance amplifier (TIA) to amplify the weak electrical current signal and to convert the current signal to a voltage signal. A limiting amplifier (LA) is normally used after the TIA to convert the analogue input signal into a digital signal which is supplied to a clock data recovery (CDR) circuit. The protection circuit described above will usually be positioned between the power supply circuit and the photodetector/TIA subassembly (ROSA) to M&C Folio No P53187GB 7 provide safe and reliable operation. A microcontroller may also used to control and monitor all the other circuit blocks.</p>
Claims (1)
- <p>M&C Folio No P53187GB 8 CLAIMS: 1. A transimpedance amplifier (TIA)protection circuit comprising TIA biasing means for applying a bias voltage to the TIA, avalanche photodiode (APD) biasing means for applying a bias voltage to an APD connected to an input of the TIA, and TIA protection means for reducing the bias voltage applied to the APD to a safe level when the power supplied to the TIA is removed so as to protect the input of the TIA from the application of an excessive voltage.</p><p>2. A circuit according to claim 1, wherein the TIA protection means comprises at least one switch.</p><p>3. A circuit according to claim 2, wherein the TIA protection means comprises at</p><p>least one MOS field-effect transistor.</p><p>4. A circuit according to claim 1, 2 or 3, wherein isolating means is provided for isolating the APD from the APD biasing means when the power supplied to the TIA is removed.</p><p>5. A circuit according to any preceding claim, wherein the TIA protection means comprises voltage detection means for detecting removal of the voltage applied to the TIA.</p><p>6. A circuit according to any preceding claim, wherein the TIA protection means comprises grounding means for grounding the APD when the power supplied to the TIA is removed.</p><p>7. A circuit according to claim 6, wherein the grounding means is disposed in parallel with the APD biasing means.</p><p>8. A circuit according to claim 6, wherein the grounding means is disposed in series with the APD biasing means.</p><p>M&C Folio No P53187GB 9 9. A circuit according to any preceding claim, wherein APD overload protection means is provided for reducing the voltage applied to the input of the TIA to a safe level when the input optical power to the APD is above an APD protection threshold value.</p><p>10. A circuit according to claim 9, wherein a single switch is provided for both APD overload protection and TIA protection.</p><p>11. A circuit according to claim 9 or 10, wherein the APD overload protection means comprises a comparator for comparing the input optical power to an APD protection threshold value.</p><p>12. An optical assembly incorporating a TIA, an APD connected to an input of the TIA, and a TIA protection circuit according to any preceding claim.</p><p>13. A TIA protection circuit substantially as hereinbefore described with reference to the accompanying drawings.</p>
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0600759A GB2434048A (en) | 2006-01-16 | 2006-01-16 | A protection circuit for a transimpedance amplifier with an APD input |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0600759A GB2434048A (en) | 2006-01-16 | 2006-01-16 | A protection circuit for a transimpedance amplifier with an APD input |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| GB0600759D0 GB0600759D0 (en) | 2006-02-22 |
| GB2434048A true GB2434048A (en) | 2007-07-11 |
Family
ID=35998059
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB0600759A Withdrawn GB2434048A (en) | 2006-01-16 | 2006-01-16 | A protection circuit for a transimpedance amplifier with an APD input |
Country Status (1)
| Country | Link |
|---|---|
| GB (1) | GB2434048A (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2874310A1 (en) * | 2013-11-13 | 2015-05-20 | Danaher (Shanghai) Industrial Instrumentation Technologies R&D Co Ltd | Current sensing circuit |
| WO2021170125A1 (en) * | 2020-02-28 | 2021-09-02 | 华为技术有限公司 | Laser receiving circuit, lidar and vehicle |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4723313A (en) * | 1985-04-25 | 1988-02-02 | Alcatel | Very wideband optical signal receiver |
| US5089788A (en) * | 1989-10-13 | 1992-02-18 | Sumitomo Electric Industries, Ltd. | Circuit for driving a photo-receiver |
| US5917639A (en) * | 1995-05-01 | 1999-06-29 | Nec Corporation | Optical receiver |
| US20050001150A1 (en) * | 2003-05-07 | 2005-01-06 | Ryugen Yonemura | Light-receiving circuit that protects breakdown of the avalanche photodiode by the photo current generated thereby |
-
2006
- 2006-01-16 GB GB0600759A patent/GB2434048A/en not_active Withdrawn
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4723313A (en) * | 1985-04-25 | 1988-02-02 | Alcatel | Very wideband optical signal receiver |
| US5089788A (en) * | 1989-10-13 | 1992-02-18 | Sumitomo Electric Industries, Ltd. | Circuit for driving a photo-receiver |
| US5917639A (en) * | 1995-05-01 | 1999-06-29 | Nec Corporation | Optical receiver |
| US20050001150A1 (en) * | 2003-05-07 | 2005-01-06 | Ryugen Yonemura | Light-receiving circuit that protects breakdown of the avalanche photodiode by the photo current generated thereby |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2874310A1 (en) * | 2013-11-13 | 2015-05-20 | Danaher (Shanghai) Industrial Instrumentation Technologies R&D Co Ltd | Current sensing circuit |
| US9531181B2 (en) | 2013-11-13 | 2016-12-27 | Fluke Precision Measurement Ltd. | Current sensing circuit |
| WO2021170125A1 (en) * | 2020-02-28 | 2021-09-02 | 华为技术有限公司 | Laser receiving circuit, lidar and vehicle |
Also Published As
| Publication number | Publication date |
|---|---|
| GB0600759D0 (en) | 2006-02-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6862322B1 (en) | Switchable-bandwidth optical receiver | |
| US20200136868A1 (en) | Method And System For Split Voltage Domain Receiver Circuits | |
| US10305605B2 (en) | Optical receiver, optical transceiver comprising the same, and method of protecting a photodetector in the optical receiver with a transient event or a transient state determination | |
| US20070152136A1 (en) | Transimpedance amplifier protection circuits | |
| CN102347794A (en) | Burst light signal receiving apparatus | |
| CN103023575B (en) | Optical burst receiving circuit for GPON LOTs (gigabit passive optical network optical line terminals) | |
| CN102752052B (en) | Optical module for optical network unit and the method controlling signal of telecommunication output thereof | |
| US5111324A (en) | Optical receivers | |
| CN102209410A (en) | External sudden automatic optical-power control circuit | |
| US9638725B2 (en) | Optical receiver and light reception current monitoring method | |
| US7411986B2 (en) | Optical system laser driver with a built in output inductor for improved frequency response | |
| US6864749B2 (en) | Transimpedance amplifier | |
| KR20040106153A (en) | Peak detector and bottom detector of burst-mode optical receiver | |
| KR20110102382A (en) | Optical transceiver IC | |
| US20240297719A1 (en) | Opto-electronic assemblies | |
| Takemoto et al. | A 25-Gb/s 2.2-W optical transceiver using an analog FE tolerant to power supply noise and redundant data format conversion in 65-nm CMOS | |
| CN102546000A (en) | EPON OLT (Ethernet Passive Optical Network) OLT (Optical Line Terminal) energy-saving control method and system | |
| GB2434048A (en) | A protection circuit for a transimpedance amplifier with an APD input | |
| US7023280B2 (en) | Transimpedance amplifier | |
| US9749059B2 (en) | Current outputting circuit and optical transmitter | |
| US20150104198A1 (en) | Fully digital CMOS based optical receiver | |
| US9621972B2 (en) | Burst-mode receiver | |
| CN115589262A (en) | Circuit and method for eliminating direct current offset current, related equipment and system | |
| US7689122B2 (en) | Polarity-insensitive signal detect circuit for use with any signal sequence | |
| CN210404735U (en) | An APD protection circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 732E | Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977) | ||
| WAP | Application withdrawn, taken to be withdrawn or refused ** after publication under section 16(1) |