[go: up one dir, main page]

GB2336244A - Ceramic electronic component with terminal electrodes having a three layer structure - Google Patents

Ceramic electronic component with terminal electrodes having a three layer structure Download PDF

Info

Publication number
GB2336244A
GB2336244A GB9906601A GB9906601A GB2336244A GB 2336244 A GB2336244 A GB 2336244A GB 9906601 A GB9906601 A GB 9906601A GB 9906601 A GB9906601 A GB 9906601A GB 2336244 A GB2336244 A GB 2336244A
Authority
GB
United Kingdom
Prior art keywords
electronic component
layer
ceramic electronic
conductive paste
paste film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB9906601A
Other versions
GB2336244B (en
GB9906601D0 (en
Inventor
Toshiaki Ozasa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Murata Manufacturing Co Ltd
Original Assignee
Murata Manufacturing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Murata Manufacturing Co Ltd filed Critical Murata Manufacturing Co Ltd
Publication of GB9906601D0 publication Critical patent/GB9906601D0/en
Publication of GB2336244A publication Critical patent/GB2336244A/en
Application granted granted Critical
Publication of GB2336244B publication Critical patent/GB2336244B/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/232Terminals electrically connecting two or more layers of a stacked or rolled capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/232Terminals electrically connecting two or more layers of a stacked or rolled capacitor
    • H01G4/2325Terminals electrically connecting two or more layers of a stacked or rolled capacitor characterised by the material of the terminals
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3431Leadless components
    • H05K3/3442Leadless components having edge contacts, e.g. leadless chip capacitors, chip carriers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/43Electric condenser making
    • Y10T29/435Solid dielectric type
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • Y10T29/49069Data storage inductor or core
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49126Assembling bases
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)
  • Ceramic Capacitors (AREA)

Abstract

A ceramic electronic component 1, such as a capacitor comprising inner electrodes 6 combined with ceramic layers 2, has one or more terminal electrodes 5 formed on end faces 4 of the component. Each terminal electrode 5 comprises three layers, 7, 8, 9, and the middle layer 8 has a porous structure. A method of manufacturing such a component is also disclosed, wherein each of the three layers is formed from a conductive paste film applied to the component and then baked. The second conductive paste which is baked to form the second porous layer 8 contains an additive which burns out on baking to form the porous structure. The additive content can be adjusted in order to obtain a predetermined void ratio in the porous structure, and the additive can be gelatin, cellulose or carbon. The three paste films forming the three layers may comprise conductive particles of size 0.5 to 2 Ám, and the second layer may further contain conductive particles of size 3 to 6 Ám.

Description

1 CERAMIC ELECTRONIC COMPONENT AND METHOD FOR PRODUCING THE SAME
BACKGROUND OF THE INVENTION
1. Field of the Invention
2336244 The present invention relates to a ceramic electronic component and a method for producing the same, and especially to improvement in the structure of terminal electrodes provided with a chip of the main ceramic electronic component and to a method for producing the ceramic electronic component provided with such terminal electrodes. 2. Description of the Related Art
Examples of the ceramic electronic component provided with a chip of the main electronic component composed of a ceramic concerned with the present invention include a capacitor, a resistor, an inductor and a filter. These ceramic electronic components are mostly packaged on an appropriate wiring board.
In most ceramic electronic component packaged on the surface, an inner wiring is formed inside of the main electronic component and respective terminal electrodes are formed on at least on each side face of the main electronic component. Such ceramic electronic componen t is usually packaged by soldering the foregoing terminal electrodes to a given conductive land on the wiring board.
The ceramic electronic component suffers a deformation pulling toward each terminal electrode due to stress generated by shrinkage caused by solidifying solder. Consequently, mechanical damage such as crack formation in the main electronic component appears in the ceramic ch,onic component.
The mechanical damage in tho ceramic electronic component is particularly liable to occur when the ceramic electronic component is packaged on a wiring board comprising aluminum which has good heat releasing property. Since the difference in heat expansion coefficient between the aluminum board and the ceramic electronic component is relatively large, cracks are generated in the main electronic component or in the solder fillet as a result of a repeated temperature increase and temperature decrease cycles.
a This sort of mechanical damage is especially liable to be caused when a laminated ceramic capacitor of a high capacitance Pb based dielectric ceramic is packaged on the wiring board because the anti-fracture strength of the board is relatively weak.
For solving the foregoing problems, Japanese Unexamined Patent Publication No. 8-162359 proposes to relax the stress on the main electronic component applied via the terminal electrodes by making the terminal electrodes as a dual layer structure together with providing the inner layer with a porous structure.
However, the ceramic electronic component provided with the terminal electrodes having the dual layer structure as described above still involves the following problems. The inner wiring formed inside of the main electronic component and the inner electrodes of a laminated ceramic capacitor, for example, should be electrically connected to the terminal electrodes whose inner layer serves to keep electrical continuity in the terminal electrodes having the dual layer structure described above. However, since this inner layer assumes a porous structure, it sometimes falls to keep sufficient electrical continuity with the inner wiring. Such insufficient electrical continuitv becomes more evident as the laminated ceramic capacitor is made to be more compact.
SUMMARY OF THE INVENTION
Accordingly, the object of the present invention is to provide a ceramic electronic capacitor directed to solving the foregoing problems and a method for producing the same.
In a first aspect, the present invention provides a ceramic electronic component provided with a chip of a main electronic component in which inner wiring has been formed and terminal electrodes formed on the outer surface of the main electronic component so as to be electrically connected to the inner wiring, wherein the terminal electrodes is provided with a first layer formed on the outer surface of the main electronic component, a second layer formed at outside of the first layer and a third layer formed at outside of the second layer, the second layer having a porous structure.
3 Preferably, the second layer contains conductive particles with a particle size of about 3) to 6 pim.
More preferably, the first and third layers contain conductive particles with a particle size of about 0.5 to 2 pm and the second layer contains conductive particles with a particle size of about 0.5 to 2 pm and conductive particles with a particle size of about -3) to 6 pim.
In accordance with another aspect of the present invention, the method for producing a ceramic electronic component comprises the steps of preparing the main electronic component; forming a first conductive paste film containing conductive particles to be formed into the second layer by baking on the outer surface of the main electronic component; forming a second conductive paste layer containing conductive particles to be formed into the first layer by baking and an additive to be burnt out by baking at outside of the first conductive paste film; forming a third conductive paste layer containing conductive particles to be formed into the third layer by baking at outside of the second conductive paste film; and baking the first, second and third conductive paste films.
Further, the amount of the additive in the second conductive paste film may be controlled in order to adJust the void ratio in the porous structure of the second layer.
Also, it is preferable that a step for drying the second conductive paste film is further provided prior to the step for forming the third conductive paste film, wherein the second conductive paste film is baked simultaneously with the third conductive paste.
above.
Gelatin, cellulose or carbon is advantageously used as the additive described BRIEF DESCRIPTION OF THE DRAWINGS
Fig. 1 denotes a cross section showing the ceramic electronic component 1 according to one embodiment of the present invention.
4 DESCRIPTION OF THE PR-EFERRED EMBODIMENT
With Reference to FIG. 1, the ceramic electronic component constitutes a laminated capacitor. The ceramic electronic component 1 is provided with a chip of the main electronic component 3 having a plurality of laminated ceramic capacitor layers 2, and terminal electrodes 5 formed at least on each end face 4 of the main electronic component 3. Details of the structure of the terminal electrodes 5 will be described hereinafter.
A plurality of inner electrodes 6 as an inner wiring are laminated inside the chip of the main electronic component 3. The inner electrodes 6 are to be connected to the terminal electrodes 5 at one end and at the other end are alternately disposed with each other.
The terminal electrodes 5 are provided with a first layer 7 formed on respective end faces 4 of the main electronic component 3, the second layer 8 formed at outside of this first layer 7 and the third layer 9 formed at outside of this second layer 8. The second layer 8 has a porous structure.
The ceramic electronic component 1 is produced by the steps comprising: preparing the main ceramic electronic component 3; forming a first conductive paste film containing conductive particles to be formed into the first layer 7 by baking on each end face 4 of the main ceramic component 3-, forming a second conductive paste film containing conductive particles to be formed into the second layer 8 and an additive to be burnt out during baking so as to cover the first conductive paste film. and forming a third conductive paste film containing conductive particles to be formed into the third layer 9 by baking so as to cover the second conductive paste film.
Then, these first, second and third conductive paste films are baked. thereby forming the terminal electrodes 5 having the first layer 7, the second layer 8 and the third layer 9 on each end face of the main electronic component 3 while forming a porous structure in the second layer 8 by burning out the additive.
Although the first, second and third conductive paste films are usually baked at the same time in the baking step as described above. the first conductive paste film may be baked prior to, for example, forming the second conductive paste film. However, it is preferable that at least the second conductive paste film is dried before forming the third conductive paste film and the second conductive paste film is baked simultaneously with the third conductive paste film after forming the third conductive paste film.
The reason is that when the second conductive paste film is baked in advance of forming the third conductive paste film, the second conductive paste film is turned into the second conductive layer 8 having a porous structure during this step. The conductive particles contained in the third conductive paste film consequently penetrate into voids in the porous structure when the third conductive paste film applied on the surface of the second layer 8, thereby canceling the porous nature of the second layer 8. When the conductive particles contained in the third conductive paste film penetrate into the voids of the second layer 8, the third layer 9 obtained by baking the third conductive paste film may also have a porous nature, resulting in deterioration of electric and mechanical characteristics of the ceramic electronic component 1 since the solder liquid permeates into the voids of the second layer 8 when a solder is applied on the third layer 9.
It is preferable that a substance that can be burnt out at a temperature lower than the baking temperature of the second conductive paste film is used as the additive contained in the second conductive paste to be formed into the second layer 8 described above. For example, gelatir4 cellulose or carbon is advantageously used.
The void ratio in the porous structure of the second layer 8 can be adjusted by changing the amount of the foregoing additive in the second conductive paste film. While the optimum content of the additive can be determined by a heat cycle test or by an anti-fracture strength test of the ceramic electronic component 1 obtained, the optimum content of the additive is reduced as the ceramic electronic component 1 is compacted. It is preferable that the conductive paste prepared for forming the second conductive paste film is thoroughly kneaded in order to allow the conductive particles and additive to be uniformly dispersed in the paste.
6 While the conductive particles contained in the first and third conductive pastes to be formed into the first layer 7 and the third layer 9. respectively, preferably have relatively small particle size as about 0.5 to 2 [im, the second conductive paste film to be formed into the second layer 8 preferably contains conductive particles having a relatively small particle size of about 0.5 to 2 Lm as well as particles having a relatively large particle size of about 3 to 6 ptm.
The conductive particles having a relatively large particle size of, for example, about 3 to 6 im contained in the second layer 8 allows the porous nature of the second layer 8 to be advantageously maintained even when the shrinking force caused by baking of the third layer 9 is applied on the second layer 8. In a specified embodiment, the conductive particles with a particle size of about 0.5 to 2 pim and the conductive particles with a particle size of about 3 to 6 Lm are contained in the second layer 8 in a ratio of 1: 2. It is preferable in the conductive paste prepared for formincy the second conductive paste film be thoroughly kneaded in order to uniformly disperse the conductive particles having different particle size distributions in the paste.
The second layer 8 contains the conductive particles having a relatively small particle size of, for example, about 0.5 to 2 pim in order to maintain good electrical continuiv, between the first layer 8 and the third layer 9, thereby allowing, for example, equivalent serial resistance to be reduced. The first layer 7 contains the conductive particles having a relatively small particle size of, for example, about 0.5 to 2 im in order to maintain a good electrical continuity between the layer and the inner electrodes 6. The third layer 9 also contains the conductive particles having a relatively small particle size of, for example, about 0.5 to 2 Pim in order to keep a good electrical continuity in the third layer 9 along with preventing the solder liquid from permeating into the layer when solder is applied on the third layer 9.
The present invention described in relation to the laminated ceramic capacitors is also valid for the ceramic electronic components having any structures and functions. provided that the ceramic component is provided with a chip of the main electronic component in which inner wiring has been formed and with terminal 7 electrodes formed on the outer surface of a chip of the main electronic component so as to be connected to the inner wiring.
Although it was suggested in the foregoing embodiments that solder films may be sometimes formed on the third layer 9, the terminal electrodes 5 are not always limited to such three layer structure comprising the first layer 7, the second layer 8 and the third layer 9, but at least one other layer may be further formed on the third layer 9 or other layers may be formed between the first layer 7 and the second layer 8 and/or between the second layer 8 and the third layer 9.
As hitherto described, stress applied during soldering to the wiring board or by expansion and shrinking of the wiring board is advantageously absorbed by the second layer with a porous structure and allows the terminal electrodes to effectively relax the stress exerting on the electronic device, thereby preventing mechanical damages in the main electronic component and at the terminal electrodes from being generated.
Since the first layer at the terminal electrode does not need to be endowed with a porous structure, good electrical continuity between the layer and the inner wiring formed within the electronic component can be maintained. The porous structure is also not needed in the third layer, thus maintaining good electrical continuity along with preventing permeation of the solder liquid.
The porous nature of the second layer can be well retained when the particle size of the conductive particles contained in the second layer is adjusted in the range of about 3 to 6 pm in the present invention.
The particle size of the conductive particles contained in the first and third layers are adjusted to about 0.5 to 2 pm while allowing the conductive particles with a particle size of about 0.5 to 2 pm and the conductive particles with a particle size of about 3) to 6 4m to be contained in the second layer. Accordingly, electrical continuity between the first layer and the inner wiring as well as good electrical continuity between the first layer and the third layer can be secured along with retaining porous nature of the second layer. Also, the solder liquid is prevented from permeating into the third layer besides keeping good electrical continuity in the third layer.
The porous structure in the second layer can be easily obtained according to the method for producing the ceramic electronic component of the present invention because the additive contained in the second conductive paste is burnt out by baking.
Also, the void ratio in the porous structure of the second layer can be controlled by adjusting the amount of the additive in the second layer. Accordingly, the second layer having a desired void ratio can be easily obtained by adjusting the amount of the additive as described above, making it easy to determine proper void ratio in the ceramic electronic component having a variety of sizes by taking, for example, the results of a heat-cycle test and anti-fracture strength test of the ceramic electronic component into consideration.
The second conductive paste film is dried before forming the third conductive paste film in the method for producing the ceramic component according to the present invention so that the second conductive paste film and the third conductive paste film are simultaneously baked, thereby preventing undesirable permeation of the conductive particles contained in the third conductive paste film into the second layer having a porous structure obtained by baking the second conductive paste film. Accordingly, problems such as inhibition of the porous structure formation in the second layer or formation of the undesirable porous structure in the third layer can be avoided.
Also, the additive can be burnt out at a temperature lower than the baking temperature of the second layer when gelatin, cellulose or carbon is used as the additive contained in the second conductive paste film, allowing one to securely form the porous structure in the second layer.

Claims (20)

  1. 9 1. A ceramic electronic component comprising a chip of an electronic component containing inner wiring and at least one terminal electrode on an outer surface of the electronic component electrically connected to the inner wiring, wherein the terminal electrode comprises a first layer on an outer surface of the electronic component, a second layer on the outside of the first layer and a third layer on the outside of the second layer, and wherein the second layer is porous.
  2. 2. A ceramic electronic component according to claim 1 having two of said terminal electrodes disposed at different sites on the outer surface of the electronic component.
  3. 1 _). A ceramic electronic component according to claim 2, wherein the second layer comprises baked conductive particles of a particle size of about n) to 6 im.
  4. 4. A ceramic electronic component according to claim 3, wherein the first, second and third layers each comprise baked conductive particles of a particle size of about 0.5 to 2 gm.
  5. 5. A ceramic electronic component according to claim 2, wherein the first, second and third layers each comprise baked conductive particles of a particle size of about 0.5 to 2 gm.
  6. 6. A method for producing a chip of a ceramic electronic component having inner wiring electrically connected to a terminal electrode on the outer surface of the electronic component, comprising the steps of. providing said electronic component having inner wiring; forming a first conductive paste film containing conductive particles to form a first layer by baking on a portion of the outer surface of the electronic component; /0 forming at the side of the first conductive paste film exterior to the electronic component, a second conductive paste layer containing conductive particles and an additive which bums out when the layer is baked to form a second layer; forming a third conductive paste layer containing conductive particles to form a third layer by baking at the side of the second conductive paste film exterior to the first layer; and baking the resulting composite.
  7. 7. A method for producing the ceramic electronic component according to claim 6, further comprising the step of adjusting the content of additive in the second conductive paste film in order to obtain a predetermined void ratio in the porous structure of the second layer after baking.
  8. 8. A method for producing the ceramic electronic component according to claim 7, wherein the second conductive paste film is dried prior to the step for fon-ning- the third conductive paste film. and the second conductive paste film is baked simultaneously with the third conductive paste.
  9. 9. A method for producing the ceramic electronic component according to claim 8, wherein the additive comprises gelatin, cellulose or carbon.
  10. 10. A method for producing the ceramic electronic component according to claim 9, wherein the second paste film comprises conductive particles having a particle size of about 3 to 6 Rm.
  11. A method for producing the ceramic electronic component according to claim 10. wherein the first. second and third paste films each comprise conductive particles having a particle size of about 0.5 to 2 urn.
  12. 12. A method for producing the ceramic electronic component according to claim 7. wherein the additive comprises gelatin, cellulose or carbon.
  13. 13. A method for producing the ceramic electronic component according to claim 12. wherein the second conductive paste film is dried prior to the step for forming the third conductive paste film, and the second conductive paste film is baked simultaneously with the third conductive paste.
  14. 14. A method for producing the ceramic electronic component according to claim 1 "), wherein the second paste film comprises conductive particles having a particle size of about 3 to 6 gm.
  15. 15. A method for producing the ceramic electronic component according to claim 14, wherein the first, second and third paste films each comprise conductive particles having a particle size of about 0.5 to 2 gm.
  16. 16. A method for producing the ceramic electronic component according to claim 6. wherein the second paste film comprises conductive particles having a particle size of about J3) to 6 im.
  17. 17. A method for producing the ceramic electronic component according to claim 16. wherein the first, second and third paste films each comprise conductive particles having a particle size of about 0.5 to 2 [im.
  18. 18. A method for producing the ceramic electronic component according to claim 6, wherein the first, second and third paste films each comprise conductive particles having a particle size of about 0.5 to 2 gm.
    /2
  19. 19. A method for producing the ceramic electronic component according to claim 6, wherein the second conductive paste film is dried prior to the step for forming the third conductive paste film, and the second conductive paste film is baked simultaneously with the third conductive paste.
  20. 20. A ceramic electronic component substantially as hereinbefore described with reference to the accompanying drawing..
    ) 1.
    A method for producing a ceramic electronic component substantially as hereinbefore described with reference to the accompanying drawing.
GB9906601A 1998-04-07 1999-03-22 Ceramic electronic component and method for producing the same Expired - Lifetime GB2336244B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP10094518A JPH11297565A (en) 1998-04-07 1998-04-07 Ceramic electronic component and its manufacture

Publications (3)

Publication Number Publication Date
GB9906601D0 GB9906601D0 (en) 1999-05-19
GB2336244A true GB2336244A (en) 1999-10-13
GB2336244B GB2336244B (en) 2001-02-14

Family

ID=14112558

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9906601A Expired - Lifetime GB2336244B (en) 1998-04-07 1999-03-22 Ceramic electronic component and method for producing the same

Country Status (5)

Country Link
US (2) US6219220B1 (en)
JP (1) JPH11297565A (en)
CN (1) CN1154130C (en)
GB (1) GB2336244B (en)
SG (1) SG78341A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2354113A (en) * 1999-09-09 2001-03-14 Murata Manufacturing Co Ceramic electronic component

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101309479B1 (en) 2012-05-30 2013-09-23 삼성전기주식회사 Laminated chip electronic component, board for mounting the same, packing unit thereof
CN103971934B (en) * 2013-02-01 2017-08-01 苹果公司 Low acoustic noise capacitor
US9287049B2 (en) 2013-02-01 2016-03-15 Apple Inc. Low acoustic noise capacitors
JP6201474B2 (en) * 2013-07-18 2017-09-27 Tdk株式会社 Multilayer capacitor
KR20160054539A (en) 2013-09-11 2016-05-16 그라코 미네소타 인크. Hot melt system feed assembly
US10014112B2 (en) * 2015-01-29 2018-07-03 Kyocera Corporation Capacitor and module
WO2016133090A1 (en) * 2015-02-16 2016-08-25 京セラ株式会社 Chip electronic component and module
JP6931519B2 (en) * 2015-10-06 2021-09-08 Tdk株式会社 Electronic components
JP6809865B2 (en) * 2016-10-17 2021-01-06 太陽誘電株式会社 Ceramic electronic components and their manufacturing methods
IL250305B (en) 2017-01-26 2021-02-28 Vishay Israel Ltd Electronic component with flexible terminal
JP7012219B2 (en) * 2018-03-30 2022-01-28 パナソニックIpマネジメント株式会社 Manufacturing method of laminated varistor
JP7645647B2 (en) * 2021-01-27 2025-03-14 太陽誘電株式会社 Ceramic electronic component, circuit board, and method for manufacturing ceramic electronic component

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2118366A (en) * 1982-03-30 1983-10-26 Standard Telephones Cables Ltd Terminals for multilayer ceramic dielectric capacitors
JPH03190210A (en) * 1989-12-20 1991-08-20 Matsushita Electric Ind Co Ltd Manufacturing method of chip solid electrolytic capacitor
JPH04250607A (en) * 1991-01-25 1992-09-07 Taiyo Yuden Co Ltd Chip-shaped electronic parts and their manufacture
GB2272433A (en) * 1992-11-11 1994-05-18 Nat Starch Chem Corp Termination of ceramic capacitors

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3648126A (en) * 1970-12-28 1972-03-07 Standard Oil Co Ohio Electrical capacitor employing paste electrodes
US4030004A (en) * 1971-04-16 1977-06-14 Nl Industries, Inc. Dielectric ceramic matrices with end barriers
US4071880A (en) * 1974-06-10 1978-01-31 N L Industries, Inc. Ceramic bodies with end termination electrodes
US4017820A (en) * 1975-07-25 1977-04-12 Illinois Tool Works Inc. Humidity sensor with multiple electrode layers separated by a porous monolithic ceramic dielectric structure
US4517155A (en) * 1982-05-18 1985-05-14 Union Carbide Corporation Copper base metal termination for multilayer ceramic capacitors
DE3239009C2 (en) * 1982-10-21 1984-10-31 Lechler Gmbh & Co Kg, 7012 Fellbach Multiple nozzle head
JPS61236110A (en) * 1985-04-11 1986-10-21 株式会社村田製作所 Laminate ceramic capacitor
US4701827A (en) * 1986-02-10 1987-10-20 Kyocera Corporation Multilayer ceramic capacitor
US5339068A (en) * 1992-12-18 1994-08-16 Mitsubishi Materials Corp. Conductive chip-type ceramic element and method of manufacture thereof
JPH07161223A (en) * 1993-12-10 1995-06-23 Murata Mfg Co Ltd Conductive paste and multilayer ceramic capacitor
JPH08162359A (en) 1994-12-08 1996-06-21 Murata Mfg Co Ltd Chip type ceramic electronic part
US5805409A (en) * 1995-08-18 1998-09-08 Tdk Corporation Multi-layer electronic part having external electrodes that have a thermosetting resin and metal particles

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2118366A (en) * 1982-03-30 1983-10-26 Standard Telephones Cables Ltd Terminals for multilayer ceramic dielectric capacitors
JPH03190210A (en) * 1989-12-20 1991-08-20 Matsushita Electric Ind Co Ltd Manufacturing method of chip solid electrolytic capacitor
JPH04250607A (en) * 1991-01-25 1992-09-07 Taiyo Yuden Co Ltd Chip-shaped electronic parts and their manufacture
GB2272433A (en) * 1992-11-11 1994-05-18 Nat Starch Chem Corp Termination of ceramic capacitors

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
JAPIO Abstract No.03527310 & JP3190210 A *
JAPIO Abstract No.03885507 & JP4250607 A *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2354113A (en) * 1999-09-09 2001-03-14 Murata Manufacturing Co Ceramic electronic component
GB2354113B (en) * 1999-09-09 2001-09-12 Murata Manufacturing Co Ceramic electronic component
US6388864B1 (en) 1999-09-09 2002-05-14 Murata Manufacturing Co., Ltd. Ceramic electronic component

Also Published As

Publication number Publication date
GB2336244B (en) 2001-02-14
GB9906601D0 (en) 1999-05-19
CN1154130C (en) 2004-06-16
CN1231487A (en) 1999-10-13
US20010002505A1 (en) 2001-06-07
US6219220B1 (en) 2001-04-17
SG78341A1 (en) 2001-02-20
JPH11297565A (en) 1999-10-29

Similar Documents

Publication Publication Date Title
US5384434A (en) Multilayer ceramic circuit board
US6219220B1 (en) Ceramic electronic component having terminal electrode that includes a second porous layer
US5635670A (en) Multilayer electronic component
JP3376970B2 (en) Ceramic electronic components
US6785941B2 (en) Method for manufacturing multi layer ceramic components
JPH03148813A (en) Formation of conducting terminal to ceramic parts
JP2000049034A (en) Ceramic electronic component and manufacture of the same
JPH097878A (en) Ceramic electronic component and manufacturing method thereof
JP2001338830A (en) Conductive paste and multilayer ceramic capacitor using the same
JPH0563928B2 (en)
US20050151303A1 (en) Method for producing ceramic substrate and electronic component module using ceramic substrate
JPH04236412A (en) Electronic component of ceramic
JPH0794840A (en) Through-hole filled ceramic substrate and conductor paste for through hole
US6141847A (en) Method of manufacturing composite electronic component
JPH01313908A (en) Laminated electronic part and adjusting method of inductance thereof
JP2853088B2 (en) Ceramic block with composite capacitance
JPH04311015A (en) Multilayered ceramic capacitor
EP0983843A2 (en) Low temperature co-fired ceramic
JPH0422115A (en) Ceramic electronic parts and manufacture thereof
JPH03274791A (en) Printed thick film multilayer circuit board
JPH05243745A (en) Multilayer ceramic board
JP2989319B2 (en) Method of forming external electrodes in multilayer ceramic capacitors
JP2000114098A (en) Multilayer ceramic electronic component and manufacture thereof
JP3673342B2 (en) Ceramic circuit board and manufacturing method thereof
JP2663729B2 (en) Manufacturing method of composite electronic components

Legal Events

Date Code Title Description
PE20 Patent expired after termination of 20 years

Expiry date: 20190321