GB1329220A - Stored charge device - Google Patents
Stored charge deviceInfo
- Publication number
- GB1329220A GB1329220A GB1907573A GB1907570A GB1329220A GB 1329220 A GB1329220 A GB 1329220A GB 1907573 A GB1907573 A GB 1907573A GB 1907570 A GB1907570 A GB 1907570A GB 1329220 A GB1329220 A GB 1329220A
- Authority
- GB
- United Kingdom
- Prior art keywords
- charge
- layer
- pulse
- insulant
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356008—Bistable circuits ensuring a predetermined initial state when the supply voltage has been applied; storing the actual state when the supply voltage fails
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/681—Floating-gate IGFETs having only two programming levels
- H10D30/684—Floating-gate IGFETs having only two programming levels programmed by hot carrier injection
- H10D30/685—Floating-gate IGFETs having only two programming levels programmed by hot carrier injection from the channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D99/00—Subject matter not provided for in other groups of this subclass
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Non-Volatile Memory (AREA)
- Read Only Memory (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Semiconductor Memories (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
1329220 Semi-conductor devices CALIFORNIA INSTITUTE OF TECHNOLOGY 11 Aug 1970 [11 Aug 1969] 19075/73 Divided out of 1326794 Heading H1K A metal nitride oxide silicon FET for charge storage comprises a semi-conductor substrate of, e.g. N-type Si overlain by a thin insulant layer 18 of thermal SiO 2 (#100 ) covered by a thin (#100 ) buried laterally discontinuous metal layer 30 buried by an overlying metal oxide or nitride insulant layer 20 formed thermally or by plasma discharge. On the latter is placed a gate electrode 22 the field effect of which produces an inversion P-type channel layer 12 interconnecting P + diffused regions 13 having source and drain electrodes 14, 16. A pulse generator 24 between gate and drain applies high voltage pulse for charge storage, and for readout a lower amplitude pulse is applied between gate and drain while a current detector 26 and D.C. supply 27 is connected between source and drain; the level of current on readout differing in amplitude between stored charge and zero or reversed charge. Layer 30 introduces a deep energy well operating as a charge trap with unity capture probability, so that high voltage gate-drain pulses add or remove electrons as the pulse is negative or positive, and the electrons are retained in the wall in the absence of applied field (Fig. 3, not shown). Insulator 20 is formed, e.g. by oxidizing or nitriding metal layer 30, e.g. of Al and the films may be of #100 thickness, and in formation the Si substrate is thermally oxidized to SiO 2 , and an, e.g. Al layer is applied, and is oxidized or nitrided to form the outer insulant. To improve charge retention, the buried metal layer is formed as plural laterally spaced and separately insulated buried layers. In a modification (Fig. 4, not shown) a semiconductor film (which may be depletion mode polycrystalline) is deposited on an insulant substrate to support insulant layer 18. Plural such devices 82 may be assembled in a memory network (Fig. 5) with drains 84 connected to Y line 86 of Y access switch 88, and gates 96 connected to X lines 94 of X access switches 92; the sources being connected to common lead 100. Write in is produced by an appropriate polarity voltage pulse of amplitude exceeding a critical value to store charge; derived from pulse generator 80 between inputs of X and Y access switches 92, 88 enabling selective addressing of single X and Y lines 94, 86 to apply or remove charge at intersection. Read out is produced by current detector 90 and D.C. source 91 in series between lead 100 and input to Y access switch 88, and for destructive readout an excitation pulse of predetermined polarity and amplitude is applied between gate and drain to produce a detectable current increase if the pulse exceeds stored charge threshold voltage. N on destructive readout is produced by optical or electron beam scanning; optically dependent on internal photoemission over the barrier height of the insulant films varying with stored charge to produce photoemission currents of corresponding amplitude, or electrically dependent on stored charge surface potential in similar manner to an electron microscope.
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB1907570A GB1328975A (en) | 1970-04-21 | 1970-04-21 | Expanded polystyrene product |
| CA110125A CA938762A (en) | 1970-04-21 | 1971-04-13 | Expanded polystyrene product |
| ES390347A ES390347A1 (en) | 1970-04-21 | 1971-04-19 | Expanded polystyrene product |
| IL36657A IL36657A (en) | 1970-04-21 | 1971-04-20 | A method for the production of reconstituted expanded polystyrene |
| SE7105108A SE384516B (en) | 1970-04-21 | 1971-04-20 | PROCEDURE FOR THE PRODUCTION OF A FOAM PRODUCT OF POLYSTYRENE FOAM WASTE BY MECHANICAL DECOMPOSITION OF THE POLYSTYRENE WASTE AND CONNECTION OF THE RESULTING PARTICLES |
| FR717114171A FR2086228B1 (en) | 1970-04-21 | 1971-04-21 | |
| DE2119441A DE2119441B2 (en) | 1970-04-21 | 1971-04-21 | Process for the production of a foamed body from Potysryrolschaurt waste |
| IT68506/71A IT975554B (en) | 1970-04-21 | 1971-05-07 | PROCEDURE FOR THE PRODUCTION OF EXPANDED POLYSTYPOLES AND PRODUCT OBTAINED |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US84905769A | 1969-08-11 | 1969-08-11 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| GB1329220A true GB1329220A (en) | 1973-09-05 |
Family
ID=25304961
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB1907573A Expired GB1329220A (en) | 1969-08-11 | 1970-04-21 | Stored charge device |
| GB3866670A Expired GB1326794A (en) | 1969-08-11 | 1970-08-11 | Stored charge device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB3866670A Expired GB1326794A (en) | 1969-08-11 | 1970-08-11 | Stored charge device |
Country Status (4)
| Country | Link |
|---|---|
| JP (1) | JPS4936786B1 (en) |
| DE (1) | DE2039955A1 (en) |
| FR (1) | FR2058205A1 (en) |
| GB (2) | GB1329220A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0159601A3 (en) * | 1984-04-10 | 1987-08-19 | Hartwig Wolfgang Prof.Dr. Thim | Logic circuit arrangement with appropriately constructed field-effect transistors |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3624618A (en) * | 1967-12-14 | 1971-11-30 | Sperry Rand Corp | A high-speed memory array using variable threshold transistors |
| DE2125681C2 (en) * | 1971-05-24 | 1982-05-13 | Sperry Corp., 10104 New York, N.Y. | Memory with transistors with variable conductivity threshold |
| ES404185A1 (en) * | 1971-07-06 | 1975-06-01 | Ibm | A CASUAL ACCESS MEMORY CELL ARRANGEMENT COUPLED BY ELECTRIC LOAD. |
| JPS50140737U (en) * | 1974-05-07 | 1975-11-19 | ||
| GB1547940A (en) * | 1976-08-16 | 1979-07-04 | Ncr Co | Data storage cell for use in a matrix memory |
| EP0730310B1 (en) * | 1995-03-03 | 2001-10-17 | STMicroelectronics S.r.l. | Electrically programmable and erasable non-volatile memory cell and memory devices of FLASH and EEPROM type |
| US7602069B2 (en) | 2004-03-31 | 2009-10-13 | Universität Duisburg-Essen | Micro electronic component with electrically accessible metallic clusters |
-
1970
- 1970-04-21 GB GB1907573A patent/GB1329220A/en not_active Expired
- 1970-08-11 FR FR7029473A patent/FR2058205A1/fr not_active Withdrawn
- 1970-08-11 JP JP6980670A patent/JPS4936786B1/ja active Pending
- 1970-08-11 GB GB3866670A patent/GB1326794A/en not_active Expired
- 1970-08-11 DE DE19702039955 patent/DE2039955A1/en active Pending
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0159601A3 (en) * | 1984-04-10 | 1987-08-19 | Hartwig Wolfgang Prof.Dr. Thim | Logic circuit arrangement with appropriately constructed field-effect transistors |
Also Published As
| Publication number | Publication date |
|---|---|
| FR2058205A1 (en) | 1971-05-28 |
| DE2039955A1 (en) | 1971-02-25 |
| JPS4936786B1 (en) | 1974-10-03 |
| GB1326794A (en) | 1973-08-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Kahng et al. | A floating gate and its application to memory devices | |
| US3649884A (en) | Field effect semiconductor device with memory function | |
| US4558431A (en) | Memory system for storing analog information | |
| US4360900A (en) | Non-volatile semiconductor memory elements | |
| US3858232A (en) | Information storage devices | |
| US3906296A (en) | Stored charge transistor | |
| US4104675A (en) | Moderate field hole and electron injection from one interface of MIM or MIS structures | |
| GB1425985A (en) | Arrangements including semiconductor memory devices | |
| US3469155A (en) | Punch-through means integrated with mos type devices for protection against insulation layer breakdown | |
| US4257056A (en) | Electrically erasable read only memory | |
| JPS6214104B2 (en) | ||
| JPS6237545B2 (en) | ||
| US4019198A (en) | Non-volatile semiconductor memory device | |
| GB1329220A (en) | Stored charge device | |
| US4242737A (en) | Non-volatile semiconductor memory elements | |
| US3590272A (en) | Mis solid-state memory elements unitizing stable and reproducible charges in an insulating layer | |
| US3852119A (en) | Metal-insulator-semiconductor structures having reduced junction capacitance and method of fabrication | |
| Nishizawa et al. | Static induction transistor image sensors | |
| US3604988A (en) | Semiconductor memory apparatus with a multilayer insulator contacting the semiconductor | |
| US3922710A (en) | Semiconductor memory device | |
| US5519653A (en) | Channel accelerated carrier tunneling-(CACT) method for programming memories | |
| JPS61125174A (en) | Semiconductor device | |
| JPS63261880A (en) | Manufacturing method of thin film transistor | |
| KR920005298A (en) | Thin Film Memory Cells | |
| Hsu et al. | Prolonged transient behavior of ultrathin oxide MIS-tunneling diode induced by deep depletion of surrounded coupling electrode |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PS | Patent sealed [section 19, patents act 1949] | ||
| PLNP | Patent lapsed through nonpayment of renewal fees |