DE60331234D1 - Digitale schaltung mit einer verzögerungsschaltung zur taktsignalsteuerungseinstellung - Google Patents
Digitale schaltung mit einer verzögerungsschaltung zur taktsignalsteuerungseinstellungInfo
- Publication number
- DE60331234D1 DE60331234D1 DE60331234T DE60331234T DE60331234D1 DE 60331234 D1 DE60331234 D1 DE 60331234D1 DE 60331234 T DE60331234 T DE 60331234T DE 60331234 T DE60331234 T DE 60331234T DE 60331234 D1 DE60331234 D1 DE 60331234D1
- Authority
- DE
- Germany
- Prior art keywords
- switching
- clock signal
- signal control
- control setting
- delay
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/133—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
- H03K5/134—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices with field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/133—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/0805—Details of the phase-locked loop the loop being adapted to provide an additional control signal for use outside the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0816—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K2005/00013—Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
- H03K2005/00019—Variable delay
- H03K2005/00026—Variable delay controlled by an analog electrical signal, e.g. obtained after conversion by a D/A converter
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Pulse Circuits (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2002200467A JP3762988B2 (ja) | 2002-07-09 | 2002-07-09 | クロック信号タイミング調整のための遅延回路を有するデジタル回路 |
| PCT/JP2003/008648 WO2004017520A1 (ja) | 2002-07-09 | 2003-07-08 | クロック信号タイミング調整のための遅延回路を有するデジタル回路 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE60331234D1 true DE60331234D1 (de) | 2010-03-25 |
Family
ID=31707323
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE60331234T Expired - Lifetime DE60331234D1 (de) | 2002-07-09 | 2003-07-08 | Digitale schaltung mit einer verzögerungsschaltung zur taktsignalsteuerungseinstellung |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US7274238B2 (de) |
| EP (1) | EP1553702B1 (de) |
| JP (1) | JP3762988B2 (de) |
| KR (1) | KR100713604B1 (de) |
| AU (1) | AU2003246277A1 (de) |
| DE (1) | DE60331234D1 (de) |
| TW (1) | TWI268412B (de) |
| WO (1) | WO2004017520A1 (de) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7541851B2 (en) * | 2006-12-11 | 2009-06-02 | Micron Technology, Inc. | Control of a variable delay line using line entry point to modify line power supply voltage |
| KR101172961B1 (ko) * | 2007-09-21 | 2012-08-09 | 콸콤 인코포레이티드 | 신호 트래킹을 사용하는 신호 생성기 |
| US8385474B2 (en) | 2007-09-21 | 2013-02-26 | Qualcomm Incorporated | Signal generator with adjustable frequency |
| US8446976B2 (en) | 2007-09-21 | 2013-05-21 | Qualcomm Incorporated | Signal generator with adjustable phase |
| DE102007062263A1 (de) * | 2007-12-14 | 2009-06-18 | Prettl Home Appliance Solutions Gmbh | Vorrichtung und Verfahren zum Erfassen einer Annäherung oder Berührung |
| JP6707039B2 (ja) * | 2017-02-01 | 2020-06-10 | 株式会社豊田中央研究所 | 変換回路 |
| US12212324B2 (en) | 2023-06-07 | 2025-01-28 | Stmicroelectronics International N.V. | Process, voltage, and temperature invariant time-to-digital converter with sub-gate delay resolution |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2848786C3 (de) * | 1978-11-10 | 1981-05-21 | Ibm Deutschland Gmbh, 7000 Stuttgart | Schaltungsanordnung für die Synchronisierung der Auftrittszeitpunkte von Druckhammeraufschlag mit dem Eintreffen der Drucktype an der Druckstelle |
| US4922141A (en) * | 1986-10-07 | 1990-05-01 | Western Digital Corporation | Phase-locked loop delay line |
| US4899071A (en) * | 1988-08-02 | 1990-02-06 | Standard Microsystems Corporation | Active delay line circuit |
| JPH0398534A (ja) | 1989-09-12 | 1991-04-24 | Ryoji Sekiguchi | 菓子 |
| DE69130043T2 (de) * | 1990-09-18 | 1999-04-15 | Fujitsu Ltd., Kawasaki, Kanagawa | Elektronische Anordnung mit einem Bezugsverzögerungsgenerator |
| US5146121A (en) * | 1991-10-24 | 1992-09-08 | Northern Telecom Limited | Signal delay apparatus employing a phase locked loop |
| JPH05183337A (ja) | 1991-12-27 | 1993-07-23 | Kenwood Corp | デジタル制御形温度補償水晶発振器 |
| JP3754070B2 (ja) * | 1994-02-15 | 2006-03-08 | ラムバス・インコーポレーテッド | 遅延ロック・ループ |
| JP3688392B2 (ja) | 1996-05-31 | 2005-08-24 | 三菱電機株式会社 | 波形整形装置およびクロック供給装置 |
| JP4070255B2 (ja) | 1996-08-13 | 2008-04-02 | 富士通株式会社 | 半導体集積回路 |
| JP3986103B2 (ja) * | 1996-08-30 | 2007-10-03 | 富士通株式会社 | 半導体集積回路 |
| JPH1079663A (ja) | 1996-09-03 | 1998-03-24 | Mitsubishi Electric Corp | 内部クロック発生回路および信号発生回路 |
| US6081146A (en) * | 1996-09-25 | 2000-06-27 | Kabushiki Kaisha Toshiba | Interface circuit and interface circuit delay time controlling method |
| JP3414621B2 (ja) | 1997-08-11 | 2003-06-09 | 富士通株式会社 | 半導体集積回路装置 |
| JP4031859B2 (ja) * | 1998-02-03 | 2008-01-09 | 富士通株式会社 | 半導体装置 |
| US6229364B1 (en) * | 1999-03-23 | 2001-05-08 | Infineon Technologies North America Corp. | Frequency range trimming for a delay line |
| JP3450293B2 (ja) | 2000-11-29 | 2003-09-22 | Necエレクトロニクス株式会社 | クロック制御回路及びクロック制御方法 |
| US6741107B2 (en) * | 2001-03-08 | 2004-05-25 | Intel Corporation | Synchronous clock generator for integrated circuits |
| US7324621B2 (en) * | 2001-03-29 | 2008-01-29 | Intel Corporation | Locked loop circuit |
| US6492852B2 (en) * | 2001-03-30 | 2002-12-10 | International Business Machines Corporation | Pre-divider architecture for low power in a digital delay locked loop |
| US7027548B1 (en) * | 2001-05-30 | 2006-04-11 | Alliance Semiconductor Corporation | Delay settings for a wide-range, high-precision delay-locked loop and a delay locked loop implementation using these settings |
-
2002
- 2002-07-09 JP JP2002200467A patent/JP3762988B2/ja not_active Expired - Lifetime
-
2003
- 2003-06-27 TW TW092117556A patent/TWI268412B/zh active
- 2003-07-08 US US10/520,429 patent/US7274238B2/en not_active Expired - Fee Related
- 2003-07-08 AU AU2003246277A patent/AU2003246277A1/en not_active Abandoned
- 2003-07-08 KR KR1020057000307A patent/KR100713604B1/ko not_active Expired - Fee Related
- 2003-07-08 WO PCT/JP2003/008648 patent/WO2004017520A1/ja not_active Ceased
- 2003-07-08 DE DE60331234T patent/DE60331234D1/de not_active Expired - Lifetime
- 2003-07-08 EP EP03738690A patent/EP1553702B1/de not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| JP3762988B2 (ja) | 2006-04-05 |
| AU2003246277A1 (en) | 2004-03-03 |
| EP1553702A4 (de) | 2007-04-18 |
| EP1553702B1 (de) | 2010-02-10 |
| TWI268412B (en) | 2006-12-11 |
| US20060109146A1 (en) | 2006-05-25 |
| JP2004048189A (ja) | 2004-02-12 |
| WO2004017520A1 (ja) | 2004-02-26 |
| EP1553702A1 (de) | 2005-07-13 |
| KR20050036948A (ko) | 2005-04-20 |
| KR100713604B1 (ko) | 2007-05-02 |
| US7274238B2 (en) | 2007-09-25 |
| TW200401184A (en) | 2004-01-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE60207161D1 (de) | Halbleiteranordnung mit Hardware-Anordnung zur Taktsteuerung | |
| DE60321428D1 (de) | Digitale Entrasterung von Bildsignalen | |
| DE602004004533D1 (de) | Phasenmischschaltung mit verzögertem regelkreis | |
| AU2003294496A8 (en) | Electronic intelligent turn signal control system | |
| DE60222026D1 (de) | Intelligente step-nc-steuerung | |
| DE60202615D1 (de) | Kristalline zusammensetzung mit escitalopram | |
| DE602004022072D1 (de) | Synchronisieren eines digitalen signals durch verwendung einer pcr-programm-taktreferenz | |
| DE50312843D1 (de) | Automatische prozesskontrolle | |
| DE60331234D1 (de) | Digitale schaltung mit einer verzögerungsschaltung zur taktsignalsteuerungseinstellung | |
| DE60131706D1 (de) | Kommunikationssystem mi einem Steuerteil zur Schaltung des Kommunikationsmodus | |
| DE60301577D1 (de) | Digitale automatische verstärkungsregelung für sender-empfängervorrichtungen | |
| DE50214712D1 (de) | Chronograph mit digitaler anzeige | |
| DE602004024543D1 (de) | Absorptiver mikrowellen-einzelpol-einzelbetätigungs-schalter | |
| DE60032966D1 (de) | Steuerungsschaltung mit einer Taktssteuerungseinheit | |
| DE60320441D1 (de) | Automatische gangwechselsteuerung | |
| DE60328500D1 (de) | Fernsteuersystem | |
| DE69509160D1 (de) | Digitale Schaltung zur automatischen Frequenzsteuerung | |
| DE60224003D1 (de) | Regelsystem zur einer Phasendifferenzverzögerung in einem Abstandsmessystem | |
| DE60311406D1 (de) | Steuerungssystem einer automatischen Kupplung | |
| NL1022189A1 (nl) | Lasermeetsysteem met digitale vertragingscompensatie. | |
| FI20040418L (fi) | Digitaalijärjestelmän kellokontrolli | |
| EP1265350A4 (de) | Numerisches regelsystem | |
| DE50107154D1 (de) | Phasenregelkreis mit verzögerungselement | |
| DE602004009137D1 (de) | Digitaler Taktmodulator | |
| DE60129342D1 (de) | FM-Empfänger mit digitaler Bandbreitensteuerung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8364 | No opposition during term of opposition |