DE60231191D1 - Feldprogrammierbare Vorrichtung - Google Patents
Feldprogrammierbare VorrichtungInfo
- Publication number
- DE60231191D1 DE60231191D1 DE60231191T DE60231191T DE60231191D1 DE 60231191 D1 DE60231191 D1 DE 60231191D1 DE 60231191 T DE60231191 T DE 60231191T DE 60231191 T DE60231191 T DE 60231191T DE 60231191 D1 DE60231191 D1 DE 60231191D1
- Authority
- DE
- Germany
- Prior art keywords
- field programmable
- programmable device
- field
- programmable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17748—Structural details of configuration resources
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17704—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17736—Structural details of routing resources
Landscapes
- Physics & Mathematics (AREA)
- Mathematical Physics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Logic Circuits (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP02252425A EP1351394B1 (de) | 2002-04-03 | 2002-04-03 | Feldprogrammierbare Vorrichtung |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE60231191D1 true DE60231191D1 (de) | 2009-04-02 |
Family
ID=27838153
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE60231191T Expired - Lifetime DE60231191D1 (de) | 2002-04-03 | 2002-04-03 | Feldprogrammierbare Vorrichtung |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US6870393B2 (de) |
| EP (2) | EP2051381B1 (de) |
| DE (1) | DE60231191D1 (de) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1351065B1 (de) * | 2002-04-03 | 2005-06-08 | STMicroelectronics Limited | Feldprogrammierbare Vorrichtung |
| US7506210B1 (en) | 2003-06-26 | 2009-03-17 | Xilinx, Inc. | Method of debugging PLD configuration using boundary scan |
| US8612772B1 (en) | 2004-09-10 | 2013-12-17 | Altera Corporation | Security core using soft key |
| US8566616B1 (en) * | 2004-09-10 | 2013-10-22 | Altera Corporation | Method and apparatus for protecting designs in SRAM-based programmable logic devices and the like |
| US7480843B1 (en) * | 2004-09-29 | 2009-01-20 | Xilinx, Inc. | Configuration access from a boundary-scannable device |
| EP2048784A4 (de) * | 2006-07-27 | 2010-10-27 | Panasonic Corp | Integrierte halbleiterschaltung, programmumsetzungsvorrichtung und abbildungsvorrichtung |
| US9201414B2 (en) * | 2010-07-28 | 2015-12-01 | Fisher-Rosemount Systems, Inc. | Intrinsically-safe handheld field maintenance tool with image and/or sound capture |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5909125A (en) * | 1996-12-24 | 1999-06-01 | Xilinx, Inc. | FPGA using RAM control signal lines as routing or logic resources after configuration |
| US5910732A (en) | 1997-03-12 | 1999-06-08 | Xilinx, Inc. | Programmable gate array having shared signal lines for interconnect and configuration |
| US6097212A (en) * | 1997-10-09 | 2000-08-01 | Lattice Semiconductor Corporation | Variable grain architecture for FPGA integrated circuits |
-
2002
- 2002-04-03 EP EP08022536A patent/EP2051381B1/de not_active Expired - Lifetime
- 2002-04-03 EP EP02252425A patent/EP1351394B1/de not_active Expired - Lifetime
- 2002-04-03 DE DE60231191T patent/DE60231191D1/de not_active Expired - Lifetime
-
2003
- 2003-04-02 US US10/406,028 patent/US6870393B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| EP2051381A1 (de) | 2009-04-22 |
| EP2051381B1 (de) | 2011-09-14 |
| EP1351394A1 (de) | 2003-10-08 |
| EP1351394B1 (de) | 2009-02-18 |
| US6870393B2 (en) | 2005-03-22 |
| US20040017221A1 (en) | 2004-01-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE60217704D1 (de) | Verbesserte endoprothetische vorrichtung | |
| NO20032486L (no) | Analytt-testeanordning | |
| DE50205657D1 (de) | Elektrochirurgische vorrichtung | |
| DE60335738D1 (de) | Mehrfach-ausrichteverfahren und vorrichtung | |
| DE602004026370D1 (de) | Bearbeitungsvorrichtung | |
| DE602004010207D1 (de) | Kraftstoffgeschmierte Vorrichtung | |
| DE60218406D1 (de) | Ophthalmische Vorrichtung | |
| DE602004020704D1 (de) | Leiterplattebearbeitungsgerät | |
| DE60308767D1 (de) | Anti-Rückwärts Vorrichtung | |
| DE60204286D1 (de) | Implantierbare vorrichtung | |
| DE60223661D1 (de) | Drahtlos programmierbare logische vorrichtung | |
| DE60316461D1 (de) | Verbesserte magnetorheologische vorrichtung | |
| DE602004018588D1 (de) | Elektrolumineszierende Vorrichtung | |
| DE60214821D1 (de) | Orthodontische Vorrichtung | |
| DE602004026503D1 (de) | UWB Vorrichtung | |
| DE50305428D1 (de) | Objekt-selbstschutzvorrichtung | |
| ATE373610T1 (de) | Neuartige vorrichtung | |
| DE60205783D1 (de) | Kieferorthopädische Vorrichtung | |
| SE0203370L (sv) | Anordning | |
| DE602004026412D1 (de) | Vorrichtung zur verhinderung von lasteinsturz | |
| ATE544092T1 (de) | Elektrochemische vorrichtung | |
| DE60320951D1 (de) | Schneidvorrichtung | |
| DE60312476D1 (de) | Mikro-elektromechanische vorrichtung | |
| DE60204539D1 (de) | Feldprogrammierbare Vorrichtung | |
| DE60231191D1 (de) | Feldprogrammierbare Vorrichtung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8364 | No opposition during term of opposition |