DE19781995T1 - Prozessor mit einer Wiederhol-Architektur - Google Patents
Prozessor mit einer Wiederhol-ArchitekturInfo
- Publication number
- DE19781995T1 DE19781995T1 DE19781995T DE19781995T DE19781995T1 DE 19781995 T1 DE19781995 T1 DE 19781995T1 DE 19781995 T DE19781995 T DE 19781995T DE 19781995 T DE19781995 T DE 19781995T DE 19781995 T1 DE19781995 T1 DE 19781995T1
- Authority
- DE
- Germany
- Prior art keywords
- processor
- repetitive
- architecture
- repetitive architecture
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3838—Dependency mechanisms, e.g. register scoreboarding
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3824—Operand accessing
- G06F9/383—Operand prefetching
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
- G06F9/3842—Speculative instruction execution
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3861—Recovery, e.g. branch miss-prediction, exception handling
- G06F9/3863—Recovery, e.g. branch miss-prediction, exception handling using multiple copies of the architectural state, e.g. shadow registers
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3867—Concurrent instruction execution, e.g. pipeline or look ahead using instruction pipelines
- G06F9/3869—Implementation aspects, e.g. pipeline latches; pipeline synchronisation and clocking
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Advance Control (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/746,547 US5966544A (en) | 1996-11-13 | 1996-11-13 | Data speculatable processor having reply architecture |
| PCT/US1997/018462 WO1998021684A2 (en) | 1996-11-13 | 1997-10-14 | Processor having replay architecture |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE19781995T1 true DE19781995T1 (de) | 1999-08-12 |
Family
ID=25001320
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19781995T Pending DE19781995T1 (de) | 1996-11-13 | 1997-10-14 | Prozessor mit einer Wiederhol-Architektur |
| DE19781995A Expired - Fee Related DE19781995C2 (de) | 1996-11-13 | 1997-10-14 | Prozessor mit einer Wiederhol-Architektur |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19781995A Expired - Fee Related DE19781995C2 (de) | 1996-11-13 | 1997-10-14 | Prozessor mit einer Wiederhol-Architektur |
Country Status (9)
| Country | Link |
|---|---|
| US (1) | US5966544A (de) |
| AR (1) | AR008321A1 (de) |
| AU (1) | AU4818597A (de) |
| DE (2) | DE19781995T1 (de) |
| GB (1) | GB2333384B (de) |
| HK (1) | HK1041531B (de) |
| TW (1) | TW432294B (de) |
| WO (1) | WO1998021684A2 (de) |
| ZA (1) | ZA979601B (de) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10085438B4 (de) * | 2000-02-14 | 2006-01-05 | Intel Corporation, Santa Clara | Prozessor mit Wiederholarchitektur mit schnellen und langsamen Wiederholpfaden |
Families Citing this family (53)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6385715B1 (en) * | 1996-11-13 | 2002-05-07 | Intel Corporation | Multi-threading for a processor utilizing a replay queue |
| US6631454B1 (en) | 1996-11-13 | 2003-10-07 | Intel Corporation | Processor and data cache with data storage unit and tag hit/miss logic operated at a first and second clock frequencies |
| US6212626B1 (en) * | 1996-11-13 | 2001-04-03 | Intel Corporation | Computer processor having a checker |
| US6163838A (en) * | 1996-11-13 | 2000-12-19 | Intel Corporation | Computer processor with a replay system |
| US6256745B1 (en) | 1998-06-05 | 2001-07-03 | Intel Corporation | Processor having execution core sections operating at different clock rates |
| US7200737B1 (en) | 1996-11-13 | 2007-04-03 | Intel Corporation | Processor with a replay system that includes a replay queue for improved throughput |
| US6735688B1 (en) * | 1996-11-13 | 2004-05-11 | Intel Corporation | Processor having replay architecture with fast and slow replay paths |
| US6665792B1 (en) * | 1996-11-13 | 2003-12-16 | Intel Corporation | Interface to a memory system for a processor having a replay system |
| US6772324B2 (en) | 1997-12-17 | 2004-08-03 | Intel Corporation | Processor having multiple program counters and trace buffers outside an execution pipeline |
| US6625756B1 (en) * | 1997-12-19 | 2003-09-23 | Intel Corporation | Replay mechanism for soft error recovery |
| US6205542B1 (en) * | 1997-12-24 | 2001-03-20 | Intel Corporation | Processor pipeline including replay |
| US6094717A (en) * | 1998-07-31 | 2000-07-25 | Intel Corp. | Computer processor with a replay system having a plurality of checkers |
| US6304955B1 (en) * | 1998-12-30 | 2001-10-16 | Intel Corporation | Method and apparatus for performing latency based hazard detection |
| US20010032307A1 (en) * | 1998-12-30 | 2001-10-18 | Joseph Rohlman | Micro-instruction queue for a microprocessor instruction pipeline |
| JP2000330785A (ja) * | 1999-05-18 | 2000-11-30 | Sharp Corp | 実時間プロセッサおよび命令実行方法 |
| SE9904685D0 (sv) * | 1999-12-17 | 1999-12-17 | Switchcore Ab | A programmable packet decoder |
| US6615366B1 (en) * | 1999-12-21 | 2003-09-02 | Intel Corporation | Microprocessor with dual execution core operable in high reliability mode |
| US6629271B1 (en) * | 1999-12-28 | 2003-09-30 | Intel Corporation | Technique for synchronizing faults in a processor having a replay system |
| US6643767B1 (en) * | 2000-01-27 | 2003-11-04 | Kabushiki Kaisha Toshiba | Instruction scheduling system of a processor |
| US6880069B1 (en) * | 2000-06-30 | 2005-04-12 | Intel Corporation | Replay instruction morphing |
| US6877086B1 (en) | 2000-11-02 | 2005-04-05 | Intel Corporation | Method and apparatus for rescheduling multiple micro-operations in a processor using a replay queue and a counter |
| US6981129B1 (en) * | 2000-11-02 | 2005-12-27 | Intel Corporation | Breaking replay dependency loops in a processor using a rescheduled replay queue |
| SE0004913D0 (sv) * | 2000-12-29 | 2000-12-29 | Ericsson Telefon Ab L M | Processor |
| SE0102564D0 (sv) | 2001-07-19 | 2001-07-19 | Ericsson Telefon Ab L M | Arrangement and method in computor system |
| US6976152B2 (en) * | 2001-09-24 | 2005-12-13 | Broadcom Corporation | Comparing operands of instructions against a replay scoreboard to detect an instruction replay and copying a replay scoreboard to an issue scoreboard |
| US7203817B2 (en) * | 2001-09-24 | 2007-04-10 | Broadcom Corporation | Power consumption reduction in a pipeline by stalling instruction issue on a load miss |
| US7114059B2 (en) | 2001-11-05 | 2006-09-26 | Intel Corporation | System and method to bypass execution of instructions involving unreliable data during speculative execution |
| US6952764B2 (en) * | 2001-12-31 | 2005-10-04 | Intel Corporation | Stopping replay tornadoes |
| US7069424B2 (en) * | 2002-01-02 | 2006-06-27 | Intel Corporation | Placing front instruction in replay loop to front to place side instruction into execution stream upon determination of criticality |
| US6925550B2 (en) * | 2002-01-02 | 2005-08-02 | Intel Corporation | Speculative scheduling of instructions with source operand validity bit and rescheduling upon carried over destination operand invalid bit detection |
| US6799257B2 (en) | 2002-02-21 | 2004-09-28 | Intel Corporation | Method and apparatus to control memory accesses |
| US7120780B2 (en) * | 2002-03-04 | 2006-10-10 | International Business Machines Corporation | Method of renaming registers in register file and microprocessor thereof |
| US20040078558A1 (en) * | 2002-03-25 | 2004-04-22 | Sprangle Eric A. | Method and apparatus to process instructions in a processor |
| US7278136B2 (en) * | 2002-07-09 | 2007-10-02 | University Of Massachusetts | Reducing processor energy consumption using compile-time information |
| US6934865B2 (en) * | 2002-07-09 | 2005-08-23 | University Of Massachusetts | Controlling a processor resource based on a compile-time prediction of number of instructions-per-cycle that will be executed across plural cycles by the processor |
| US7493607B2 (en) | 2002-07-09 | 2009-02-17 | Bluerisc Inc. | Statically speculative compilation and execution |
| US6950925B1 (en) | 2002-08-28 | 2005-09-27 | Advanced Micro Devices, Inc. | Scheduler for use in a microprocessor that supports data-speculative execution |
| US20040111594A1 (en) * | 2002-12-05 | 2004-06-10 | International Business Machines Corporation | Multithreading recycle and dispatch mechanism |
| US6986010B2 (en) * | 2002-12-13 | 2006-01-10 | Intel Corporation | Cache lock mechanism with speculative allocation |
| US7103880B1 (en) | 2003-04-30 | 2006-09-05 | Hewlett-Packard Development Company, L.P. | Floating-point data speculation across a procedure call using an advanced load address table |
| US7325228B1 (en) | 2003-04-30 | 2008-01-29 | Hewlett-Packard Development Company, L.P. | Data speculation across a procedure call using an advanced load address table |
| US7266673B2 (en) * | 2003-05-02 | 2007-09-04 | Advanced Micro Devices, Inc. | Speculation pointers to identify data-speculative operations in microprocessor |
| US7363470B2 (en) * | 2003-05-02 | 2008-04-22 | Advanced Micro Devices, Inc. | System and method to prevent in-flight instances of operations from disrupting operation replay within a data-speculative microprocessor |
| US7165167B2 (en) * | 2003-06-10 | 2007-01-16 | Advanced Micro Devices, Inc. | Load store unit with replay mechanism |
| US20050114850A1 (en) | 2003-10-29 | 2005-05-26 | Saurabh Chheda | Energy-focused re-compilation of executables and hardware mechanisms based on compiler-architecture interaction and compiler-inserted control |
| US7996671B2 (en) | 2003-11-17 | 2011-08-09 | Bluerisc Inc. | Security of program executables and microprocessors based on compiler-architecture interaction |
| US8607209B2 (en) | 2004-02-04 | 2013-12-10 | Bluerisc Inc. | Energy-focused compiler-assisted branch prediction |
| JP2007026392A (ja) * | 2005-07-21 | 2007-02-01 | Toshiba Corp | マイクロプロセッサ |
| US20080126766A1 (en) | 2006-11-03 | 2008-05-29 | Saurabh Chheda | Securing microprocessors against information leakage and physical tampering |
| US20090183035A1 (en) * | 2008-01-10 | 2009-07-16 | Butler Michael G | Processor including hybrid redundancy for logic error protection |
| US7865770B2 (en) * | 2008-01-10 | 2011-01-04 | Advanced Micro Devices, Inc. | Processor including efficient signature generation for logic error protection |
| US11106466B2 (en) | 2018-06-18 | 2021-08-31 | International Business Machines Corporation | Decoupling of conditional branches |
| US12373274B2 (en) | 2023-03-20 | 2025-07-29 | Google Llc | Selective re-execution of instruction streams for reliability |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5153848A (en) * | 1988-06-17 | 1992-10-06 | Bipolar Integrated Technology, Inc. | Floating point processor with internal free-running clock |
| US5134693A (en) * | 1989-01-18 | 1992-07-28 | Intel Corporation | System for handling occurrence of exceptions during execution of microinstructions while running floating point and non-floating point instructions in parallel |
| US5142634A (en) * | 1989-02-03 | 1992-08-25 | Digital Equipment Corporation | Branch prediction |
| US5309561A (en) * | 1990-09-28 | 1994-05-03 | Tandem Computers Incorporated | Synchronous processor unit with interconnected, separately clocked processor sections which are automatically synchronized for data transfer operations |
-
1996
- 1996-11-13 US US08/746,547 patent/US5966544A/en not_active Expired - Lifetime
-
1997
- 1997-10-14 DE DE19781995T patent/DE19781995T1/de active Pending
- 1997-10-14 WO PCT/US1997/018462 patent/WO1998021684A2/en not_active Ceased
- 1997-10-14 DE DE19781995A patent/DE19781995C2/de not_active Expired - Fee Related
- 1997-10-14 AU AU48185/97A patent/AU4818597A/en not_active Abandoned
- 1997-10-14 GB GB9902049A patent/GB2333384B/en not_active Expired - Fee Related
- 1997-10-27 ZA ZA979601A patent/ZA979601B/xx unknown
- 1997-11-03 TW TW086116266A patent/TW432294B/zh not_active IP Right Cessation
- 1997-11-14 AR ARP970105324A patent/AR008321A1/es unknown
-
2000
- 2000-01-19 HK HK02101302.9A patent/HK1041531B/zh not_active IP Right Cessation
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10085438B4 (de) * | 2000-02-14 | 2006-01-05 | Intel Corporation, Santa Clara | Prozessor mit Wiederholarchitektur mit schnellen und langsamen Wiederholpfaden |
Also Published As
| Publication number | Publication date |
|---|---|
| AR008321A1 (es) | 1999-12-29 |
| US5966544A (en) | 1999-10-12 |
| GB2333384A (en) | 1999-07-21 |
| HK1041531A1 (zh) | 2002-07-12 |
| ZA979601B (en) | 1999-04-28 |
| WO1998021684A2 (en) | 1998-05-22 |
| DE19781995C2 (de) | 2002-01-03 |
| HK1041531B (zh) | 2003-02-28 |
| GB9902049D0 (en) | 1999-03-17 |
| AU4818597A (en) | 1998-06-03 |
| WO1998021684A3 (en) | 2001-07-12 |
| GB2333384B (en) | 2001-12-05 |
| TW432294B (en) | 2001-05-01 |
| HK1023192A1 (en) | 2000-09-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE19781995T1 (de) | Prozessor mit einer Wiederhol-Architektur | |
| DE69515387D1 (de) | Verriegelungseinrichtung mit einer Riegelfunktion | |
| DE69712346D1 (de) | Zusammenbau einer handgelenkstütze | |
| DE69416991D1 (de) | Türdrückeranordnung | |
| DE69400828D1 (de) | Motor-Getriebe-Antriebsverbindung | |
| DE69739033D1 (de) | System mit einer gekerbte Walze | |
| DE69415225D1 (de) | Türdrückeranordnung | |
| DE59706124D1 (de) | Trokardorn mit einer spitze | |
| DE59813789D1 (de) | Röntgeneinrichtung mit einer Primärblendenanordnung | |
| DE59610241D1 (de) | Gerät mit einer Anzeigevorrichtung | |
| DE69420620D1 (de) | Halbleiteranordnung mit einer Durchgangsleitung | |
| DE69427776D1 (de) | Elektromagnetisch-akustischer wandler | |
| DE59711230D1 (de) | Stativ mit einer Halterung | |
| DE59400770D1 (de) | Rührgerät mit einer Haltevorrichtung | |
| FR2743301B1 (fr) | Microcommissurotome a leviers | |
| DE69732747D1 (de) | Fernsprechapparat mit einer begrenzten Betriebsart | |
| DE69406946D1 (de) | Wagen | |
| DE59500773D1 (de) | Drehstellbares Bauelement mit einer Rasteinrichtung | |
| DE59707843D1 (de) | Dachelement mit einer Befestigungseinrichtung | |
| ITMI921122A1 (it) | Pneumoclassificatore a inversione con deflettore | |
| FIU960240U0 (fi) | Lukituslaite | |
| ATA135494A (de) | Anschlussgarnitur | |
| IT236441Y1 (it) | Valvola a farfalla | |
| DK0807054T3 (da) | Sejl | |
| NO954654D0 (no) | Benzimiddazolyl-diazacyklo-oktanforbindelse |